1*a702c8abSZhangfei Gao /* 2*a702c8abSZhangfei Gao * Copyright (C) 2010 Marvell International Ltd. 3*a702c8abSZhangfei Gao * Zhangfei Gao <zhangfei.gao@marvell.com> 4*a702c8abSZhangfei Gao * Kevin Wang <dwang4@marvell.com> 5*a702c8abSZhangfei Gao * Mingwei Wang <mwwang@marvell.com> 6*a702c8abSZhangfei Gao * Philip Rakity <prakity@marvell.com> 7*a702c8abSZhangfei Gao * Mark Brown <markb@marvell.com> 8*a702c8abSZhangfei Gao * 9*a702c8abSZhangfei Gao * This software is licensed under the terms of the GNU General Public 10*a702c8abSZhangfei Gao * License version 2, as published by the Free Software Foundation, and 11*a702c8abSZhangfei Gao * may be copied, distributed, and modified under those terms. 12*a702c8abSZhangfei Gao * 13*a702c8abSZhangfei Gao * This program is distributed in the hope that it will be useful, 14*a702c8abSZhangfei Gao * but WITHOUT ANY WARRANTY; without even the implied warranty of 15*a702c8abSZhangfei Gao * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16*a702c8abSZhangfei Gao * GNU General Public License for more details. 17*a702c8abSZhangfei Gao * 18*a702c8abSZhangfei Gao */ 19*a702c8abSZhangfei Gao #include <linux/err.h> 20*a702c8abSZhangfei Gao #include <linux/init.h> 21*a702c8abSZhangfei Gao #include <linux/platform_device.h> 22*a702c8abSZhangfei Gao #include <linux/clk.h> 23*a702c8abSZhangfei Gao #include <linux/io.h> 24*a702c8abSZhangfei Gao #include <linux/gpio.h> 25*a702c8abSZhangfei Gao #include <linux/mmc/card.h> 26*a702c8abSZhangfei Gao #include <linux/mmc/host.h> 27*a702c8abSZhangfei Gao #include <plat/sdhci.h> 28*a702c8abSZhangfei Gao #include <linux/slab.h> 29*a702c8abSZhangfei Gao #include <linux/delay.h> 30*a702c8abSZhangfei Gao #include "sdhci.h" 31*a702c8abSZhangfei Gao #include "sdhci-pltfm.h" 32*a702c8abSZhangfei Gao 33*a702c8abSZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP 0x10A 34*a702c8abSZhangfei Gao #define SDCLK_SEL 0x100 35*a702c8abSZhangfei Gao #define SDCLK_DELAY_SHIFT 9 36*a702c8abSZhangfei Gao #define SDCLK_DELAY_MASK 0x1f 37*a702c8abSZhangfei Gao 38*a702c8abSZhangfei Gao #define SD_CFG_FIFO_PARAM 0x100 39*a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_ON (1<<6) 40*a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_MASK 0xFF 41*a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_SHIFT 24 42*a702c8abSZhangfei Gao 43*a702c8abSZhangfei Gao #define SD_SPI_MODE 0x108 44*a702c8abSZhangfei Gao #define SD_CE_ATA_1 0x10C 45*a702c8abSZhangfei Gao 46*a702c8abSZhangfei Gao #define SD_CE_ATA_2 0x10E 47*a702c8abSZhangfei Gao #define SDCE_MISC_INT (1<<2) 48*a702c8abSZhangfei Gao #define SDCE_MISC_INT_EN (1<<1) 49*a702c8abSZhangfei Gao 50*a702c8abSZhangfei Gao static void pxav3_set_private_registers(struct sdhci_host *host, u8 mask) 51*a702c8abSZhangfei Gao { 52*a702c8abSZhangfei Gao struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc)); 53*a702c8abSZhangfei Gao struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data; 54*a702c8abSZhangfei Gao 55*a702c8abSZhangfei Gao if (mask == SDHCI_RESET_ALL) { 56*a702c8abSZhangfei Gao /* 57*a702c8abSZhangfei Gao * tune timing of read data/command when crc error happen 58*a702c8abSZhangfei Gao * no performance impact 59*a702c8abSZhangfei Gao */ 60*a702c8abSZhangfei Gao if (pdata && 0 != pdata->clk_delay_cycles) { 61*a702c8abSZhangfei Gao u16 tmp; 62*a702c8abSZhangfei Gao 63*a702c8abSZhangfei Gao tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP); 64*a702c8abSZhangfei Gao tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK) 65*a702c8abSZhangfei Gao << SDCLK_DELAY_SHIFT; 66*a702c8abSZhangfei Gao tmp |= SDCLK_SEL; 67*a702c8abSZhangfei Gao writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP); 68*a702c8abSZhangfei Gao } 69*a702c8abSZhangfei Gao } 70*a702c8abSZhangfei Gao } 71*a702c8abSZhangfei Gao 72*a702c8abSZhangfei Gao #define MAX_WAIT_COUNT 5 73*a702c8abSZhangfei Gao static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode) 74*a702c8abSZhangfei Gao { 75*a702c8abSZhangfei Gao struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 76*a702c8abSZhangfei Gao struct sdhci_pxa *pxa = pltfm_host->priv; 77*a702c8abSZhangfei Gao u16 tmp; 78*a702c8abSZhangfei Gao int count; 79*a702c8abSZhangfei Gao 80*a702c8abSZhangfei Gao if (pxa->power_mode == MMC_POWER_UP 81*a702c8abSZhangfei Gao && power_mode == MMC_POWER_ON) { 82*a702c8abSZhangfei Gao 83*a702c8abSZhangfei Gao dev_dbg(mmc_dev(host->mmc), 84*a702c8abSZhangfei Gao "%s: slot->power_mode = %d," 85*a702c8abSZhangfei Gao "ios->power_mode = %d\n", 86*a702c8abSZhangfei Gao __func__, 87*a702c8abSZhangfei Gao pxa->power_mode, 88*a702c8abSZhangfei Gao power_mode); 89*a702c8abSZhangfei Gao 90*a702c8abSZhangfei Gao /* set we want notice of when 74 clocks are sent */ 91*a702c8abSZhangfei Gao tmp = readw(host->ioaddr + SD_CE_ATA_2); 92*a702c8abSZhangfei Gao tmp |= SDCE_MISC_INT_EN; 93*a702c8abSZhangfei Gao writew(tmp, host->ioaddr + SD_CE_ATA_2); 94*a702c8abSZhangfei Gao 95*a702c8abSZhangfei Gao /* start sending the 74 clocks */ 96*a702c8abSZhangfei Gao tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM); 97*a702c8abSZhangfei Gao tmp |= SDCFG_GEN_PAD_CLK_ON; 98*a702c8abSZhangfei Gao writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM); 99*a702c8abSZhangfei Gao 100*a702c8abSZhangfei Gao /* slowest speed is about 100KHz or 10usec per clock */ 101*a702c8abSZhangfei Gao udelay(740); 102*a702c8abSZhangfei Gao count = 0; 103*a702c8abSZhangfei Gao 104*a702c8abSZhangfei Gao while (count++ < MAX_WAIT_COUNT) { 105*a702c8abSZhangfei Gao if ((readw(host->ioaddr + SD_CE_ATA_2) 106*a702c8abSZhangfei Gao & SDCE_MISC_INT) == 0) 107*a702c8abSZhangfei Gao break; 108*a702c8abSZhangfei Gao udelay(10); 109*a702c8abSZhangfei Gao } 110*a702c8abSZhangfei Gao 111*a702c8abSZhangfei Gao if (count == MAX_WAIT_COUNT) 112*a702c8abSZhangfei Gao dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n"); 113*a702c8abSZhangfei Gao 114*a702c8abSZhangfei Gao /* clear the interrupt bit if posted */ 115*a702c8abSZhangfei Gao tmp = readw(host->ioaddr + SD_CE_ATA_2); 116*a702c8abSZhangfei Gao tmp |= SDCE_MISC_INT; 117*a702c8abSZhangfei Gao writew(tmp, host->ioaddr + SD_CE_ATA_2); 118*a702c8abSZhangfei Gao } 119*a702c8abSZhangfei Gao pxa->power_mode = power_mode; 120*a702c8abSZhangfei Gao } 121*a702c8abSZhangfei Gao 122*a702c8abSZhangfei Gao static int pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs) 123*a702c8abSZhangfei Gao { 124*a702c8abSZhangfei Gao u16 ctrl_2; 125*a702c8abSZhangfei Gao 126*a702c8abSZhangfei Gao /* 127*a702c8abSZhangfei Gao * Set V18_EN -- UHS modes do not work without this. 128*a702c8abSZhangfei Gao * does not change signaling voltage 129*a702c8abSZhangfei Gao */ 130*a702c8abSZhangfei Gao ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2); 131*a702c8abSZhangfei Gao 132*a702c8abSZhangfei Gao /* Select Bus Speed Mode for host */ 133*a702c8abSZhangfei Gao ctrl_2 &= ~SDHCI_CTRL_UHS_MASK; 134*a702c8abSZhangfei Gao switch (uhs) { 135*a702c8abSZhangfei Gao case MMC_TIMING_UHS_SDR12: 136*a702c8abSZhangfei Gao ctrl_2 |= SDHCI_CTRL_UHS_SDR12; 137*a702c8abSZhangfei Gao break; 138*a702c8abSZhangfei Gao case MMC_TIMING_UHS_SDR25: 139*a702c8abSZhangfei Gao ctrl_2 |= SDHCI_CTRL_UHS_SDR25; 140*a702c8abSZhangfei Gao break; 141*a702c8abSZhangfei Gao case MMC_TIMING_UHS_SDR50: 142*a702c8abSZhangfei Gao ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180; 143*a702c8abSZhangfei Gao break; 144*a702c8abSZhangfei Gao case MMC_TIMING_UHS_SDR104: 145*a702c8abSZhangfei Gao ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180; 146*a702c8abSZhangfei Gao break; 147*a702c8abSZhangfei Gao case MMC_TIMING_UHS_DDR50: 148*a702c8abSZhangfei Gao ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180; 149*a702c8abSZhangfei Gao break; 150*a702c8abSZhangfei Gao } 151*a702c8abSZhangfei Gao 152*a702c8abSZhangfei Gao sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2); 153*a702c8abSZhangfei Gao dev_dbg(mmc_dev(host->mmc), 154*a702c8abSZhangfei Gao "%s uhs = %d, ctrl_2 = %04X\n", 155*a702c8abSZhangfei Gao __func__, uhs, ctrl_2); 156*a702c8abSZhangfei Gao 157*a702c8abSZhangfei Gao return 0; 158*a702c8abSZhangfei Gao } 159*a702c8abSZhangfei Gao 160*a702c8abSZhangfei Gao static struct sdhci_ops pxav3_sdhci_ops = { 161*a702c8abSZhangfei Gao .platform_reset_exit = pxav3_set_private_registers, 162*a702c8abSZhangfei Gao .set_uhs_signaling = pxav3_set_uhs_signaling, 163*a702c8abSZhangfei Gao .platform_send_init_74_clocks = pxav3_gen_init_74_clocks, 164*a702c8abSZhangfei Gao }; 165*a702c8abSZhangfei Gao 166*a702c8abSZhangfei Gao static int __devinit sdhci_pxav3_probe(struct platform_device *pdev) 167*a702c8abSZhangfei Gao { 168*a702c8abSZhangfei Gao struct sdhci_pltfm_host *pltfm_host; 169*a702c8abSZhangfei Gao struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data; 170*a702c8abSZhangfei Gao struct device *dev = &pdev->dev; 171*a702c8abSZhangfei Gao struct sdhci_host *host = NULL; 172*a702c8abSZhangfei Gao struct sdhci_pxa *pxa = NULL; 173*a702c8abSZhangfei Gao int ret; 174*a702c8abSZhangfei Gao struct clk *clk; 175*a702c8abSZhangfei Gao 176*a702c8abSZhangfei Gao pxa = kzalloc(sizeof(struct sdhci_pxa), GFP_KERNEL); 177*a702c8abSZhangfei Gao if (!pxa) 178*a702c8abSZhangfei Gao return -ENOMEM; 179*a702c8abSZhangfei Gao 180*a702c8abSZhangfei Gao host = sdhci_pltfm_init(pdev, NULL); 181*a702c8abSZhangfei Gao if (IS_ERR(host)) { 182*a702c8abSZhangfei Gao kfree(pxa); 183*a702c8abSZhangfei Gao return PTR_ERR(host); 184*a702c8abSZhangfei Gao } 185*a702c8abSZhangfei Gao pltfm_host = sdhci_priv(host); 186*a702c8abSZhangfei Gao pltfm_host->priv = pxa; 187*a702c8abSZhangfei Gao 188*a702c8abSZhangfei Gao clk = clk_get(dev, "PXA-SDHCLK"); 189*a702c8abSZhangfei Gao if (IS_ERR(clk)) { 190*a702c8abSZhangfei Gao dev_err(dev, "failed to get io clock\n"); 191*a702c8abSZhangfei Gao ret = PTR_ERR(clk); 192*a702c8abSZhangfei Gao goto err_clk_get; 193*a702c8abSZhangfei Gao } 194*a702c8abSZhangfei Gao pltfm_host->clk = clk; 195*a702c8abSZhangfei Gao clk_enable(clk); 196*a702c8abSZhangfei Gao 197*a702c8abSZhangfei Gao host->quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL 198*a702c8abSZhangfei Gao | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC; 199*a702c8abSZhangfei Gao 200*a702c8abSZhangfei Gao /* enable 1/8V DDR capable */ 201*a702c8abSZhangfei Gao host->mmc->caps |= MMC_CAP_1_8V_DDR; 202*a702c8abSZhangfei Gao 203*a702c8abSZhangfei Gao if (pdata) { 204*a702c8abSZhangfei Gao if (pdata->flags & PXA_FLAG_CARD_PERMANENT) { 205*a702c8abSZhangfei Gao /* on-chip device */ 206*a702c8abSZhangfei Gao host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION; 207*a702c8abSZhangfei Gao host->mmc->caps |= MMC_CAP_NONREMOVABLE; 208*a702c8abSZhangfei Gao } 209*a702c8abSZhangfei Gao 210*a702c8abSZhangfei Gao /* If slot design supports 8 bit data, indicate this to MMC. */ 211*a702c8abSZhangfei Gao if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT) 212*a702c8abSZhangfei Gao host->mmc->caps |= MMC_CAP_8_BIT_DATA; 213*a702c8abSZhangfei Gao 214*a702c8abSZhangfei Gao if (pdata->quirks) 215*a702c8abSZhangfei Gao host->quirks |= pdata->quirks; 216*a702c8abSZhangfei Gao if (pdata->host_caps) 217*a702c8abSZhangfei Gao host->mmc->caps |= pdata->host_caps; 218*a702c8abSZhangfei Gao if (pdata->pm_caps) 219*a702c8abSZhangfei Gao host->mmc->pm_caps |= pdata->pm_caps; 220*a702c8abSZhangfei Gao } 221*a702c8abSZhangfei Gao 222*a702c8abSZhangfei Gao host->ops = &pxav3_sdhci_ops; 223*a702c8abSZhangfei Gao 224*a702c8abSZhangfei Gao ret = sdhci_add_host(host); 225*a702c8abSZhangfei Gao if (ret) { 226*a702c8abSZhangfei Gao dev_err(&pdev->dev, "failed to add host\n"); 227*a702c8abSZhangfei Gao goto err_add_host; 228*a702c8abSZhangfei Gao } 229*a702c8abSZhangfei Gao 230*a702c8abSZhangfei Gao platform_set_drvdata(pdev, host); 231*a702c8abSZhangfei Gao 232*a702c8abSZhangfei Gao return 0; 233*a702c8abSZhangfei Gao 234*a702c8abSZhangfei Gao err_add_host: 235*a702c8abSZhangfei Gao clk_disable(clk); 236*a702c8abSZhangfei Gao clk_put(clk); 237*a702c8abSZhangfei Gao err_clk_get: 238*a702c8abSZhangfei Gao sdhci_pltfm_free(pdev); 239*a702c8abSZhangfei Gao kfree(pxa); 240*a702c8abSZhangfei Gao return ret; 241*a702c8abSZhangfei Gao } 242*a702c8abSZhangfei Gao 243*a702c8abSZhangfei Gao static int __devexit sdhci_pxav3_remove(struct platform_device *pdev) 244*a702c8abSZhangfei Gao { 245*a702c8abSZhangfei Gao struct sdhci_host *host = platform_get_drvdata(pdev); 246*a702c8abSZhangfei Gao struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host); 247*a702c8abSZhangfei Gao struct sdhci_pxa *pxa = pltfm_host->priv; 248*a702c8abSZhangfei Gao 249*a702c8abSZhangfei Gao sdhci_remove_host(host, 1); 250*a702c8abSZhangfei Gao 251*a702c8abSZhangfei Gao clk_disable(pltfm_host->clk); 252*a702c8abSZhangfei Gao clk_put(pltfm_host->clk); 253*a702c8abSZhangfei Gao sdhci_pltfm_free(pdev); 254*a702c8abSZhangfei Gao kfree(pxa); 255*a702c8abSZhangfei Gao 256*a702c8abSZhangfei Gao platform_set_drvdata(pdev, NULL); 257*a702c8abSZhangfei Gao 258*a702c8abSZhangfei Gao return 0; 259*a702c8abSZhangfei Gao } 260*a702c8abSZhangfei Gao 261*a702c8abSZhangfei Gao static struct platform_driver sdhci_pxav3_driver = { 262*a702c8abSZhangfei Gao .driver = { 263*a702c8abSZhangfei Gao .name = "sdhci-pxav3", 264*a702c8abSZhangfei Gao .owner = THIS_MODULE, 265*a702c8abSZhangfei Gao }, 266*a702c8abSZhangfei Gao .probe = sdhci_pxav3_probe, 267*a702c8abSZhangfei Gao .remove = __devexit_p(sdhci_pxav3_remove), 268*a702c8abSZhangfei Gao #ifdef CONFIG_PM 269*a702c8abSZhangfei Gao .suspend = sdhci_pltfm_suspend, 270*a702c8abSZhangfei Gao .resume = sdhci_pltfm_resume, 271*a702c8abSZhangfei Gao #endif 272*a702c8abSZhangfei Gao }; 273*a702c8abSZhangfei Gao static int __init sdhci_pxav3_init(void) 274*a702c8abSZhangfei Gao { 275*a702c8abSZhangfei Gao return platform_driver_register(&sdhci_pxav3_driver); 276*a702c8abSZhangfei Gao } 277*a702c8abSZhangfei Gao 278*a702c8abSZhangfei Gao static void __exit sdhci_pxav3_exit(void) 279*a702c8abSZhangfei Gao { 280*a702c8abSZhangfei Gao platform_driver_unregister(&sdhci_pxav3_driver); 281*a702c8abSZhangfei Gao } 282*a702c8abSZhangfei Gao 283*a702c8abSZhangfei Gao module_init(sdhci_pxav3_init); 284*a702c8abSZhangfei Gao module_exit(sdhci_pxav3_exit); 285*a702c8abSZhangfei Gao 286*a702c8abSZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav3"); 287*a702c8abSZhangfei Gao MODULE_AUTHOR("Marvell International Ltd."); 288*a702c8abSZhangfei Gao MODULE_LICENSE("GPL v2"); 289*a702c8abSZhangfei Gao 290