xref: /openbmc/linux/drivers/mmc/host/sdhci-pxav3.c (revision 88b47679746b81534002bcba42da97ab82b5d12a)
1a702c8abSZhangfei Gao /*
2a702c8abSZhangfei Gao  * Copyright (C) 2010 Marvell International Ltd.
3a702c8abSZhangfei Gao  *		Zhangfei Gao <zhangfei.gao@marvell.com>
4a702c8abSZhangfei Gao  *		Kevin Wang <dwang4@marvell.com>
5a702c8abSZhangfei Gao  *		Mingwei Wang <mwwang@marvell.com>
6a702c8abSZhangfei Gao  *		Philip Rakity <prakity@marvell.com>
7a702c8abSZhangfei Gao  *		Mark Brown <markb@marvell.com>
8a702c8abSZhangfei Gao  *
9a702c8abSZhangfei Gao  * This software is licensed under the terms of the GNU General Public
10a702c8abSZhangfei Gao  * License version 2, as published by the Free Software Foundation, and
11a702c8abSZhangfei Gao  * may be copied, distributed, and modified under those terms.
12a702c8abSZhangfei Gao  *
13a702c8abSZhangfei Gao  * This program is distributed in the hope that it will be useful,
14a702c8abSZhangfei Gao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a702c8abSZhangfei Gao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a702c8abSZhangfei Gao  * GNU General Public License for more details.
17a702c8abSZhangfei Gao  *
18a702c8abSZhangfei Gao  */
19a702c8abSZhangfei Gao #include <linux/err.h>
20a702c8abSZhangfei Gao #include <linux/init.h>
21a702c8abSZhangfei Gao #include <linux/platform_device.h>
22a702c8abSZhangfei Gao #include <linux/clk.h>
23a702c8abSZhangfei Gao #include <linux/io.h>
24a702c8abSZhangfei Gao #include <linux/gpio.h>
25a702c8abSZhangfei Gao #include <linux/mmc/card.h>
26a702c8abSZhangfei Gao #include <linux/mmc/host.h>
27bfed345eSZhangfei Gao #include <linux/platform_data/pxa_sdhci.h>
28a702c8abSZhangfei Gao #include <linux/slab.h>
29a702c8abSZhangfei Gao #include <linux/delay.h>
30*88b47679SPaul Gortmaker #include <linux/module.h>
31a702c8abSZhangfei Gao #include "sdhci.h"
32a702c8abSZhangfei Gao #include "sdhci-pltfm.h"
33a702c8abSZhangfei Gao 
34a702c8abSZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP		0x10A
35a702c8abSZhangfei Gao #define SDCLK_SEL	0x100
36a702c8abSZhangfei Gao #define SDCLK_DELAY_SHIFT	9
37a702c8abSZhangfei Gao #define SDCLK_DELAY_MASK	0x1f
38a702c8abSZhangfei Gao 
39a702c8abSZhangfei Gao #define SD_CFG_FIFO_PARAM       0x100
40a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_ON	(1<<6)
41a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_MASK	0xFF
42a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_SHIFT	24
43a702c8abSZhangfei Gao 
44a702c8abSZhangfei Gao #define SD_SPI_MODE          0x108
45a702c8abSZhangfei Gao #define SD_CE_ATA_1          0x10C
46a702c8abSZhangfei Gao 
47a702c8abSZhangfei Gao #define SD_CE_ATA_2          0x10E
48a702c8abSZhangfei Gao #define SDCE_MISC_INT		(1<<2)
49a702c8abSZhangfei Gao #define SDCE_MISC_INT_EN	(1<<1)
50a702c8abSZhangfei Gao 
51a702c8abSZhangfei Gao static void pxav3_set_private_registers(struct sdhci_host *host, u8 mask)
52a702c8abSZhangfei Gao {
53a702c8abSZhangfei Gao 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
54a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
55a702c8abSZhangfei Gao 
56a702c8abSZhangfei Gao 	if (mask == SDHCI_RESET_ALL) {
57a702c8abSZhangfei Gao 		/*
58a702c8abSZhangfei Gao 		 * tune timing of read data/command when crc error happen
59a702c8abSZhangfei Gao 		 * no performance impact
60a702c8abSZhangfei Gao 		 */
61a702c8abSZhangfei Gao 		if (pdata && 0 != pdata->clk_delay_cycles) {
62a702c8abSZhangfei Gao 			u16 tmp;
63a702c8abSZhangfei Gao 
64a702c8abSZhangfei Gao 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
65a702c8abSZhangfei Gao 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
66a702c8abSZhangfei Gao 				<< SDCLK_DELAY_SHIFT;
67a702c8abSZhangfei Gao 			tmp |= SDCLK_SEL;
68a702c8abSZhangfei Gao 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
69a702c8abSZhangfei Gao 		}
70a702c8abSZhangfei Gao 	}
71a702c8abSZhangfei Gao }
72a702c8abSZhangfei Gao 
73a702c8abSZhangfei Gao #define MAX_WAIT_COUNT 5
74a702c8abSZhangfei Gao static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
75a702c8abSZhangfei Gao {
76a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
77a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
78a702c8abSZhangfei Gao 	u16 tmp;
79a702c8abSZhangfei Gao 	int count;
80a702c8abSZhangfei Gao 
81a702c8abSZhangfei Gao 	if (pxa->power_mode == MMC_POWER_UP
82a702c8abSZhangfei Gao 			&& power_mode == MMC_POWER_ON) {
83a702c8abSZhangfei Gao 
84a702c8abSZhangfei Gao 		dev_dbg(mmc_dev(host->mmc),
85a702c8abSZhangfei Gao 				"%s: slot->power_mode = %d,"
86a702c8abSZhangfei Gao 				"ios->power_mode = %d\n",
87a702c8abSZhangfei Gao 				__func__,
88a702c8abSZhangfei Gao 				pxa->power_mode,
89a702c8abSZhangfei Gao 				power_mode);
90a702c8abSZhangfei Gao 
91a702c8abSZhangfei Gao 		/* set we want notice of when 74 clocks are sent */
92a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
93a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT_EN;
94a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
95a702c8abSZhangfei Gao 
96a702c8abSZhangfei Gao 		/* start sending the 74 clocks */
97a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
98a702c8abSZhangfei Gao 		tmp |= SDCFG_GEN_PAD_CLK_ON;
99a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
100a702c8abSZhangfei Gao 
101a702c8abSZhangfei Gao 		/* slowest speed is about 100KHz or 10usec per clock */
102a702c8abSZhangfei Gao 		udelay(740);
103a702c8abSZhangfei Gao 		count = 0;
104a702c8abSZhangfei Gao 
105a702c8abSZhangfei Gao 		while (count++ < MAX_WAIT_COUNT) {
106a702c8abSZhangfei Gao 			if ((readw(host->ioaddr + SD_CE_ATA_2)
107a702c8abSZhangfei Gao 						& SDCE_MISC_INT) == 0)
108a702c8abSZhangfei Gao 				break;
109a702c8abSZhangfei Gao 			udelay(10);
110a702c8abSZhangfei Gao 		}
111a702c8abSZhangfei Gao 
112a702c8abSZhangfei Gao 		if (count == MAX_WAIT_COUNT)
113a702c8abSZhangfei Gao 			dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
114a702c8abSZhangfei Gao 
115a702c8abSZhangfei Gao 		/* clear the interrupt bit if posted */
116a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
117a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT;
118a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
119a702c8abSZhangfei Gao 	}
120a702c8abSZhangfei Gao 	pxa->power_mode = power_mode;
121a702c8abSZhangfei Gao }
122a702c8abSZhangfei Gao 
123a702c8abSZhangfei Gao static int pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
124a702c8abSZhangfei Gao {
125a702c8abSZhangfei Gao 	u16 ctrl_2;
126a702c8abSZhangfei Gao 
127a702c8abSZhangfei Gao 	/*
128a702c8abSZhangfei Gao 	 * Set V18_EN -- UHS modes do not work without this.
129a702c8abSZhangfei Gao 	 * does not change signaling voltage
130a702c8abSZhangfei Gao 	 */
131a702c8abSZhangfei Gao 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
132a702c8abSZhangfei Gao 
133a702c8abSZhangfei Gao 	/* Select Bus Speed Mode for host */
134a702c8abSZhangfei Gao 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
135a702c8abSZhangfei Gao 	switch (uhs) {
136a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR12:
137a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
138a702c8abSZhangfei Gao 		break;
139a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR25:
140a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
141a702c8abSZhangfei Gao 		break;
142a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR50:
143a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
144a702c8abSZhangfei Gao 		break;
145a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR104:
146a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
147a702c8abSZhangfei Gao 		break;
148a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_DDR50:
149a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
150a702c8abSZhangfei Gao 		break;
151a702c8abSZhangfei Gao 	}
152a702c8abSZhangfei Gao 
153a702c8abSZhangfei Gao 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
154a702c8abSZhangfei Gao 	dev_dbg(mmc_dev(host->mmc),
155a702c8abSZhangfei Gao 		"%s uhs = %d, ctrl_2 = %04X\n",
156a702c8abSZhangfei Gao 		__func__, uhs, ctrl_2);
157a702c8abSZhangfei Gao 
158a702c8abSZhangfei Gao 	return 0;
159a702c8abSZhangfei Gao }
160a702c8abSZhangfei Gao 
161a702c8abSZhangfei Gao static struct sdhci_ops pxav3_sdhci_ops = {
162a702c8abSZhangfei Gao 	.platform_reset_exit = pxav3_set_private_registers,
163a702c8abSZhangfei Gao 	.set_uhs_signaling = pxav3_set_uhs_signaling,
164a702c8abSZhangfei Gao 	.platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
165a702c8abSZhangfei Gao };
166a702c8abSZhangfei Gao 
167a702c8abSZhangfei Gao static int __devinit sdhci_pxav3_probe(struct platform_device *pdev)
168a702c8abSZhangfei Gao {
169a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host;
170a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
171a702c8abSZhangfei Gao 	struct device *dev = &pdev->dev;
172a702c8abSZhangfei Gao 	struct sdhci_host *host = NULL;
173a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = NULL;
174a702c8abSZhangfei Gao 	int ret;
175a702c8abSZhangfei Gao 	struct clk *clk;
176a702c8abSZhangfei Gao 
177a702c8abSZhangfei Gao 	pxa = kzalloc(sizeof(struct sdhci_pxa), GFP_KERNEL);
178a702c8abSZhangfei Gao 	if (!pxa)
179a702c8abSZhangfei Gao 		return -ENOMEM;
180a702c8abSZhangfei Gao 
181a702c8abSZhangfei Gao 	host = sdhci_pltfm_init(pdev, NULL);
182a702c8abSZhangfei Gao 	if (IS_ERR(host)) {
183a702c8abSZhangfei Gao 		kfree(pxa);
184a702c8abSZhangfei Gao 		return PTR_ERR(host);
185a702c8abSZhangfei Gao 	}
186a702c8abSZhangfei Gao 	pltfm_host = sdhci_priv(host);
187a702c8abSZhangfei Gao 	pltfm_host->priv = pxa;
188a702c8abSZhangfei Gao 
189a702c8abSZhangfei Gao 	clk = clk_get(dev, "PXA-SDHCLK");
190a702c8abSZhangfei Gao 	if (IS_ERR(clk)) {
191a702c8abSZhangfei Gao 		dev_err(dev, "failed to get io clock\n");
192a702c8abSZhangfei Gao 		ret = PTR_ERR(clk);
193a702c8abSZhangfei Gao 		goto err_clk_get;
194a702c8abSZhangfei Gao 	}
195a702c8abSZhangfei Gao 	pltfm_host->clk = clk;
196a702c8abSZhangfei Gao 	clk_enable(clk);
197a702c8abSZhangfei Gao 
198a702c8abSZhangfei Gao 	host->quirks = SDHCI_QUIRK_BROKEN_TIMEOUT_VAL
199606a15e4SPhilip Rakity 		| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
200606a15e4SPhilip Rakity 		| SDHCI_QUIRK_32BIT_ADMA_SIZE;
201a702c8abSZhangfei Gao 
202a702c8abSZhangfei Gao 	/* enable 1/8V DDR capable */
203a702c8abSZhangfei Gao 	host->mmc->caps |= MMC_CAP_1_8V_DDR;
204a702c8abSZhangfei Gao 
205a702c8abSZhangfei Gao 	if (pdata) {
206a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT) {
207a702c8abSZhangfei Gao 			/* on-chip device */
208a702c8abSZhangfei Gao 			host->quirks |= SDHCI_QUIRK_BROKEN_CARD_DETECTION;
209a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
210a702c8abSZhangfei Gao 		}
211a702c8abSZhangfei Gao 
212a702c8abSZhangfei Gao 		/* If slot design supports 8 bit data, indicate this to MMC. */
213a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
214a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
215a702c8abSZhangfei Gao 
216a702c8abSZhangfei Gao 		if (pdata->quirks)
217a702c8abSZhangfei Gao 			host->quirks |= pdata->quirks;
218a702c8abSZhangfei Gao 		if (pdata->host_caps)
219a702c8abSZhangfei Gao 			host->mmc->caps |= pdata->host_caps;
220a702c8abSZhangfei Gao 		if (pdata->pm_caps)
221a702c8abSZhangfei Gao 			host->mmc->pm_caps |= pdata->pm_caps;
222a702c8abSZhangfei Gao 	}
223a702c8abSZhangfei Gao 
224a702c8abSZhangfei Gao 	host->ops = &pxav3_sdhci_ops;
225a702c8abSZhangfei Gao 
226a702c8abSZhangfei Gao 	ret = sdhci_add_host(host);
227a702c8abSZhangfei Gao 	if (ret) {
228a702c8abSZhangfei Gao 		dev_err(&pdev->dev, "failed to add host\n");
229a702c8abSZhangfei Gao 		goto err_add_host;
230a702c8abSZhangfei Gao 	}
231a702c8abSZhangfei Gao 
232a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, host);
233a702c8abSZhangfei Gao 
234a702c8abSZhangfei Gao 	return 0;
235a702c8abSZhangfei Gao 
236a702c8abSZhangfei Gao err_add_host:
237a702c8abSZhangfei Gao 	clk_disable(clk);
238a702c8abSZhangfei Gao 	clk_put(clk);
239a702c8abSZhangfei Gao err_clk_get:
240a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
241a702c8abSZhangfei Gao 	kfree(pxa);
242a702c8abSZhangfei Gao 	return ret;
243a702c8abSZhangfei Gao }
244a702c8abSZhangfei Gao 
245a702c8abSZhangfei Gao static int __devexit sdhci_pxav3_remove(struct platform_device *pdev)
246a702c8abSZhangfei Gao {
247a702c8abSZhangfei Gao 	struct sdhci_host *host = platform_get_drvdata(pdev);
248a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
249a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
250a702c8abSZhangfei Gao 
251a702c8abSZhangfei Gao 	sdhci_remove_host(host, 1);
252a702c8abSZhangfei Gao 
253a702c8abSZhangfei Gao 	clk_disable(pltfm_host->clk);
254a702c8abSZhangfei Gao 	clk_put(pltfm_host->clk);
255a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
256a702c8abSZhangfei Gao 	kfree(pxa);
257a702c8abSZhangfei Gao 
258a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, NULL);
259a702c8abSZhangfei Gao 
260a702c8abSZhangfei Gao 	return 0;
261a702c8abSZhangfei Gao }
262a702c8abSZhangfei Gao 
263a702c8abSZhangfei Gao static struct platform_driver sdhci_pxav3_driver = {
264a702c8abSZhangfei Gao 	.driver		= {
265a702c8abSZhangfei Gao 		.name	= "sdhci-pxav3",
266a702c8abSZhangfei Gao 		.owner	= THIS_MODULE,
267a702c8abSZhangfei Gao 	},
268a702c8abSZhangfei Gao 	.probe		= sdhci_pxav3_probe,
269a702c8abSZhangfei Gao 	.remove		= __devexit_p(sdhci_pxav3_remove),
270a702c8abSZhangfei Gao #ifdef CONFIG_PM
271a702c8abSZhangfei Gao 	.suspend	= sdhci_pltfm_suspend,
272a702c8abSZhangfei Gao 	.resume		= sdhci_pltfm_resume,
273a702c8abSZhangfei Gao #endif
274a702c8abSZhangfei Gao };
275a702c8abSZhangfei Gao static int __init sdhci_pxav3_init(void)
276a702c8abSZhangfei Gao {
277a702c8abSZhangfei Gao 	return platform_driver_register(&sdhci_pxav3_driver);
278a702c8abSZhangfei Gao }
279a702c8abSZhangfei Gao 
280a702c8abSZhangfei Gao static void __exit sdhci_pxav3_exit(void)
281a702c8abSZhangfei Gao {
282a702c8abSZhangfei Gao 	platform_driver_unregister(&sdhci_pxav3_driver);
283a702c8abSZhangfei Gao }
284a702c8abSZhangfei Gao 
285a702c8abSZhangfei Gao module_init(sdhci_pxav3_init);
286a702c8abSZhangfei Gao module_exit(sdhci_pxav3_exit);
287a702c8abSZhangfei Gao 
288a702c8abSZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav3");
289a702c8abSZhangfei Gao MODULE_AUTHOR("Marvell International Ltd.");
290a702c8abSZhangfei Gao MODULE_LICENSE("GPL v2");
291a702c8abSZhangfei Gao 
292