xref: /openbmc/linux/drivers/mmc/host/sdhci-pxav3.c (revision 62cf983ad84275f8580c807e5e596216c46773cf)
1a702c8abSZhangfei Gao /*
2a702c8abSZhangfei Gao  * Copyright (C) 2010 Marvell International Ltd.
3a702c8abSZhangfei Gao  *		Zhangfei Gao <zhangfei.gao@marvell.com>
4a702c8abSZhangfei Gao  *		Kevin Wang <dwang4@marvell.com>
5a702c8abSZhangfei Gao  *		Mingwei Wang <mwwang@marvell.com>
6a702c8abSZhangfei Gao  *		Philip Rakity <prakity@marvell.com>
7a702c8abSZhangfei Gao  *		Mark Brown <markb@marvell.com>
8a702c8abSZhangfei Gao  *
9a702c8abSZhangfei Gao  * This software is licensed under the terms of the GNU General Public
10a702c8abSZhangfei Gao  * License version 2, as published by the Free Software Foundation, and
11a702c8abSZhangfei Gao  * may be copied, distributed, and modified under those terms.
12a702c8abSZhangfei Gao  *
13a702c8abSZhangfei Gao  * This program is distributed in the hope that it will be useful,
14a702c8abSZhangfei Gao  * but WITHOUT ANY WARRANTY; without even the implied warranty of
15a702c8abSZhangfei Gao  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
16a702c8abSZhangfei Gao  * GNU General Public License for more details.
17a702c8abSZhangfei Gao  *
18a702c8abSZhangfei Gao  */
19a702c8abSZhangfei Gao #include <linux/err.h>
20a702c8abSZhangfei Gao #include <linux/init.h>
21a702c8abSZhangfei Gao #include <linux/platform_device.h>
22a702c8abSZhangfei Gao #include <linux/clk.h>
23a702c8abSZhangfei Gao #include <linux/io.h>
24a702c8abSZhangfei Gao #include <linux/gpio.h>
25a702c8abSZhangfei Gao #include <linux/mmc/card.h>
26a702c8abSZhangfei Gao #include <linux/mmc/host.h>
278f63795cSChris Ball #include <linux/mmc/slot-gpio.h>
28bfed345eSZhangfei Gao #include <linux/platform_data/pxa_sdhci.h>
29a702c8abSZhangfei Gao #include <linux/slab.h>
30a702c8abSZhangfei Gao #include <linux/delay.h>
3188b47679SPaul Gortmaker #include <linux/module.h>
32b650352dSChris Ball #include <linux/of.h>
33b650352dSChris Ball #include <linux/of_device.h>
348f63795cSChris Ball #include <linux/of_gpio.h>
35bb691ae4SKevin Liu #include <linux/pm.h>
36bb691ae4SKevin Liu #include <linux/pm_runtime.h>
375491ce3fSMarcin Wojtas #include <linux/mbus.h>
38b650352dSChris Ball 
39a702c8abSZhangfei Gao #include "sdhci.h"
40a702c8abSZhangfei Gao #include "sdhci-pltfm.h"
41a702c8abSZhangfei Gao 
42bb691ae4SKevin Liu #define PXAV3_RPM_DELAY_MS     50
43bb691ae4SKevin Liu 
44a702c8abSZhangfei Gao #define SD_CLOCK_BURST_SIZE_SETUP		0x10A
45a702c8abSZhangfei Gao #define SDCLK_SEL	0x100
46a702c8abSZhangfei Gao #define SDCLK_DELAY_SHIFT	9
47a702c8abSZhangfei Gao #define SDCLK_DELAY_MASK	0x1f
48a702c8abSZhangfei Gao 
49a702c8abSZhangfei Gao #define SD_CFG_FIFO_PARAM       0x100
50a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_ON	(1<<6)
51a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_MASK	0xFF
52a702c8abSZhangfei Gao #define SDCFG_GEN_PAD_CLK_CNT_SHIFT	24
53a702c8abSZhangfei Gao 
54a702c8abSZhangfei Gao #define SD_SPI_MODE          0x108
55a702c8abSZhangfei Gao #define SD_CE_ATA_1          0x10C
56a702c8abSZhangfei Gao 
57a702c8abSZhangfei Gao #define SD_CE_ATA_2          0x10E
58a702c8abSZhangfei Gao #define SDCE_MISC_INT		(1<<2)
59a702c8abSZhangfei Gao #define SDCE_MISC_INT_EN	(1<<1)
60a702c8abSZhangfei Gao 
61cc9571e8SSebastian Hesselbarth struct sdhci_pxa {
628afdc9ccSSebastian Hesselbarth 	struct clk *clk_core;
638c96a7a3SSebastian Hesselbarth 	struct clk *clk_io;
64cc9571e8SSebastian Hesselbarth 	u8	power_mode;
65cc9571e8SSebastian Hesselbarth };
66cc9571e8SSebastian Hesselbarth 
675491ce3fSMarcin Wojtas /*
685491ce3fSMarcin Wojtas  * These registers are relative to the second register region, for the
695491ce3fSMarcin Wojtas  * MBus bridge.
705491ce3fSMarcin Wojtas  */
715491ce3fSMarcin Wojtas #define SDHCI_WINDOW_CTRL(i)	(0x80 + ((i) << 3))
725491ce3fSMarcin Wojtas #define SDHCI_WINDOW_BASE(i)	(0x84 + ((i) << 3))
735491ce3fSMarcin Wojtas #define SDHCI_MAX_WIN_NUM	8
745491ce3fSMarcin Wojtas 
755491ce3fSMarcin Wojtas static int mv_conf_mbus_windows(struct platform_device *pdev,
765491ce3fSMarcin Wojtas 				const struct mbus_dram_target_info *dram)
775491ce3fSMarcin Wojtas {
785491ce3fSMarcin Wojtas 	int i;
795491ce3fSMarcin Wojtas 	void __iomem *regs;
805491ce3fSMarcin Wojtas 	struct resource *res;
815491ce3fSMarcin Wojtas 
825491ce3fSMarcin Wojtas 	if (!dram) {
835491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "no mbus dram info\n");
845491ce3fSMarcin Wojtas 		return -EINVAL;
855491ce3fSMarcin Wojtas 	}
865491ce3fSMarcin Wojtas 
875491ce3fSMarcin Wojtas 	res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
885491ce3fSMarcin Wojtas 	if (!res) {
895491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "cannot get mbus registers\n");
905491ce3fSMarcin Wojtas 		return -EINVAL;
915491ce3fSMarcin Wojtas 	}
925491ce3fSMarcin Wojtas 
935491ce3fSMarcin Wojtas 	regs = ioremap(res->start, resource_size(res));
945491ce3fSMarcin Wojtas 	if (!regs) {
955491ce3fSMarcin Wojtas 		dev_err(&pdev->dev, "cannot map mbus registers\n");
965491ce3fSMarcin Wojtas 		return -ENOMEM;
975491ce3fSMarcin Wojtas 	}
985491ce3fSMarcin Wojtas 
995491ce3fSMarcin Wojtas 	for (i = 0; i < SDHCI_MAX_WIN_NUM; i++) {
1005491ce3fSMarcin Wojtas 		writel(0, regs + SDHCI_WINDOW_CTRL(i));
1015491ce3fSMarcin Wojtas 		writel(0, regs + SDHCI_WINDOW_BASE(i));
1025491ce3fSMarcin Wojtas 	}
1035491ce3fSMarcin Wojtas 
1045491ce3fSMarcin Wojtas 	for (i = 0; i < dram->num_cs; i++) {
1055491ce3fSMarcin Wojtas 		const struct mbus_dram_window *cs = dram->cs + i;
1065491ce3fSMarcin Wojtas 
1075491ce3fSMarcin Wojtas 		/* Write size, attributes and target id to control register */
1085491ce3fSMarcin Wojtas 		writel(((cs->size - 1) & 0xffff0000) |
1095491ce3fSMarcin Wojtas 			(cs->mbus_attr << 8) |
1105491ce3fSMarcin Wojtas 			(dram->mbus_dram_target_id << 4) | 1,
1115491ce3fSMarcin Wojtas 			regs + SDHCI_WINDOW_CTRL(i));
1125491ce3fSMarcin Wojtas 		/* Write base address to base register */
1135491ce3fSMarcin Wojtas 		writel(cs->base, regs + SDHCI_WINDOW_BASE(i));
1145491ce3fSMarcin Wojtas 	}
1155491ce3fSMarcin Wojtas 
1165491ce3fSMarcin Wojtas 	iounmap(regs);
1175491ce3fSMarcin Wojtas 
1185491ce3fSMarcin Wojtas 	return 0;
1195491ce3fSMarcin Wojtas }
1205491ce3fSMarcin Wojtas 
12103231f9bSRussell King static void pxav3_reset(struct sdhci_host *host, u8 mask)
122a702c8abSZhangfei Gao {
123a702c8abSZhangfei Gao 	struct platform_device *pdev = to_platform_device(mmc_dev(host->mmc));
124a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
125a702c8abSZhangfei Gao 
12603231f9bSRussell King 	sdhci_reset(host, mask);
12703231f9bSRussell King 
128a702c8abSZhangfei Gao 	if (mask == SDHCI_RESET_ALL) {
129a702c8abSZhangfei Gao 		/*
130a702c8abSZhangfei Gao 		 * tune timing of read data/command when crc error happen
131a702c8abSZhangfei Gao 		 * no performance impact
132a702c8abSZhangfei Gao 		 */
133a702c8abSZhangfei Gao 		if (pdata && 0 != pdata->clk_delay_cycles) {
134a702c8abSZhangfei Gao 			u16 tmp;
135a702c8abSZhangfei Gao 
136a702c8abSZhangfei Gao 			tmp = readw(host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
137a702c8abSZhangfei Gao 			tmp |= (pdata->clk_delay_cycles & SDCLK_DELAY_MASK)
138a702c8abSZhangfei Gao 				<< SDCLK_DELAY_SHIFT;
139a702c8abSZhangfei Gao 			tmp |= SDCLK_SEL;
140a702c8abSZhangfei Gao 			writew(tmp, host->ioaddr + SD_CLOCK_BURST_SIZE_SETUP);
141a702c8abSZhangfei Gao 		}
142a702c8abSZhangfei Gao 	}
143a702c8abSZhangfei Gao }
144a702c8abSZhangfei Gao 
145a702c8abSZhangfei Gao #define MAX_WAIT_COUNT 5
146a702c8abSZhangfei Gao static void pxav3_gen_init_74_clocks(struct sdhci_host *host, u8 power_mode)
147a702c8abSZhangfei Gao {
148a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
149a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = pltfm_host->priv;
150a702c8abSZhangfei Gao 	u16 tmp;
151a702c8abSZhangfei Gao 	int count;
152a702c8abSZhangfei Gao 
153a702c8abSZhangfei Gao 	if (pxa->power_mode == MMC_POWER_UP
154a702c8abSZhangfei Gao 			&& power_mode == MMC_POWER_ON) {
155a702c8abSZhangfei Gao 
156a702c8abSZhangfei Gao 		dev_dbg(mmc_dev(host->mmc),
157a702c8abSZhangfei Gao 				"%s: slot->power_mode = %d,"
158a702c8abSZhangfei Gao 				"ios->power_mode = %d\n",
159a702c8abSZhangfei Gao 				__func__,
160a702c8abSZhangfei Gao 				pxa->power_mode,
161a702c8abSZhangfei Gao 				power_mode);
162a702c8abSZhangfei Gao 
163a702c8abSZhangfei Gao 		/* set we want notice of when 74 clocks are sent */
164a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
165a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT_EN;
166a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
167a702c8abSZhangfei Gao 
168a702c8abSZhangfei Gao 		/* start sending the 74 clocks */
169a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CFG_FIFO_PARAM);
170a702c8abSZhangfei Gao 		tmp |= SDCFG_GEN_PAD_CLK_ON;
171a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CFG_FIFO_PARAM);
172a702c8abSZhangfei Gao 
173a702c8abSZhangfei Gao 		/* slowest speed is about 100KHz or 10usec per clock */
174a702c8abSZhangfei Gao 		udelay(740);
175a702c8abSZhangfei Gao 		count = 0;
176a702c8abSZhangfei Gao 
177a702c8abSZhangfei Gao 		while (count++ < MAX_WAIT_COUNT) {
178a702c8abSZhangfei Gao 			if ((readw(host->ioaddr + SD_CE_ATA_2)
179a702c8abSZhangfei Gao 						& SDCE_MISC_INT) == 0)
180a702c8abSZhangfei Gao 				break;
181a702c8abSZhangfei Gao 			udelay(10);
182a702c8abSZhangfei Gao 		}
183a702c8abSZhangfei Gao 
184a702c8abSZhangfei Gao 		if (count == MAX_WAIT_COUNT)
185a702c8abSZhangfei Gao 			dev_warn(mmc_dev(host->mmc), "74 clock interrupt not cleared\n");
186a702c8abSZhangfei Gao 
187a702c8abSZhangfei Gao 		/* clear the interrupt bit if posted */
188a702c8abSZhangfei Gao 		tmp = readw(host->ioaddr + SD_CE_ATA_2);
189a702c8abSZhangfei Gao 		tmp |= SDCE_MISC_INT;
190a702c8abSZhangfei Gao 		writew(tmp, host->ioaddr + SD_CE_ATA_2);
191a702c8abSZhangfei Gao 	}
192a702c8abSZhangfei Gao 	pxa->power_mode = power_mode;
193a702c8abSZhangfei Gao }
194a702c8abSZhangfei Gao 
19513e64501SRussell King static void pxav3_set_uhs_signaling(struct sdhci_host *host, unsigned int uhs)
196a702c8abSZhangfei Gao {
197a702c8abSZhangfei Gao 	u16 ctrl_2;
198a702c8abSZhangfei Gao 
199a702c8abSZhangfei Gao 	/*
200a702c8abSZhangfei Gao 	 * Set V18_EN -- UHS modes do not work without this.
201a702c8abSZhangfei Gao 	 * does not change signaling voltage
202a702c8abSZhangfei Gao 	 */
203a702c8abSZhangfei Gao 	ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
204a702c8abSZhangfei Gao 
205a702c8abSZhangfei Gao 	/* Select Bus Speed Mode for host */
206a702c8abSZhangfei Gao 	ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
207a702c8abSZhangfei Gao 	switch (uhs) {
208a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR12:
209a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
210a702c8abSZhangfei Gao 		break;
211a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR25:
212a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
213a702c8abSZhangfei Gao 		break;
214a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR50:
215a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR50 | SDHCI_CTRL_VDD_180;
216a702c8abSZhangfei Gao 		break;
217a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_SDR104:
218a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_SDR104 | SDHCI_CTRL_VDD_180;
219a702c8abSZhangfei Gao 		break;
220668e84b2SSebastian Hesselbarth 	case MMC_TIMING_MMC_DDR52:
221a702c8abSZhangfei Gao 	case MMC_TIMING_UHS_DDR50:
222a702c8abSZhangfei Gao 		ctrl_2 |= SDHCI_CTRL_UHS_DDR50 | SDHCI_CTRL_VDD_180;
223a702c8abSZhangfei Gao 		break;
224a702c8abSZhangfei Gao 	}
225a702c8abSZhangfei Gao 
226a702c8abSZhangfei Gao 	sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
227a702c8abSZhangfei Gao 	dev_dbg(mmc_dev(host->mmc),
228a702c8abSZhangfei Gao 		"%s uhs = %d, ctrl_2 = %04X\n",
229a702c8abSZhangfei Gao 		__func__, uhs, ctrl_2);
230a702c8abSZhangfei Gao }
231a702c8abSZhangfei Gao 
232c915568dSLars-Peter Clausen static const struct sdhci_ops pxav3_sdhci_ops = {
2331771059cSRussell King 	.set_clock = sdhci_set_clock,
234a702c8abSZhangfei Gao 	.platform_send_init_74_clocks = pxav3_gen_init_74_clocks,
235d005d943SLars-Peter Clausen 	.get_max_clock = sdhci_pltfm_clk_get_max_clock,
2362317f56cSRussell King 	.set_bus_width = sdhci_set_bus_width,
23703231f9bSRussell King 	.reset = pxav3_reset,
238b3153765SPeter Griffin 	.set_uhs_signaling = pxav3_set_uhs_signaling,
239a702c8abSZhangfei Gao };
240a702c8abSZhangfei Gao 
24173b7afb9SKevin Liu static struct sdhci_pltfm_data sdhci_pxav3_pdata = {
242e065162aSKevin Liu 	.quirks = SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK
24373b7afb9SKevin Liu 		| SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
24473b7afb9SKevin Liu 		| SDHCI_QUIRK_32BIT_ADMA_SIZE
24573b7afb9SKevin Liu 		| SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN,
24673b7afb9SKevin Liu 	.ops = &pxav3_sdhci_ops,
24773b7afb9SKevin Liu };
24873b7afb9SKevin Liu 
249b650352dSChris Ball #ifdef CONFIG_OF
250b650352dSChris Ball static const struct of_device_id sdhci_pxav3_of_match[] = {
251b650352dSChris Ball 	{
252b650352dSChris Ball 		.compatible = "mrvl,pxav3-mmc",
253b650352dSChris Ball 	},
2545491ce3fSMarcin Wojtas 	{
2555491ce3fSMarcin Wojtas 		.compatible = "marvell,armada-380-sdhci",
2565491ce3fSMarcin Wojtas 	},
257b650352dSChris Ball 	{},
258b650352dSChris Ball };
259b650352dSChris Ball MODULE_DEVICE_TABLE(of, sdhci_pxav3_of_match);
260b650352dSChris Ball 
261b650352dSChris Ball static struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
262b650352dSChris Ball {
263b650352dSChris Ball 	struct sdhci_pxa_platdata *pdata;
264b650352dSChris Ball 	struct device_node *np = dev->of_node;
265b650352dSChris Ball 	u32 clk_delay_cycles;
266b650352dSChris Ball 
267b650352dSChris Ball 	pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
268b650352dSChris Ball 	if (!pdata)
269b650352dSChris Ball 		return NULL;
270b650352dSChris Ball 
271b650352dSChris Ball 	of_property_read_u32(np, "mrvl,clk-delay-cycles", &clk_delay_cycles);
272b650352dSChris Ball 	if (clk_delay_cycles > 0)
273b650352dSChris Ball 		pdata->clk_delay_cycles = clk_delay_cycles;
274b650352dSChris Ball 
275b650352dSChris Ball 	return pdata;
276b650352dSChris Ball }
277b650352dSChris Ball #else
278b650352dSChris Ball static inline struct sdhci_pxa_platdata *pxav3_get_mmc_pdata(struct device *dev)
279b650352dSChris Ball {
280b650352dSChris Ball 	return NULL;
281b650352dSChris Ball }
282b650352dSChris Ball #endif
283b650352dSChris Ball 
284c3be1efdSBill Pemberton static int sdhci_pxav3_probe(struct platform_device *pdev)
285a702c8abSZhangfei Gao {
286a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host;
287a702c8abSZhangfei Gao 	struct sdhci_pxa_platdata *pdata = pdev->dev.platform_data;
288a702c8abSZhangfei Gao 	struct device *dev = &pdev->dev;
2895491ce3fSMarcin Wojtas 	struct device_node *np = pdev->dev.of_node;
290a702c8abSZhangfei Gao 	struct sdhci_host *host = NULL;
291a702c8abSZhangfei Gao 	struct sdhci_pxa *pxa = NULL;
292b650352dSChris Ball 	const struct of_device_id *match;
293a702c8abSZhangfei Gao 	int ret;
294a702c8abSZhangfei Gao 
2953df5b281SLaurent Pinchart 	pxa = devm_kzalloc(&pdev->dev, sizeof(struct sdhci_pxa), GFP_KERNEL);
296a702c8abSZhangfei Gao 	if (!pxa)
297a702c8abSZhangfei Gao 		return -ENOMEM;
298a702c8abSZhangfei Gao 
2990e748234SChristian Daudt 	host = sdhci_pltfm_init(pdev, &sdhci_pxav3_pdata, 0);
3003df5b281SLaurent Pinchart 	if (IS_ERR(host))
301a702c8abSZhangfei Gao 		return PTR_ERR(host);
3025491ce3fSMarcin Wojtas 
303a702c8abSZhangfei Gao 	pltfm_host = sdhci_priv(host);
304a702c8abSZhangfei Gao 	pltfm_host->priv = pxa;
305a702c8abSZhangfei Gao 
30601ae1070SSebastian Hesselbarth 	pxa->clk_io = devm_clk_get(dev, "io");
30701ae1070SSebastian Hesselbarth 	if (IS_ERR(pxa->clk_io))
3088c96a7a3SSebastian Hesselbarth 		pxa->clk_io = devm_clk_get(dev, NULL);
3098c96a7a3SSebastian Hesselbarth 	if (IS_ERR(pxa->clk_io)) {
310a702c8abSZhangfei Gao 		dev_err(dev, "failed to get io clock\n");
3118c96a7a3SSebastian Hesselbarth 		ret = PTR_ERR(pxa->clk_io);
312a702c8abSZhangfei Gao 		goto err_clk_get;
313a702c8abSZhangfei Gao 	}
3148c96a7a3SSebastian Hesselbarth 	pltfm_host->clk = pxa->clk_io;
3158c96a7a3SSebastian Hesselbarth 	clk_prepare_enable(pxa->clk_io);
316a702c8abSZhangfei Gao 
3178afdc9ccSSebastian Hesselbarth 	pxa->clk_core = devm_clk_get(dev, "core");
3188afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
3198afdc9ccSSebastian Hesselbarth 		clk_prepare_enable(pxa->clk_core);
3208afdc9ccSSebastian Hesselbarth 
321aa8165f9SThomas Petazzoni 	if (of_device_is_compatible(np, "marvell,armada-380-sdhci")) {
322aa8165f9SThomas Petazzoni 		ret = mv_conf_mbus_windows(pdev, mv_mbus_dram_info());
323aa8165f9SThomas Petazzoni 		if (ret < 0)
324aa8165f9SThomas Petazzoni 			goto err_mbus_win;
325aa8165f9SThomas Petazzoni 	}
326aa8165f9SThomas Petazzoni 
327a702c8abSZhangfei Gao 	/* enable 1/8V DDR capable */
328a702c8abSZhangfei Gao 	host->mmc->caps |= MMC_CAP_1_8V_DDR;
329a702c8abSZhangfei Gao 
330b650352dSChris Ball 	match = of_match_device(of_match_ptr(sdhci_pxav3_of_match), &pdev->dev);
331943647f6SKevin Liu 	if (match) {
332d2cf6071SSimon Baatz 		ret = mmc_of_parse(host->mmc);
333d2cf6071SSimon Baatz 		if (ret)
334d2cf6071SSimon Baatz 			goto err_of_parse;
335943647f6SKevin Liu 		sdhci_get_of_property(pdev);
336b650352dSChris Ball 		pdata = pxav3_get_mmc_pdata(dev);
337943647f6SKevin Liu 	} else if (pdata) {
338a702c8abSZhangfei Gao 		/* on-chip device */
339c844a46fSKevin Liu 		if (pdata->flags & PXA_FLAG_CARD_PERMANENT)
340a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_NONREMOVABLE;
341a702c8abSZhangfei Gao 
342a702c8abSZhangfei Gao 		/* If slot design supports 8 bit data, indicate this to MMC. */
343a702c8abSZhangfei Gao 		if (pdata->flags & PXA_FLAG_SD_8_BIT_CAPABLE_SLOT)
344a702c8abSZhangfei Gao 			host->mmc->caps |= MMC_CAP_8_BIT_DATA;
345a702c8abSZhangfei Gao 
346a702c8abSZhangfei Gao 		if (pdata->quirks)
347a702c8abSZhangfei Gao 			host->quirks |= pdata->quirks;
3487c52d7bbSKevin Liu 		if (pdata->quirks2)
3497c52d7bbSKevin Liu 			host->quirks2 |= pdata->quirks2;
350a702c8abSZhangfei Gao 		if (pdata->host_caps)
351a702c8abSZhangfei Gao 			host->mmc->caps |= pdata->host_caps;
3528f63795cSChris Ball 		if (pdata->host_caps2)
3538f63795cSChris Ball 			host->mmc->caps2 |= pdata->host_caps2;
354a702c8abSZhangfei Gao 		if (pdata->pm_caps)
355a702c8abSZhangfei Gao 			host->mmc->pm_caps |= pdata->pm_caps;
3568f63795cSChris Ball 
3578f63795cSChris Ball 		if (gpio_is_valid(pdata->ext_cd_gpio)) {
358214fc309SLaurent Pinchart 			ret = mmc_gpio_request_cd(host->mmc, pdata->ext_cd_gpio,
359214fc309SLaurent Pinchart 						  0);
3608f63795cSChris Ball 			if (ret) {
3618f63795cSChris Ball 				dev_err(mmc_dev(host->mmc),
3628f63795cSChris Ball 					"failed to allocate card detect gpio\n");
3638f63795cSChris Ball 				goto err_cd_req;
3648f63795cSChris Ball 			}
3658f63795cSChris Ball 		}
366a702c8abSZhangfei Gao 	}
367a702c8abSZhangfei Gao 
368*62cf983aSJisheng Zhang 	pm_runtime_get_noresume(&pdev->dev);
369*62cf983aSJisheng Zhang 	pm_runtime_set_active(&pdev->dev);
370bb691ae4SKevin Liu 	pm_runtime_set_autosuspend_delay(&pdev->dev, PXAV3_RPM_DELAY_MS);
371bb691ae4SKevin Liu 	pm_runtime_use_autosuspend(&pdev->dev);
372*62cf983aSJisheng Zhang 	pm_runtime_enable(&pdev->dev);
373bb691ae4SKevin Liu 	pm_suspend_ignore_children(&pdev->dev, 1);
374bb691ae4SKevin Liu 
375a702c8abSZhangfei Gao 	ret = sdhci_add_host(host);
376a702c8abSZhangfei Gao 	if (ret) {
377a702c8abSZhangfei Gao 		dev_err(&pdev->dev, "failed to add host\n");
378a702c8abSZhangfei Gao 		goto err_add_host;
379a702c8abSZhangfei Gao 	}
380a702c8abSZhangfei Gao 
381a702c8abSZhangfei Gao 	platform_set_drvdata(pdev, host);
382a702c8abSZhangfei Gao 
383943647f6SKevin Liu 	if (host->mmc->pm_caps & MMC_PM_KEEP_POWER) {
384740b7a44SKevin Liu 		device_init_wakeup(&pdev->dev, 1);
385740b7a44SKevin Liu 		host->mmc->pm_flags |= MMC_PM_WAKE_SDIO_IRQ;
386740b7a44SKevin Liu 	} else {
387740b7a44SKevin Liu 		device_init_wakeup(&pdev->dev, 0);
388740b7a44SKevin Liu 	}
389740b7a44SKevin Liu 
390bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(&pdev->dev);
391bb691ae4SKevin Liu 
392a702c8abSZhangfei Gao 	return 0;
393a702c8abSZhangfei Gao 
394a702c8abSZhangfei Gao err_add_host:
3950dcaa249SDaniel Drake 	pm_runtime_disable(&pdev->dev);
396*62cf983aSJisheng Zhang 	pm_runtime_put_noidle(&pdev->dev);
39787d2163dSXiang Wang err_of_parse:
39887d2163dSXiang Wang err_cd_req:
399aa8165f9SThomas Petazzoni err_mbus_win:
4008c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
4018afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
4028afdc9ccSSebastian Hesselbarth 		clk_disable_unprepare(pxa->clk_core);
403a702c8abSZhangfei Gao err_clk_get:
404a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
405a702c8abSZhangfei Gao 	return ret;
406a702c8abSZhangfei Gao }
407a702c8abSZhangfei Gao 
4086e0ee714SBill Pemberton static int sdhci_pxav3_remove(struct platform_device *pdev)
409a702c8abSZhangfei Gao {
410a702c8abSZhangfei Gao 	struct sdhci_host *host = platform_get_drvdata(pdev);
411a702c8abSZhangfei Gao 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
4128c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
413a702c8abSZhangfei Gao 
414bb691ae4SKevin Liu 	pm_runtime_get_sync(&pdev->dev);
415a702c8abSZhangfei Gao 	sdhci_remove_host(host, 1);
416bb691ae4SKevin Liu 	pm_runtime_disable(&pdev->dev);
417a702c8abSZhangfei Gao 
4188c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
4198afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
4208afdc9ccSSebastian Hesselbarth 		clk_disable_unprepare(pxa->clk_core);
4218f63795cSChris Ball 
422a702c8abSZhangfei Gao 	sdhci_pltfm_free(pdev);
423a702c8abSZhangfei Gao 
424a702c8abSZhangfei Gao 	return 0;
425a702c8abSZhangfei Gao }
426a702c8abSZhangfei Gao 
427bb691ae4SKevin Liu #ifdef CONFIG_PM_SLEEP
428bb691ae4SKevin Liu static int sdhci_pxav3_suspend(struct device *dev)
429bb691ae4SKevin Liu {
430bb691ae4SKevin Liu 	int ret;
431bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
432bb691ae4SKevin Liu 
433bb691ae4SKevin Liu 	pm_runtime_get_sync(dev);
434bb691ae4SKevin Liu 	ret = sdhci_suspend_host(host);
435bb691ae4SKevin Liu 	pm_runtime_mark_last_busy(dev);
436bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(dev);
437bb691ae4SKevin Liu 
438bb691ae4SKevin Liu 	return ret;
439bb691ae4SKevin Liu }
440bb691ae4SKevin Liu 
441bb691ae4SKevin Liu static int sdhci_pxav3_resume(struct device *dev)
442bb691ae4SKevin Liu {
443bb691ae4SKevin Liu 	int ret;
444bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
445bb691ae4SKevin Liu 
446bb691ae4SKevin Liu 	pm_runtime_get_sync(dev);
447bb691ae4SKevin Liu 	ret = sdhci_resume_host(host);
448bb691ae4SKevin Liu 	pm_runtime_mark_last_busy(dev);
449bb691ae4SKevin Liu 	pm_runtime_put_autosuspend(dev);
450bb691ae4SKevin Liu 
451bb691ae4SKevin Liu 	return ret;
452bb691ae4SKevin Liu }
453bb691ae4SKevin Liu #endif
454bb691ae4SKevin Liu 
455162d6f98SRafael J. Wysocki #ifdef CONFIG_PM
456bb691ae4SKevin Liu static int sdhci_pxav3_runtime_suspend(struct device *dev)
457bb691ae4SKevin Liu {
458bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
459bb691ae4SKevin Liu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
4608c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
461bb691ae4SKevin Liu 	unsigned long flags;
462bb691ae4SKevin Liu 
463bb691ae4SKevin Liu 	spin_lock_irqsave(&host->lock, flags);
464bb691ae4SKevin Liu 	host->runtime_suspended = true;
465bb691ae4SKevin Liu 	spin_unlock_irqrestore(&host->lock, flags);
466bb691ae4SKevin Liu 
4678c96a7a3SSebastian Hesselbarth 	clk_disable_unprepare(pxa->clk_io);
4688afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
4698afdc9ccSSebastian Hesselbarth 		clk_disable_unprepare(pxa->clk_core);
470bb691ae4SKevin Liu 
471bb691ae4SKevin Liu 	return 0;
472bb691ae4SKevin Liu }
473bb691ae4SKevin Liu 
474bb691ae4SKevin Liu static int sdhci_pxav3_runtime_resume(struct device *dev)
475bb691ae4SKevin Liu {
476bb691ae4SKevin Liu 	struct sdhci_host *host = dev_get_drvdata(dev);
477bb691ae4SKevin Liu 	struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
4788c96a7a3SSebastian Hesselbarth 	struct sdhci_pxa *pxa = pltfm_host->priv;
479bb691ae4SKevin Liu 	unsigned long flags;
480bb691ae4SKevin Liu 
4818c96a7a3SSebastian Hesselbarth 	clk_prepare_enable(pxa->clk_io);
4828afdc9ccSSebastian Hesselbarth 	if (!IS_ERR(pxa->clk_core))
4838afdc9ccSSebastian Hesselbarth 		clk_prepare_enable(pxa->clk_core);
484bb691ae4SKevin Liu 
485bb691ae4SKevin Liu 	spin_lock_irqsave(&host->lock, flags);
486bb691ae4SKevin Liu 	host->runtime_suspended = false;
487bb691ae4SKevin Liu 	spin_unlock_irqrestore(&host->lock, flags);
488bb691ae4SKevin Liu 
489bb691ae4SKevin Liu 	return 0;
490bb691ae4SKevin Liu }
491bb691ae4SKevin Liu #endif
492bb691ae4SKevin Liu 
493bb691ae4SKevin Liu #ifdef CONFIG_PM
494bb691ae4SKevin Liu static const struct dev_pm_ops sdhci_pxav3_pmops = {
495bb691ae4SKevin Liu 	SET_SYSTEM_SLEEP_PM_OPS(sdhci_pxav3_suspend, sdhci_pxav3_resume)
496bb691ae4SKevin Liu 	SET_RUNTIME_PM_OPS(sdhci_pxav3_runtime_suspend,
497bb691ae4SKevin Liu 		sdhci_pxav3_runtime_resume, NULL)
498bb691ae4SKevin Liu };
499bb691ae4SKevin Liu 
500bb691ae4SKevin Liu #define SDHCI_PXAV3_PMOPS (&sdhci_pxav3_pmops)
501bb691ae4SKevin Liu 
502bb691ae4SKevin Liu #else
503bb691ae4SKevin Liu #define SDHCI_PXAV3_PMOPS NULL
504bb691ae4SKevin Liu #endif
505bb691ae4SKevin Liu 
506a702c8abSZhangfei Gao static struct platform_driver sdhci_pxav3_driver = {
507a702c8abSZhangfei Gao 	.driver		= {
508a702c8abSZhangfei Gao 		.name	= "sdhci-pxav3",
509b650352dSChris Ball #ifdef CONFIG_OF
510b650352dSChris Ball 		.of_match_table = sdhci_pxav3_of_match,
511b650352dSChris Ball #endif
512bb691ae4SKevin Liu 		.pm	= SDHCI_PXAV3_PMOPS,
513a702c8abSZhangfei Gao 	},
514a702c8abSZhangfei Gao 	.probe		= sdhci_pxav3_probe,
5150433c143SBill Pemberton 	.remove		= sdhci_pxav3_remove,
516a702c8abSZhangfei Gao };
517a702c8abSZhangfei Gao 
518d1f81a64SAxel Lin module_platform_driver(sdhci_pxav3_driver);
519a702c8abSZhangfei Gao 
520a702c8abSZhangfei Gao MODULE_DESCRIPTION("SDHCI driver for pxav3");
521a702c8abSZhangfei Gao MODULE_AUTHOR("Marvell International Ltd.");
522a702c8abSZhangfei Gao MODULE_LICENSE("GPL v2");
523a702c8abSZhangfei Gao 
524