11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
220848903SChaotian Jing /*
3527f36f5SAxe Yang * Copyright (c) 2014-2015, 2022 MediaTek Inc.
420848903SChaotian Jing * Author: Chaotian.Jing <chaotian.jing@mediatek.com>
520848903SChaotian Jing */
620848903SChaotian Jing
720848903SChaotian Jing #include <linux/module.h>
84fe54318SAngeloGioacchino Del Regno #include <linux/bitops.h>
920848903SChaotian Jing #include <linux/clk.h>
1020848903SChaotian Jing #include <linux/delay.h>
1120848903SChaotian Jing #include <linux/dma-mapping.h>
1243e5fee3SDerong Liu #include <linux/iopoll.h>
1320848903SChaotian Jing #include <linux/ioport.h>
1420848903SChaotian Jing #include <linux/irq.h>
15c62da8a8SRob Herring #include <linux/of.h>
1620848903SChaotian Jing #include <linux/of_gpio.h>
1720848903SChaotian Jing #include <linux/pinctrl/consumer.h>
1820848903SChaotian Jing #include <linux/platform_device.h>
194b8a43e9SChaotian Jing #include <linux/pm.h>
204b8a43e9SChaotian Jing #include <linux/pm_runtime.h>
21527f36f5SAxe Yang #include <linux/pm_wakeirq.h>
2220848903SChaotian Jing #include <linux/regulator/consumer.h>
236397b7f5SChaotian Jing #include <linux/slab.h>
2420848903SChaotian Jing #include <linux/spinlock.h>
25b8789ec4SUlf Hansson #include <linux/interrupt.h>
26855d388dSWenbin Mei #include <linux/reset.h>
2720848903SChaotian Jing
2820848903SChaotian Jing #include <linux/mmc/card.h>
2920848903SChaotian Jing #include <linux/mmc/core.h>
3020848903SChaotian Jing #include <linux/mmc/host.h>
3120848903SChaotian Jing #include <linux/mmc/mmc.h>
3220848903SChaotian Jing #include <linux/mmc/sd.h>
3320848903SChaotian Jing #include <linux/mmc/sdio.h>
348d53e412SChaotian Jing #include <linux/mmc/slot-gpio.h>
3520848903SChaotian Jing
3688bd652bSChun-Hung Wu #include "cqhci.h"
3788bd652bSChun-Hung Wu
3820848903SChaotian Jing #define MAX_BD_NUM 1024
39f5eccd94SWenbin Mei #define MSDC_NR_CLOCKS 3
4020848903SChaotian Jing
4120848903SChaotian Jing /*--------------------------------------------------------------------------*/
4220848903SChaotian Jing /* Common Definition */
4320848903SChaotian Jing /*--------------------------------------------------------------------------*/
4420848903SChaotian Jing #define MSDC_BUS_1BITS 0x0
4520848903SChaotian Jing #define MSDC_BUS_4BITS 0x1
4620848903SChaotian Jing #define MSDC_BUS_8BITS 0x2
4720848903SChaotian Jing
4820848903SChaotian Jing #define MSDC_BURST_64B 0x6
4920848903SChaotian Jing
5020848903SChaotian Jing /*--------------------------------------------------------------------------*/
5120848903SChaotian Jing /* Register Offset */
5220848903SChaotian Jing /*--------------------------------------------------------------------------*/
5320848903SChaotian Jing #define MSDC_CFG 0x0
5420848903SChaotian Jing #define MSDC_IOCON 0x04
5520848903SChaotian Jing #define MSDC_PS 0x08
5620848903SChaotian Jing #define MSDC_INT 0x0c
5720848903SChaotian Jing #define MSDC_INTEN 0x10
5820848903SChaotian Jing #define MSDC_FIFOCS 0x14
5920848903SChaotian Jing #define SDC_CFG 0x30
6020848903SChaotian Jing #define SDC_CMD 0x34
6120848903SChaotian Jing #define SDC_ARG 0x38
6220848903SChaotian Jing #define SDC_STS 0x3c
6320848903SChaotian Jing #define SDC_RESP0 0x40
6420848903SChaotian Jing #define SDC_RESP1 0x44
6520848903SChaotian Jing #define SDC_RESP2 0x48
6620848903SChaotian Jing #define SDC_RESP3 0x4c
6720848903SChaotian Jing #define SDC_BLK_NUM 0x50
68d9dcbfc8SChaotian Jing #define SDC_ADV_CFG0 0x64
69c9b5061eSChaotian Jing #define EMMC_IOCON 0x7c
7020848903SChaotian Jing #define SDC_ACMD_RESP 0x80
712a9bde19SChaotian Jing #define DMA_SA_H4BIT 0x8c
7220848903SChaotian Jing #define MSDC_DMA_SA 0x90
7320848903SChaotian Jing #define MSDC_DMA_CTRL 0x98
7420848903SChaotian Jing #define MSDC_DMA_CFG 0x9c
7520848903SChaotian Jing #define MSDC_PATCH_BIT 0xb0
7620848903SChaotian Jing #define MSDC_PATCH_BIT1 0xb4
772fea5819SChaotian Jing #define MSDC_PATCH_BIT2 0xb8
7820848903SChaotian Jing #define MSDC_PAD_TUNE 0xec
7939add252SChaotian Jing #define MSDC_PAD_TUNE0 0xf0
806397b7f5SChaotian Jing #define PAD_DS_TUNE 0x188
811ede5cb8Syong mao #define PAD_CMD_TUNE 0x18c
8213b4e1e9SWenbin Mei #define EMMC51_CFG0 0x204
836397b7f5SChaotian Jing #define EMMC50_CFG0 0x208
8413b4e1e9SWenbin Mei #define EMMC50_CFG1 0x20c
85c8609b22SChaotian Jing #define EMMC50_CFG3 0x220
86d9dcbfc8SChaotian Jing #define SDC_FIFO_CFG 0x228
8713b4e1e9SWenbin Mei #define CQHCI_SETTING 0x7fc
8820848903SChaotian Jing
8920848903SChaotian Jing /*--------------------------------------------------------------------------*/
90a2e6d1f6SChaotian Jing /* Top Pad Register Offset */
91a2e6d1f6SChaotian Jing /*--------------------------------------------------------------------------*/
92a2e6d1f6SChaotian Jing #define EMMC_TOP_CONTROL 0x00
93a2e6d1f6SChaotian Jing #define EMMC_TOP_CMD 0x04
94a2e6d1f6SChaotian Jing #define EMMC50_PAD_DS_TUNE 0x0c
95a2e6d1f6SChaotian Jing
96a2e6d1f6SChaotian Jing /*--------------------------------------------------------------------------*/
9720848903SChaotian Jing /* Register Mask */
9820848903SChaotian Jing /*--------------------------------------------------------------------------*/
9920848903SChaotian Jing
10020848903SChaotian Jing /* MSDC_CFG mask */
1014fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_MODE BIT(0) /* RW */
1024fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKPDN BIT(1) /* RW */
1034fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_RST BIT(2) /* RW */
1044fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_PIO BIT(3) /* RW */
1054fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKDRVEN BIT(4) /* RW */
1064fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_BV18SDT BIT(5) /* RW */
1074fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_BV18PSS BIT(6) /* R */
1084fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKSTB BIT(7) /* R */
1094fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKDIV GENMASK(15, 8) /* RW */
1104fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKMOD GENMASK(17, 16) /* RW */
1114fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_HS400_CK_MODE BIT(18) /* RW */
1124fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_HS400_CK_MODE_EXTRA BIT(22) /* RW */
1134fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKDIV_EXTRA GENMASK(19, 8) /* RW */
1144fe54318SAngeloGioacchino Del Regno #define MSDC_CFG_CKMOD_EXTRA GENMASK(21, 20) /* RW */
11520848903SChaotian Jing
11620848903SChaotian Jing /* MSDC_IOCON mask */
1174fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_SDR104CKS BIT(0) /* RW */
1184fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_RSPL BIT(1) /* RW */
1194fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_DSPL BIT(2) /* RW */
1204fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_DDLSEL BIT(3) /* RW */
1214fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_DDR50CKD BIT(4) /* RW */
1224fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_DSPLSEL BIT(5) /* RW */
1234fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_W_DSPL BIT(8) /* RW */
1244fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D0SPL BIT(16) /* RW */
1254fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D1SPL BIT(17) /* RW */
1264fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D2SPL BIT(18) /* RW */
1274fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D3SPL BIT(19) /* RW */
1284fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D4SPL BIT(20) /* RW */
1294fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D5SPL BIT(21) /* RW */
1304fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D6SPL BIT(22) /* RW */
1314fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_D7SPL BIT(23) /* RW */
1324fe54318SAngeloGioacchino Del Regno #define MSDC_IOCON_RISCSZ GENMASK(25, 24) /* RW */
13320848903SChaotian Jing
13420848903SChaotian Jing /* MSDC_PS mask */
1354fe54318SAngeloGioacchino Del Regno #define MSDC_PS_CDEN BIT(0) /* RW */
1364fe54318SAngeloGioacchino Del Regno #define MSDC_PS_CDSTS BIT(1) /* R */
1374fe54318SAngeloGioacchino Del Regno #define MSDC_PS_CDDEBOUNCE GENMASK(15, 12) /* RW */
1384fe54318SAngeloGioacchino Del Regno #define MSDC_PS_DAT GENMASK(23, 16) /* R */
1394fe54318SAngeloGioacchino Del Regno #define MSDC_PS_DATA1 BIT(17) /* R */
1404fe54318SAngeloGioacchino Del Regno #define MSDC_PS_CMD BIT(24) /* R */
1414fe54318SAngeloGioacchino Del Regno #define MSDC_PS_WP BIT(31) /* R */
14220848903SChaotian Jing
14320848903SChaotian Jing /* MSDC_INT mask */
1444fe54318SAngeloGioacchino Del Regno #define MSDC_INT_MMCIRQ BIT(0) /* W1C */
1454fe54318SAngeloGioacchino Del Regno #define MSDC_INT_CDSC BIT(1) /* W1C */
1464fe54318SAngeloGioacchino Del Regno #define MSDC_INT_ACMDRDY BIT(3) /* W1C */
1474fe54318SAngeloGioacchino Del Regno #define MSDC_INT_ACMDTMO BIT(4) /* W1C */
1484fe54318SAngeloGioacchino Del Regno #define MSDC_INT_ACMDCRCERR BIT(5) /* W1C */
1494fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DMAQ_EMPTY BIT(6) /* W1C */
1504fe54318SAngeloGioacchino Del Regno #define MSDC_INT_SDIOIRQ BIT(7) /* W1C */
1514fe54318SAngeloGioacchino Del Regno #define MSDC_INT_CMDRDY BIT(8) /* W1C */
1524fe54318SAngeloGioacchino Del Regno #define MSDC_INT_CMDTMO BIT(9) /* W1C */
1534fe54318SAngeloGioacchino Del Regno #define MSDC_INT_RSPCRCERR BIT(10) /* W1C */
1544fe54318SAngeloGioacchino Del Regno #define MSDC_INT_CSTA BIT(11) /* R */
1554fe54318SAngeloGioacchino Del Regno #define MSDC_INT_XFER_COMPL BIT(12) /* W1C */
1564fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DXFER_DONE BIT(13) /* W1C */
1574fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DATTMO BIT(14) /* W1C */
1584fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DATCRCERR BIT(15) /* W1C */
1594fe54318SAngeloGioacchino Del Regno #define MSDC_INT_ACMD19_DONE BIT(16) /* W1C */
1604fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DMA_BDCSERR BIT(17) /* W1C */
1614fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DMA_GPDCSERR BIT(18) /* W1C */
1624fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DMA_PROTECT BIT(19) /* W1C */
1634fe54318SAngeloGioacchino Del Regno #define MSDC_INT_CMDQ BIT(28) /* W1C */
16420848903SChaotian Jing
16520848903SChaotian Jing /* MSDC_INTEN mask */
1664fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_MMCIRQ BIT(0) /* RW */
1674fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_CDSC BIT(1) /* RW */
1684fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_ACMDRDY BIT(3) /* RW */
1694fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_ACMDTMO BIT(4) /* RW */
1704fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_ACMDCRCERR BIT(5) /* RW */
1714fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DMAQ_EMPTY BIT(6) /* RW */
1724fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_SDIOIRQ BIT(7) /* RW */
1734fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_CMDRDY BIT(8) /* RW */
1744fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_CMDTMO BIT(9) /* RW */
1754fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_RSPCRCERR BIT(10) /* RW */
1764fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_CSTA BIT(11) /* RW */
1774fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_XFER_COMPL BIT(12) /* RW */
1784fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DXFER_DONE BIT(13) /* RW */
1794fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DATTMO BIT(14) /* RW */
1804fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DATCRCERR BIT(15) /* RW */
1814fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_ACMD19_DONE BIT(16) /* RW */
1824fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DMA_BDCSERR BIT(17) /* RW */
1834fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DMA_GPDCSERR BIT(18) /* RW */
1844fe54318SAngeloGioacchino Del Regno #define MSDC_INTEN_DMA_PROTECT BIT(19) /* RW */
18520848903SChaotian Jing
18620848903SChaotian Jing /* MSDC_FIFOCS mask */
1874fe54318SAngeloGioacchino Del Regno #define MSDC_FIFOCS_RXCNT GENMASK(7, 0) /* R */
1884fe54318SAngeloGioacchino Del Regno #define MSDC_FIFOCS_TXCNT GENMASK(23, 16) /* R */
1894fe54318SAngeloGioacchino Del Regno #define MSDC_FIFOCS_CLR BIT(31) /* RW */
19020848903SChaotian Jing
19120848903SChaotian Jing /* SDC_CFG mask */
1924fe54318SAngeloGioacchino Del Regno #define SDC_CFG_SDIOINTWKUP BIT(0) /* RW */
1934fe54318SAngeloGioacchino Del Regno #define SDC_CFG_INSWKUP BIT(1) /* RW */
1944fe54318SAngeloGioacchino Del Regno #define SDC_CFG_WRDTOC GENMASK(14, 2) /* RW */
1954fe54318SAngeloGioacchino Del Regno #define SDC_CFG_BUSWIDTH GENMASK(17, 16) /* RW */
1964fe54318SAngeloGioacchino Del Regno #define SDC_CFG_SDIO BIT(19) /* RW */
1974fe54318SAngeloGioacchino Del Regno #define SDC_CFG_SDIOIDE BIT(20) /* RW */
1984fe54318SAngeloGioacchino Del Regno #define SDC_CFG_INTATGAP BIT(21) /* RW */
1994fe54318SAngeloGioacchino Del Regno #define SDC_CFG_DTOC GENMASK(31, 24) /* RW */
20020848903SChaotian Jing
20120848903SChaotian Jing /* SDC_STS mask */
2024fe54318SAngeloGioacchino Del Regno #define SDC_STS_SDCBUSY BIT(0) /* RW */
2034fe54318SAngeloGioacchino Del Regno #define SDC_STS_CMDBUSY BIT(1) /* RW */
2044fe54318SAngeloGioacchino Del Regno #define SDC_STS_SWR_COMPL BIT(31) /* RW */
20520848903SChaotian Jing
2064fe54318SAngeloGioacchino Del Regno #define SDC_DAT1_IRQ_TRIGGER BIT(19) /* RW */
207d9dcbfc8SChaotian Jing /* SDC_ADV_CFG0 mask */
2084fe54318SAngeloGioacchino Del Regno #define SDC_RX_ENHANCE_EN BIT(20) /* RW */
209d9dcbfc8SChaotian Jing
2102a9bde19SChaotian Jing /* DMA_SA_H4BIT mask */
2114fe54318SAngeloGioacchino Del Regno #define DMA_ADDR_HIGH_4BIT GENMASK(3, 0) /* RW */
2122a9bde19SChaotian Jing
21320848903SChaotian Jing /* MSDC_DMA_CTRL mask */
2144fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_START BIT(0) /* W */
2154fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_STOP BIT(1) /* W */
2164fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_RESUME BIT(2) /* W */
2174fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_MODE BIT(8) /* RW */
2184fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_LASTBUF BIT(10) /* RW */
2194fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CTRL_BRUSTSZ GENMASK(14, 12) /* RW */
22020848903SChaotian Jing
22120848903SChaotian Jing /* MSDC_DMA_CFG mask */
2224fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CFG_STS BIT(0) /* R */
2234fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CFG_DECSEN BIT(1) /* RW */
2244fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CFG_AHBHPROT2 BIT(9) /* RW */
2254fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CFG_ACTIVEEN BIT(13) /* RW */
2264fe54318SAngeloGioacchino Del Regno #define MSDC_DMA_CFG_CS12B16B BIT(16) /* RW */
22720848903SChaotian Jing
22820848903SChaotian Jing /* MSDC_PATCH_BIT mask */
2294fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_ODDSUPP BIT(1) /* RW */
2304fe54318SAngeloGioacchino Del Regno #define MSDC_INT_DAT_LATCH_CK_SEL GENMASK(9, 7)
2314fe54318SAngeloGioacchino Del Regno #define MSDC_CKGEN_MSDC_DLY_SEL GENMASK(14, 10)
2324fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_IODSSEL BIT(16) /* RW */
2334fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_IOINTSEL BIT(17) /* RW */
2344fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_BUSYDLY GENMASK(21, 18) /* RW */
2354fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_WDOD GENMASK(25, 22) /* RW */
2364fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_IDRTSEL BIT(26) /* RW */
2374fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_CMDFSEL BIT(27) /* RW */
2384fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_INTDLSEL BIT(28) /* RW */
2394fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_SPCPUSH BIT(29) /* RW */
2404fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT_DECRCTMO BIT(30) /* RW */
24120848903SChaotian Jing
2424fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT1_CMDTA GENMASK(5, 3) /* RW */
2434fe54318SAngeloGioacchino Del Regno #define MSDC_PB1_BUSY_CHECK_SEL BIT(7) /* RW */
2444fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT1_STOP_DLY GENMASK(11, 8) /* RW */
245d9dcbfc8SChaotian Jing
2464fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT2_CFGRESP BIT(15) /* RW */
2474fe54318SAngeloGioacchino Del Regno #define MSDC_PATCH_BIT2_CFGCRCSTS BIT(28) /* RW */
2484fe54318SAngeloGioacchino Del Regno #define MSDC_PB2_SUPPORT_64G BIT(1) /* RW */
2494fe54318SAngeloGioacchino Del Regno #define MSDC_PB2_RESPWAIT GENMASK(3, 2) /* RW */
2504fe54318SAngeloGioacchino Del Regno #define MSDC_PB2_RESPSTSENSEL GENMASK(18, 16) /* RW */
2514fe54318SAngeloGioacchino Del Regno #define MSDC_PB2_CRCSTSENSEL GENMASK(31, 29) /* RW */
2522fea5819SChaotian Jing
2534fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_DATWRDLY GENMASK(4, 0) /* RW */
2544fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_DATRRDLY GENMASK(12, 8) /* RW */
2554fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_CMDRDLY GENMASK(20, 16) /* RW */
2564fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_CMDRRDLY GENMASK(26, 22) /* RW */
2574fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_CLKTDLY GENMASK(31, 27) /* RW */
2584fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_RXDLYSEL BIT(15) /* RW */
2594fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_RD_SEL BIT(13) /* RW */
2604fe54318SAngeloGioacchino Del Regno #define MSDC_PAD_TUNE_CMD_SEL BIT(21) /* RW */
2616397b7f5SChaotian Jing
2624fe54318SAngeloGioacchino Del Regno #define PAD_DS_TUNE_DLY_SEL BIT(0) /* RW */
263*79cf4202SAndy-ld Lu #define PAD_DS_TUNE_DLY2_SEL BIT(1) /* RW */
2644fe54318SAngeloGioacchino Del Regno #define PAD_DS_TUNE_DLY1 GENMASK(6, 2) /* RW */
2654fe54318SAngeloGioacchino Del Regno #define PAD_DS_TUNE_DLY2 GENMASK(11, 7) /* RW */
2664fe54318SAngeloGioacchino Del Regno #define PAD_DS_TUNE_DLY3 GENMASK(16, 12) /* RW */
2676397b7f5SChaotian Jing
2684fe54318SAngeloGioacchino Del Regno #define PAD_CMD_TUNE_RX_DLY3 GENMASK(5, 1) /* RW */
2691ede5cb8Syong mao
27013b4e1e9SWenbin Mei /* EMMC51_CFG0 mask */
2714fe54318SAngeloGioacchino Del Regno #define CMDQ_RDAT_CNT GENMASK(21, 12) /* RW */
27213b4e1e9SWenbin Mei
2734fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG_PADCMD_LATCHCK BIT(0) /* RW */
2744fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG_CRCSTS_EDGE BIT(3) /* RW */
2754fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG_CFCSTS_SEL BIT(4) /* RW */
2764fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG_CMD_RESP_SEL BIT(9) /* RW */
27713b4e1e9SWenbin Mei
27813b4e1e9SWenbin Mei /* EMMC50_CFG1 mask */
2794fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG1_DS_CFG BIT(28) /* RW */
2806397b7f5SChaotian Jing
2814fe54318SAngeloGioacchino Del Regno #define EMMC50_CFG3_OUTS_WR GENMASK(4, 0) /* RW */
282c8609b22SChaotian Jing
2834fe54318SAngeloGioacchino Del Regno #define SDC_FIFO_CFG_WRVALIDSEL BIT(24) /* RW */
2844fe54318SAngeloGioacchino Del Regno #define SDC_FIFO_CFG_RDVALIDSEL BIT(25) /* RW */
285d9dcbfc8SChaotian Jing
28613b4e1e9SWenbin Mei /* CQHCI_SETTING */
2874fe54318SAngeloGioacchino Del Regno #define CQHCI_RD_CMD_WND_SEL BIT(14) /* RW */
2884fe54318SAngeloGioacchino Del Regno #define CQHCI_WR_CMD_WND_SEL BIT(15) /* RW */
28913b4e1e9SWenbin Mei
290a2e6d1f6SChaotian Jing /* EMMC_TOP_CONTROL mask */
2914fe54318SAngeloGioacchino Del Regno #define PAD_RXDLY_SEL BIT(0) /* RW */
2924fe54318SAngeloGioacchino Del Regno #define DELAY_EN BIT(1) /* RW */
2934fe54318SAngeloGioacchino Del Regno #define PAD_DAT_RD_RXDLY2 GENMASK(6, 2) /* RW */
2944fe54318SAngeloGioacchino Del Regno #define PAD_DAT_RD_RXDLY GENMASK(11, 7) /* RW */
2954fe54318SAngeloGioacchino Del Regno #define PAD_DAT_RD_RXDLY2_SEL BIT(12) /* RW */
2964fe54318SAngeloGioacchino Del Regno #define PAD_DAT_RD_RXDLY_SEL BIT(13) /* RW */
2974fe54318SAngeloGioacchino Del Regno #define DATA_K_VALUE_SEL BIT(14) /* RW */
2984fe54318SAngeloGioacchino Del Regno #define SDC_RX_ENH_EN BIT(15) /* TW */
299a2e6d1f6SChaotian Jing
300a2e6d1f6SChaotian Jing /* EMMC_TOP_CMD mask */
3014fe54318SAngeloGioacchino Del Regno #define PAD_CMD_RXDLY2 GENMASK(4, 0) /* RW */
3024fe54318SAngeloGioacchino Del Regno #define PAD_CMD_RXDLY GENMASK(9, 5) /* RW */
3034fe54318SAngeloGioacchino Del Regno #define PAD_CMD_RD_RXDLY2_SEL BIT(10) /* RW */
3044fe54318SAngeloGioacchino Del Regno #define PAD_CMD_RD_RXDLY_SEL BIT(11) /* RW */
3054fe54318SAngeloGioacchino Del Regno #define PAD_CMD_TX_DLY GENMASK(16, 12) /* RW */
306a2e6d1f6SChaotian Jing
307c4ac38c6SWenbin Mei /* EMMC50_PAD_DS_TUNE mask */
3084fe54318SAngeloGioacchino Del Regno #define PAD_DS_DLY_SEL BIT(16) /* RW */
309*79cf4202SAndy-ld Lu #define PAD_DS_DLY2_SEL BIT(15) /* RW */
3104fe54318SAngeloGioacchino Del Regno #define PAD_DS_DLY1 GENMASK(14, 10) /* RW */
3114fe54318SAngeloGioacchino Del Regno #define PAD_DS_DLY3 GENMASK(4, 0) /* RW */
312c4ac38c6SWenbin Mei
3134fe54318SAngeloGioacchino Del Regno #define REQ_CMD_EIO BIT(0)
3144fe54318SAngeloGioacchino Del Regno #define REQ_CMD_TMO BIT(1)
3154fe54318SAngeloGioacchino Del Regno #define REQ_DAT_ERR BIT(2)
3164fe54318SAngeloGioacchino Del Regno #define REQ_STOP_EIO BIT(3)
3174fe54318SAngeloGioacchino Del Regno #define REQ_STOP_TMO BIT(4)
3184fe54318SAngeloGioacchino Del Regno #define REQ_CMD_BUSY BIT(5)
31920848903SChaotian Jing
3204fe54318SAngeloGioacchino Del Regno #define MSDC_PREPARE_FLAG BIT(0)
3214fe54318SAngeloGioacchino Del Regno #define MSDC_ASYNC_FLAG BIT(1)
3224fe54318SAngeloGioacchino Del Regno #define MSDC_MMAP_FLAG BIT(2)
32320848903SChaotian Jing
3244b8a43e9SChaotian Jing #define MTK_MMC_AUTOSUSPEND_DELAY 50
32520848903SChaotian Jing #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
32620848903SChaotian Jing #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
32720848903SChaotian Jing
328d087bde5SNeilBrown #define DEFAULT_DEBOUNCE (8) /* 8 cycles CD debounce */
329d087bde5SNeilBrown
3306397b7f5SChaotian Jing #define PAD_DELAY_MAX 32 /* PAD delay cells */
33120848903SChaotian Jing /*--------------------------------------------------------------------------*/
33220848903SChaotian Jing /* Descriptor Structure */
33320848903SChaotian Jing /*--------------------------------------------------------------------------*/
33420848903SChaotian Jing struct mt_gpdma_desc {
33520848903SChaotian Jing u32 gpd_info;
3364fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_HWO BIT(0)
3374fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_BDP BIT(1)
3384fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_CHECKSUM GENMASK(15, 8)
3394fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_INT BIT(16)
3404fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_NEXT_H4 GENMASK(27, 24)
3414fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_PTR_H4 GENMASK(31, 28)
34220848903SChaotian Jing u32 next;
34320848903SChaotian Jing u32 ptr;
34420848903SChaotian Jing u32 gpd_data_len;
3454fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_BUFLEN GENMASK(15, 0)
3464fe54318SAngeloGioacchino Del Regno #define GPDMA_DESC_EXTLEN GENMASK(23, 16)
34720848903SChaotian Jing u32 arg;
34820848903SChaotian Jing u32 blknum;
34920848903SChaotian Jing u32 cmd;
35020848903SChaotian Jing };
35120848903SChaotian Jing
35220848903SChaotian Jing struct mt_bdma_desc {
35320848903SChaotian Jing u32 bd_info;
3544fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_EOL BIT(0)
3554fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_CHECKSUM GENMASK(15, 8)
3564fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_BLKPAD BIT(17)
3574fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_DWPAD BIT(18)
3584fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_NEXT_H4 GENMASK(27, 24)
3594fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_PTR_H4 GENMASK(31, 28)
36020848903SChaotian Jing u32 next;
36120848903SChaotian Jing u32 ptr;
36220848903SChaotian Jing u32 bd_data_len;
3634fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_BUFLEN GENMASK(15, 0)
3644fe54318SAngeloGioacchino Del Regno #define BDMA_DESC_BUFLEN_EXT GENMASK(23, 0)
36520848903SChaotian Jing };
36620848903SChaotian Jing
36720848903SChaotian Jing struct msdc_dma {
36820848903SChaotian Jing struct scatterlist *sg; /* I/O scatter list */
36920848903SChaotian Jing struct mt_gpdma_desc *gpd; /* pointer to gpd array */
37020848903SChaotian Jing struct mt_bdma_desc *bd; /* pointer to bd array */
37120848903SChaotian Jing dma_addr_t gpd_addr; /* the physical address of gpd array */
37220848903SChaotian Jing dma_addr_t bd_addr; /* the physical address of bd array */
37320848903SChaotian Jing };
37420848903SChaotian Jing
3754b8a43e9SChaotian Jing struct msdc_save_para {
3764b8a43e9SChaotian Jing u32 msdc_cfg;
3774b8a43e9SChaotian Jing u32 iocon;
3784b8a43e9SChaotian Jing u32 sdc_cfg;
3794b8a43e9SChaotian Jing u32 pad_tune;
3804b8a43e9SChaotian Jing u32 patch_bit0;
3814b8a43e9SChaotian Jing u32 patch_bit1;
3822fea5819SChaotian Jing u32 patch_bit2;
3836397b7f5SChaotian Jing u32 pad_ds_tune;
3841ede5cb8Syong mao u32 pad_cmd_tune;
3856397b7f5SChaotian Jing u32 emmc50_cfg0;
386c8609b22SChaotian Jing u32 emmc50_cfg3;
387d9dcbfc8SChaotian Jing u32 sdc_fifo_cfg;
388a2e6d1f6SChaotian Jing u32 emmc_top_control;
389a2e6d1f6SChaotian Jing u32 emmc_top_cmd;
390a2e6d1f6SChaotian Jing u32 emmc50_pad_ds_tune;
3916397b7f5SChaotian Jing };
3926397b7f5SChaotian Jing
393762d491aSChaotian Jing struct mtk_mmc_compatible {
394762d491aSChaotian Jing u8 clk_div_bits;
3959e2582e5Syong mao bool recheck_sdio_irq;
3967f3d5852SChaotian Jing bool hs400_tune; /* only used for MT8173 */
39739add252SChaotian Jing u32 pad_tune_reg;
3982fea5819SChaotian Jing bool async_fifo;
3992fea5819SChaotian Jing bool data_tune;
400acde28c4SChaotian Jing bool busy_check;
401d9dcbfc8SChaotian Jing bool stop_clk_fix;
402d9dcbfc8SChaotian Jing bool enhance_rx;
4032a9bde19SChaotian Jing bool support_64g;
404d087bde5SNeilBrown bool use_internal_cd;
405762d491aSChaotian Jing };
406762d491aSChaotian Jing
40786beac37SChaotian Jing struct msdc_tune_para {
40886beac37SChaotian Jing u32 iocon;
40986beac37SChaotian Jing u32 pad_tune;
4101ede5cb8Syong mao u32 pad_cmd_tune;
411a2e6d1f6SChaotian Jing u32 emmc_top_control;
412a2e6d1f6SChaotian Jing u32 emmc_top_cmd;
41386beac37SChaotian Jing };
41486beac37SChaotian Jing
4156397b7f5SChaotian Jing struct msdc_delay_phase {
4166397b7f5SChaotian Jing u8 maxlen;
4176397b7f5SChaotian Jing u8 start;
4186397b7f5SChaotian Jing u8 final_phase;
4194b8a43e9SChaotian Jing };
4204b8a43e9SChaotian Jing
42120848903SChaotian Jing struct msdc_host {
42220848903SChaotian Jing struct device *dev;
423762d491aSChaotian Jing const struct mtk_mmc_compatible *dev_comp;
42420848903SChaotian Jing int cmd_rsp;
42520848903SChaotian Jing
42620848903SChaotian Jing spinlock_t lock;
42720848903SChaotian Jing struct mmc_request *mrq;
42820848903SChaotian Jing struct mmc_command *cmd;
42920848903SChaotian Jing struct mmc_data *data;
43020848903SChaotian Jing int error;
43120848903SChaotian Jing
43220848903SChaotian Jing void __iomem *base; /* host base address */
433a2e6d1f6SChaotian Jing void __iomem *top_base; /* host top register base address */
43420848903SChaotian Jing
43520848903SChaotian Jing struct msdc_dma dma; /* dma channel */
43620848903SChaotian Jing u64 dma_mask;
43720848903SChaotian Jing
43820848903SChaotian Jing u32 timeout_ns; /* data timeout ns */
43920848903SChaotian Jing u32 timeout_clks; /* data timeout clks */
44020848903SChaotian Jing
44120848903SChaotian Jing struct pinctrl *pinctrl;
44220848903SChaotian Jing struct pinctrl_state *pins_default;
44320848903SChaotian Jing struct pinctrl_state *pins_uhs;
444527f36f5SAxe Yang struct pinctrl_state *pins_eint;
44520848903SChaotian Jing struct delayed_work req_timeout;
44620848903SChaotian Jing int irq; /* host interrupt */
447527f36f5SAxe Yang int eint_irq; /* interrupt from sdio device for waking up system */
448855d388dSWenbin Mei struct reset_control *reset;
44920848903SChaotian Jing
45020848903SChaotian Jing struct clk *src_clk; /* msdc source clock */
45120848903SChaotian Jing struct clk *h_clk; /* msdc h_clk */
452258bac4aSChaotian Jing struct clk *bus_clk; /* bus clock which used to access register */
4533c1a8844SChaotian Jing struct clk *src_clk_cg; /* msdc source clock control gate */
454f5eccd94SWenbin Mei struct clk *sys_clk_cg; /* msdc subsys clock control gate */
4557b438d03SMengqi Zhang struct clk *crypto_clk; /* msdc crypto clock control gate */
456f5eccd94SWenbin Mei struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS];
45720848903SChaotian Jing u32 mclk; /* mmc subsystem clock frequency */
45820848903SChaotian Jing u32 src_clk_freq; /* source clock frequency */
4596e622947SChaotian Jing unsigned char timing;
46020848903SChaotian Jing bool vqmmc_enabled;
461d17bb71cSChaotian Jing u32 latch_ck;
4626397b7f5SChaotian Jing u32 hs400_ds_delay;
463c4ac38c6SWenbin Mei u32 hs400_ds_dly3;
4641ede5cb8Syong mao u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
4651ede5cb8Syong mao u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
4661ede5cb8Syong mao bool hs400_cmd_resp_sel_rising;
4671ede5cb8Syong mao /* cmd response sample selection for HS400 */
4685462ff39SChaotian Jing bool hs400_mode; /* current eMMC will run at hs400 mode */
469c4ac38c6SWenbin Mei bool hs400_tuning; /* hs400 mode online tuning */
470d087bde5SNeilBrown bool internal_cd; /* Use internal card-detect logic */
47188bd652bSChun-Hung Wu bool cqhci; /* support eMMC hw cmdq */
4724b8a43e9SChaotian Jing struct msdc_save_para save_para; /* used when gate HCLK */
47386beac37SChaotian Jing struct msdc_tune_para def_tune_para; /* default tune setting */
47486beac37SChaotian Jing struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
47588bd652bSChun-Hung Wu struct cqhci_host *cq_host;
476f2764e1fSWenbin Mei u32 cq_ssc1_time;
47720848903SChaotian Jing };
47820848903SChaotian Jing
479d4dc6ecaSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt2701_compat = {
480d4dc6ecaSAngeloGioacchino Del Regno .clk_div_bits = 12,
481d4dc6ecaSAngeloGioacchino Del Regno .recheck_sdio_irq = true,
482d4dc6ecaSAngeloGioacchino Del Regno .hs400_tune = false,
483d4dc6ecaSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE0,
484d4dc6ecaSAngeloGioacchino Del Regno .async_fifo = true,
485d4dc6ecaSAngeloGioacchino Del Regno .data_tune = true,
486d4dc6ecaSAngeloGioacchino Del Regno .busy_check = false,
487d4dc6ecaSAngeloGioacchino Del Regno .stop_clk_fix = false,
488d4dc6ecaSAngeloGioacchino Del Regno .enhance_rx = false,
489d4dc6ecaSAngeloGioacchino Del Regno .support_64g = false,
490d4dc6ecaSAngeloGioacchino Del Regno };
491d4dc6ecaSAngeloGioacchino Del Regno
492d4dc6ecaSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt2712_compat = {
493d4dc6ecaSAngeloGioacchino Del Regno .clk_div_bits = 12,
494d4dc6ecaSAngeloGioacchino Del Regno .recheck_sdio_irq = false,
495d4dc6ecaSAngeloGioacchino Del Regno .hs400_tune = false,
496d4dc6ecaSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE0,
497d4dc6ecaSAngeloGioacchino Del Regno .async_fifo = true,
498d4dc6ecaSAngeloGioacchino Del Regno .data_tune = true,
499d4dc6ecaSAngeloGioacchino Del Regno .busy_check = true,
500d4dc6ecaSAngeloGioacchino Del Regno .stop_clk_fix = true,
501d4dc6ecaSAngeloGioacchino Del Regno .enhance_rx = true,
502d4dc6ecaSAngeloGioacchino Del Regno .support_64g = true,
503d4dc6ecaSAngeloGioacchino Del Regno };
504d4dc6ecaSAngeloGioacchino Del Regno
505d4dc6ecaSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt6779_compat = {
506d4dc6ecaSAngeloGioacchino Del Regno .clk_div_bits = 12,
507d4dc6ecaSAngeloGioacchino Del Regno .recheck_sdio_irq = false,
508d4dc6ecaSAngeloGioacchino Del Regno .hs400_tune = false,
509d4dc6ecaSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE0,
510d4dc6ecaSAngeloGioacchino Del Regno .async_fifo = true,
511d4dc6ecaSAngeloGioacchino Del Regno .data_tune = true,
512d4dc6ecaSAngeloGioacchino Del Regno .busy_check = true,
513d4dc6ecaSAngeloGioacchino Del Regno .stop_clk_fix = true,
514d4dc6ecaSAngeloGioacchino Del Regno .enhance_rx = true,
515d4dc6ecaSAngeloGioacchino Del Regno .support_64g = true,
516d4dc6ecaSAngeloGioacchino Del Regno };
517d4dc6ecaSAngeloGioacchino Del Regno
518f7209cbfSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt6795_compat = {
519f7209cbfSAngeloGioacchino Del Regno .clk_div_bits = 8,
520f7209cbfSAngeloGioacchino Del Regno .recheck_sdio_irq = false,
521f7209cbfSAngeloGioacchino Del Regno .hs400_tune = true,
522f7209cbfSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE,
523f7209cbfSAngeloGioacchino Del Regno .async_fifo = false,
524f7209cbfSAngeloGioacchino Del Regno .data_tune = false,
525f7209cbfSAngeloGioacchino Del Regno .busy_check = false,
526f7209cbfSAngeloGioacchino Del Regno .stop_clk_fix = false,
527f7209cbfSAngeloGioacchino Del Regno .enhance_rx = false,
528f7209cbfSAngeloGioacchino Del Regno .support_64g = false,
529f7209cbfSAngeloGioacchino Del Regno };
530f7209cbfSAngeloGioacchino Del Regno
531d4dc6ecaSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt7620_compat = {
532d4dc6ecaSAngeloGioacchino Del Regno .clk_div_bits = 8,
533d4dc6ecaSAngeloGioacchino Del Regno .recheck_sdio_irq = true,
534d4dc6ecaSAngeloGioacchino Del Regno .hs400_tune = false,
535d4dc6ecaSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE,
536d4dc6ecaSAngeloGioacchino Del Regno .async_fifo = false,
537d4dc6ecaSAngeloGioacchino Del Regno .data_tune = false,
538d4dc6ecaSAngeloGioacchino Del Regno .busy_check = false,
539d4dc6ecaSAngeloGioacchino Del Regno .stop_clk_fix = false,
540d4dc6ecaSAngeloGioacchino Del Regno .enhance_rx = false,
541d4dc6ecaSAngeloGioacchino Del Regno .use_internal_cd = true,
542d4dc6ecaSAngeloGioacchino Del Regno };
543d4dc6ecaSAngeloGioacchino Del Regno
544d4dc6ecaSAngeloGioacchino Del Regno static const struct mtk_mmc_compatible mt7622_compat = {
545d4dc6ecaSAngeloGioacchino Del Regno .clk_div_bits = 12,
546d4dc6ecaSAngeloGioacchino Del Regno .recheck_sdio_irq = true,
547d4dc6ecaSAngeloGioacchino Del Regno .hs400_tune = false,
548d4dc6ecaSAngeloGioacchino Del Regno .pad_tune_reg = MSDC_PAD_TUNE0,
549d4dc6ecaSAngeloGioacchino Del Regno .async_fifo = true,
550d4dc6ecaSAngeloGioacchino Del Regno .data_tune = true,
551d4dc6ecaSAngeloGioacchino Del Regno .busy_check = true,
552d4dc6ecaSAngeloGioacchino Del Regno .stop_clk_fix = true,
553d4dc6ecaSAngeloGioacchino Del Regno .enhance_rx = true,
554d4dc6ecaSAngeloGioacchino Del Regno .support_64g = false,
555d4dc6ecaSAngeloGioacchino Del Regno };
556d4dc6ecaSAngeloGioacchino Del Regno
55724e961b9SSam Shih static const struct mtk_mmc_compatible mt7986_compat = {
55824e961b9SSam Shih .clk_div_bits = 12,
55924e961b9SSam Shih .recheck_sdio_irq = true,
56024e961b9SSam Shih .hs400_tune = false,
56124e961b9SSam Shih .pad_tune_reg = MSDC_PAD_TUNE0,
56224e961b9SSam Shih .async_fifo = true,
56324e961b9SSam Shih .data_tune = true,
56424e961b9SSam Shih .busy_check = true,
56524e961b9SSam Shih .stop_clk_fix = true,
56624e961b9SSam Shih .enhance_rx = true,
56724e961b9SSam Shih .support_64g = true,
56824e961b9SSam Shih };
56924e961b9SSam Shih
570762d491aSChaotian Jing static const struct mtk_mmc_compatible mt8135_compat = {
571762d491aSChaotian Jing .clk_div_bits = 8,
572903a72ecSyong mao .recheck_sdio_irq = true,
5737f3d5852SChaotian Jing .hs400_tune = false,
57439add252SChaotian Jing .pad_tune_reg = MSDC_PAD_TUNE,
5752fea5819SChaotian Jing .async_fifo = false,
5762fea5819SChaotian Jing .data_tune = false,
577acde28c4SChaotian Jing .busy_check = false,
578d9dcbfc8SChaotian Jing .stop_clk_fix = false,
579d9dcbfc8SChaotian Jing .enhance_rx = false,
5802a9bde19SChaotian Jing .support_64g = false,
581762d491aSChaotian Jing };
582762d491aSChaotian Jing
583762d491aSChaotian Jing static const struct mtk_mmc_compatible mt8173_compat = {
584762d491aSChaotian Jing .clk_div_bits = 8,
5859e2582e5Syong mao .recheck_sdio_irq = true,
5867f3d5852SChaotian Jing .hs400_tune = true,
58739add252SChaotian Jing .pad_tune_reg = MSDC_PAD_TUNE,
5882fea5819SChaotian Jing .async_fifo = false,
5892fea5819SChaotian Jing .data_tune = false,
590acde28c4SChaotian Jing .busy_check = false,
591d9dcbfc8SChaotian Jing .stop_clk_fix = false,
592d9dcbfc8SChaotian Jing .enhance_rx = false,
5932a9bde19SChaotian Jing .support_64g = false,
594762d491aSChaotian Jing };
595762d491aSChaotian Jing
596a2e6d1f6SChaotian Jing static const struct mtk_mmc_compatible mt8183_compat = {
597a2e6d1f6SChaotian Jing .clk_div_bits = 12,
5989e2582e5Syong mao .recheck_sdio_irq = false,
599a2e6d1f6SChaotian Jing .hs400_tune = false,
600a2e6d1f6SChaotian Jing .pad_tune_reg = MSDC_PAD_TUNE0,
601a2e6d1f6SChaotian Jing .async_fifo = true,
602a2e6d1f6SChaotian Jing .data_tune = true,
603a2e6d1f6SChaotian Jing .busy_check = true,
604a2e6d1f6SChaotian Jing .stop_clk_fix = true,
605a2e6d1f6SChaotian Jing .enhance_rx = true,
606a2e6d1f6SChaotian Jing .support_64g = true,
607a2e6d1f6SChaotian Jing };
608a2e6d1f6SChaotian Jing
60989822b73SFabien Parent static const struct mtk_mmc_compatible mt8516_compat = {
61089822b73SFabien Parent .clk_div_bits = 12,
611903a72ecSyong mao .recheck_sdio_irq = true,
61289822b73SFabien Parent .hs400_tune = false,
61389822b73SFabien Parent .pad_tune_reg = MSDC_PAD_TUNE0,
61489822b73SFabien Parent .async_fifo = true,
61589822b73SFabien Parent .data_tune = true,
61689822b73SFabien Parent .busy_check = true,
61789822b73SFabien Parent .stop_clk_fix = true,
61889822b73SFabien Parent };
61989822b73SFabien Parent
620762d491aSChaotian Jing static const struct of_device_id msdc_of_ids[] = {
621d4dc6ecaSAngeloGioacchino Del Regno { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
622d4dc6ecaSAngeloGioacchino Del Regno { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
623d4dc6ecaSAngeloGioacchino Del Regno { .compatible = "mediatek,mt6779-mmc", .data = &mt6779_compat},
624f7209cbfSAngeloGioacchino Del Regno { .compatible = "mediatek,mt6795-mmc", .data = &mt6795_compat},
625d4dc6ecaSAngeloGioacchino Del Regno { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat},
626d4dc6ecaSAngeloGioacchino Del Regno { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
62724e961b9SSam Shih { .compatible = "mediatek,mt7986-mmc", .data = &mt7986_compat},
628762d491aSChaotian Jing { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
629762d491aSChaotian Jing { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
630a2e6d1f6SChaotian Jing { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat},
63189822b73SFabien Parent { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat},
632d4dc6ecaSAngeloGioacchino Del Regno
633762d491aSChaotian Jing {}
634762d491aSChaotian Jing };
635762d491aSChaotian Jing MODULE_DEVICE_TABLE(of, msdc_of_ids);
636762d491aSChaotian Jing
sdr_set_bits(void __iomem * reg,u32 bs)63720848903SChaotian Jing static void sdr_set_bits(void __iomem *reg, u32 bs)
63820848903SChaotian Jing {
63920848903SChaotian Jing u32 val = readl(reg);
64020848903SChaotian Jing
64120848903SChaotian Jing val |= bs;
64220848903SChaotian Jing writel(val, reg);
64320848903SChaotian Jing }
64420848903SChaotian Jing
sdr_clr_bits(void __iomem * reg,u32 bs)64520848903SChaotian Jing static void sdr_clr_bits(void __iomem *reg, u32 bs)
64620848903SChaotian Jing {
64720848903SChaotian Jing u32 val = readl(reg);
64820848903SChaotian Jing
64920848903SChaotian Jing val &= ~bs;
65020848903SChaotian Jing writel(val, reg);
65120848903SChaotian Jing }
65220848903SChaotian Jing
sdr_set_field(void __iomem * reg,u32 field,u32 val)65320848903SChaotian Jing static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
65420848903SChaotian Jing {
65520848903SChaotian Jing unsigned int tv = readl(reg);
65620848903SChaotian Jing
65720848903SChaotian Jing tv &= ~field;
65820848903SChaotian Jing tv |= ((val) << (ffs((unsigned int)field) - 1));
65920848903SChaotian Jing writel(tv, reg);
66020848903SChaotian Jing }
66120848903SChaotian Jing
sdr_get_field(void __iomem * reg,u32 field,u32 * val)66220848903SChaotian Jing static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
66320848903SChaotian Jing {
66420848903SChaotian Jing unsigned int tv = readl(reg);
66520848903SChaotian Jing
66620848903SChaotian Jing *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
66720848903SChaotian Jing }
66820848903SChaotian Jing
msdc_reset_hw(struct msdc_host * host)66920848903SChaotian Jing static void msdc_reset_hw(struct msdc_host *host)
67020848903SChaotian Jing {
67120848903SChaotian Jing u32 val;
67220848903SChaotian Jing
67320848903SChaotian Jing sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
674c7bb120cSPablo Sun readl_poll_timeout_atomic(host->base + MSDC_CFG, val, !(val & MSDC_CFG_RST), 0, 0);
67520848903SChaotian Jing
67620848903SChaotian Jing sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
677c7bb120cSPablo Sun readl_poll_timeout_atomic(host->base + MSDC_FIFOCS, val,
678ffaea6ebSAngeloGioacchino Del Regno !(val & MSDC_FIFOCS_CLR), 0, 0);
67920848903SChaotian Jing
68020848903SChaotian Jing val = readl(host->base + MSDC_INT);
68120848903SChaotian Jing writel(val, host->base + MSDC_INT);
68220848903SChaotian Jing }
68320848903SChaotian Jing
68420848903SChaotian Jing static void msdc_cmd_next(struct msdc_host *host,
68520848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd);
6869e2582e5Syong mao static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb);
68720848903SChaotian Jing
688726a9aacSChaotian Jing static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
689726a9aacSChaotian Jing MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
690726a9aacSChaotian Jing MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
691726a9aacSChaotian Jing static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
69220848903SChaotian Jing MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
69320848903SChaotian Jing MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
69420848903SChaotian Jing
msdc_dma_calcs(u8 * buf,u32 len)69520848903SChaotian Jing static u8 msdc_dma_calcs(u8 *buf, u32 len)
69620848903SChaotian Jing {
69720848903SChaotian Jing u32 i, sum = 0;
69820848903SChaotian Jing
69920848903SChaotian Jing for (i = 0; i < len; i++)
70020848903SChaotian Jing sum += buf[i];
70120848903SChaotian Jing return 0xff - (u8) sum;
70220848903SChaotian Jing }
70320848903SChaotian Jing
msdc_dma_setup(struct msdc_host * host,struct msdc_dma * dma,struct mmc_data * data)70420848903SChaotian Jing static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
70520848903SChaotian Jing struct mmc_data *data)
70620848903SChaotian Jing {
70720848903SChaotian Jing unsigned int j, dma_len;
70820848903SChaotian Jing dma_addr_t dma_address;
70920848903SChaotian Jing u32 dma_ctrl;
71020848903SChaotian Jing struct scatterlist *sg;
71120848903SChaotian Jing struct mt_gpdma_desc *gpd;
71220848903SChaotian Jing struct mt_bdma_desc *bd;
71320848903SChaotian Jing
71420848903SChaotian Jing sg = data->sg;
71520848903SChaotian Jing
71620848903SChaotian Jing gpd = dma->gpd;
71720848903SChaotian Jing bd = dma->bd;
71820848903SChaotian Jing
71920848903SChaotian Jing /* modify gpd */
72020848903SChaotian Jing gpd->gpd_info |= GPDMA_DESC_HWO;
72120848903SChaotian Jing gpd->gpd_info |= GPDMA_DESC_BDP;
72220848903SChaotian Jing /* need to clear first. use these bits to calc checksum */
72320848903SChaotian Jing gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
72420848903SChaotian Jing gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
72520848903SChaotian Jing
72620848903SChaotian Jing /* modify bd */
72720848903SChaotian Jing for_each_sg(data->sg, sg, data->sg_count, j) {
72820848903SChaotian Jing dma_address = sg_dma_address(sg);
72920848903SChaotian Jing dma_len = sg_dma_len(sg);
73020848903SChaotian Jing
73120848903SChaotian Jing /* init bd */
73220848903SChaotian Jing bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
73320848903SChaotian Jing bd[j].bd_info &= ~BDMA_DESC_DWPAD;
7342a9bde19SChaotian Jing bd[j].ptr = lower_32_bits(dma_address);
7352a9bde19SChaotian Jing if (host->dev_comp->support_64g) {
7362a9bde19SChaotian Jing bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
7372a9bde19SChaotian Jing bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
7382a9bde19SChaotian Jing << 28;
7392a9bde19SChaotian Jing }
7406ef042bdSChaotian Jing
7416ef042bdSChaotian Jing if (host->dev_comp->support_64g) {
7426ef042bdSChaotian Jing bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT;
7436ef042bdSChaotian Jing bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT);
7446ef042bdSChaotian Jing } else {
74520848903SChaotian Jing bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
74620848903SChaotian Jing bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
7476ef042bdSChaotian Jing }
74820848903SChaotian Jing
74920848903SChaotian Jing if (j == data->sg_count - 1) /* the last bd */
75020848903SChaotian Jing bd[j].bd_info |= BDMA_DESC_EOL;
75120848903SChaotian Jing else
75220848903SChaotian Jing bd[j].bd_info &= ~BDMA_DESC_EOL;
75320848903SChaotian Jing
7544b323f02SYu Zhe /* checksum need to clear first */
75520848903SChaotian Jing bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
75620848903SChaotian Jing bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
75720848903SChaotian Jing }
75820848903SChaotian Jing
75920848903SChaotian Jing sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
76020848903SChaotian Jing dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
76120848903SChaotian Jing dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
7624fe54318SAngeloGioacchino Del Regno dma_ctrl |= (MSDC_BURST_64B << 12 | BIT(8));
76320848903SChaotian Jing writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
7642a9bde19SChaotian Jing if (host->dev_comp->support_64g)
7652a9bde19SChaotian Jing sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
7662a9bde19SChaotian Jing upper_32_bits(dma->gpd_addr) & 0xf);
7672a9bde19SChaotian Jing writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
76820848903SChaotian Jing }
76920848903SChaotian Jing
msdc_prepare_data(struct msdc_host * host,struct mmc_data * data)77015107135SYue Hu static void msdc_prepare_data(struct msdc_host *host, struct mmc_data *data)
77120848903SChaotian Jing {
77220848903SChaotian Jing if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
77320848903SChaotian Jing data->host_cookie |= MSDC_PREPARE_FLAG;
77420848903SChaotian Jing data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
775feeef096SHeiner Kallweit mmc_get_dma_dir(data));
77620848903SChaotian Jing }
77720848903SChaotian Jing }
77820848903SChaotian Jing
msdc_unprepare_data(struct msdc_host * host,struct mmc_data * data)77915107135SYue Hu static void msdc_unprepare_data(struct msdc_host *host, struct mmc_data *data)
78020848903SChaotian Jing {
78120848903SChaotian Jing if (data->host_cookie & MSDC_ASYNC_FLAG)
78220848903SChaotian Jing return;
78320848903SChaotian Jing
78420848903SChaotian Jing if (data->host_cookie & MSDC_PREPARE_FLAG) {
78520848903SChaotian Jing dma_unmap_sg(host->dev, data->sg, data->sg_len,
786feeef096SHeiner Kallweit mmc_get_dma_dir(data));
78720848903SChaotian Jing data->host_cookie &= ~MSDC_PREPARE_FLAG;
78820848903SChaotian Jing }
78920848903SChaotian Jing }
79020848903SChaotian Jing
msdc_timeout_cal(struct msdc_host * host,u64 ns,u64 clks)791557011b6SChun-Hung Wu static u64 msdc_timeout_cal(struct msdc_host *host, u64 ns, u64 clks)
79220848903SChaotian Jing {
7930caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
794557011b6SChun-Hung Wu u64 timeout, clk_ns;
79520848903SChaotian Jing u32 mode = 0;
79620848903SChaotian Jing
7970caf60c4SAmey Narkhede if (mmc->actual_clock == 0) {
79820848903SChaotian Jing timeout = 0;
79920848903SChaotian Jing } else {
800557011b6SChun-Hung Wu clk_ns = 1000000000ULL;
8010caf60c4SAmey Narkhede do_div(clk_ns, mmc->actual_clock);
802557011b6SChun-Hung Wu timeout = ns + clk_ns - 1;
803557011b6SChun-Hung Wu do_div(timeout, clk_ns);
804557011b6SChun-Hung Wu timeout += clks;
80520848903SChaotian Jing /* in 1048576 sclk cycle unit */
8064fe54318SAngeloGioacchino Del Regno timeout = DIV_ROUND_UP(timeout, BIT(20));
807762d491aSChaotian Jing if (host->dev_comp->clk_div_bits == 8)
808762d491aSChaotian Jing sdr_get_field(host->base + MSDC_CFG,
809762d491aSChaotian Jing MSDC_CFG_CKMOD, &mode);
810762d491aSChaotian Jing else
811762d491aSChaotian Jing sdr_get_field(host->base + MSDC_CFG,
812762d491aSChaotian Jing MSDC_CFG_CKMOD_EXTRA, &mode);
81320848903SChaotian Jing /*DDR mode will double the clk cycles for data timeout */
81420848903SChaotian Jing timeout = mode >= 2 ? timeout * 2 : timeout;
81520848903SChaotian Jing timeout = timeout > 1 ? timeout - 1 : 0;
81620848903SChaotian Jing }
817557011b6SChun-Hung Wu return timeout;
818557011b6SChun-Hung Wu }
819557011b6SChun-Hung Wu
820557011b6SChun-Hung Wu /* clock control primitives */
msdc_set_timeout(struct msdc_host * host,u64 ns,u64 clks)821557011b6SChun-Hung Wu static void msdc_set_timeout(struct msdc_host *host, u64 ns, u64 clks)
822557011b6SChun-Hung Wu {
823557011b6SChun-Hung Wu u64 timeout;
824557011b6SChun-Hung Wu
825557011b6SChun-Hung Wu host->timeout_ns = ns;
826557011b6SChun-Hung Wu host->timeout_clks = clks;
827557011b6SChun-Hung Wu
828557011b6SChun-Hung Wu timeout = msdc_timeout_cal(host, ns, clks);
829557011b6SChun-Hung Wu sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC,
830557011b6SChun-Hung Wu (u32)(timeout > 255 ? 255 : timeout));
83120848903SChaotian Jing }
83220848903SChaotian Jing
msdc_set_busy_timeout(struct msdc_host * host,u64 ns,u64 clks)83388bd652bSChun-Hung Wu static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks)
83488bd652bSChun-Hung Wu {
83588bd652bSChun-Hung Wu u64 timeout;
83688bd652bSChun-Hung Wu
83788bd652bSChun-Hung Wu timeout = msdc_timeout_cal(host, ns, clks);
83888bd652bSChun-Hung Wu sdr_set_field(host->base + SDC_CFG, SDC_CFG_WRDTOC,
83988bd652bSChun-Hung Wu (u32)(timeout > 8191 ? 8191 : timeout));
84088bd652bSChun-Hung Wu }
84188bd652bSChun-Hung Wu
msdc_gate_clock(struct msdc_host * host)84220848903SChaotian Jing static void msdc_gate_clock(struct msdc_host *host)
84320848903SChaotian Jing {
844f5eccd94SWenbin Mei clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks);
8457b438d03SMengqi Zhang clk_disable_unprepare(host->crypto_clk);
8463c1a8844SChaotian Jing clk_disable_unprepare(host->src_clk_cg);
84720848903SChaotian Jing clk_disable_unprepare(host->src_clk);
848258bac4aSChaotian Jing clk_disable_unprepare(host->bus_clk);
84920848903SChaotian Jing clk_disable_unprepare(host->h_clk);
85020848903SChaotian Jing }
85120848903SChaotian Jing
msdc_ungate_clock(struct msdc_host * host)852ffaea6ebSAngeloGioacchino Del Regno static int msdc_ungate_clock(struct msdc_host *host)
85320848903SChaotian Jing {
854ffaea6ebSAngeloGioacchino Del Regno u32 val;
855f5eccd94SWenbin Mei int ret;
856f5eccd94SWenbin Mei
85720848903SChaotian Jing clk_prepare_enable(host->h_clk);
858258bac4aSChaotian Jing clk_prepare_enable(host->bus_clk);
85920848903SChaotian Jing clk_prepare_enable(host->src_clk);
8603c1a8844SChaotian Jing clk_prepare_enable(host->src_clk_cg);
8617b438d03SMengqi Zhang clk_prepare_enable(host->crypto_clk);
862f5eccd94SWenbin Mei ret = clk_bulk_prepare_enable(MSDC_NR_CLOCKS, host->bulk_clks);
863f5eccd94SWenbin Mei if (ret) {
864f5eccd94SWenbin Mei dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n");
865ffaea6ebSAngeloGioacchino Del Regno return ret;
866f5eccd94SWenbin Mei }
867f5eccd94SWenbin Mei
868ffaea6ebSAngeloGioacchino Del Regno return readl_poll_timeout(host->base + MSDC_CFG, val,
869ffaea6ebSAngeloGioacchino Del Regno (val & MSDC_CFG_CKSTB), 1, 20000);
87020848903SChaotian Jing }
87120848903SChaotian Jing
msdc_set_mclk(struct msdc_host * host,unsigned char timing,u32 hz)8726e622947SChaotian Jing static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
87320848903SChaotian Jing {
8740caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
87520848903SChaotian Jing u32 mode;
87620848903SChaotian Jing u32 flags;
87720848903SChaotian Jing u32 div;
87820848903SChaotian Jing u32 sclk;
87939add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
880ffaea6ebSAngeloGioacchino Del Regno u32 val;
88120848903SChaotian Jing
88220848903SChaotian Jing if (!hz) {
88320848903SChaotian Jing dev_dbg(host->dev, "set mclk to 0\n");
88420848903SChaotian Jing host->mclk = 0;
8850caf60c4SAmey Narkhede mmc->actual_clock = 0;
88620848903SChaotian Jing sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
88720848903SChaotian Jing return;
88820848903SChaotian Jing }
88920848903SChaotian Jing
89020848903SChaotian Jing flags = readl(host->base + MSDC_INTEN);
89120848903SChaotian Jing sdr_clr_bits(host->base + MSDC_INTEN, flags);
892762d491aSChaotian Jing if (host->dev_comp->clk_div_bits == 8)
8936397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
894762d491aSChaotian Jing else
895762d491aSChaotian Jing sdr_clr_bits(host->base + MSDC_CFG,
896762d491aSChaotian Jing MSDC_CFG_HS400_CK_MODE_EXTRA);
8976e622947SChaotian Jing if (timing == MMC_TIMING_UHS_DDR50 ||
8986397b7f5SChaotian Jing timing == MMC_TIMING_MMC_DDR52 ||
8996397b7f5SChaotian Jing timing == MMC_TIMING_MMC_HS400) {
9006397b7f5SChaotian Jing if (timing == MMC_TIMING_MMC_HS400)
9016397b7f5SChaotian Jing mode = 0x3;
9026397b7f5SChaotian Jing else
90320848903SChaotian Jing mode = 0x2; /* ddr mode and use divisor */
9046397b7f5SChaotian Jing
90520848903SChaotian Jing if (hz >= (host->src_clk_freq >> 2)) {
90620848903SChaotian Jing div = 0; /* mean div = 1/4 */
90720848903SChaotian Jing sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
90820848903SChaotian Jing } else {
90920848903SChaotian Jing div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
91020848903SChaotian Jing sclk = (host->src_clk_freq >> 2) / div;
91120848903SChaotian Jing div = (div >> 1);
91220848903SChaotian Jing }
9136397b7f5SChaotian Jing
9146397b7f5SChaotian Jing if (timing == MMC_TIMING_MMC_HS400 &&
9156397b7f5SChaotian Jing hz >= (host->src_clk_freq >> 1)) {
916762d491aSChaotian Jing if (host->dev_comp->clk_div_bits == 8)
9176397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_CFG,
9186397b7f5SChaotian Jing MSDC_CFG_HS400_CK_MODE);
919762d491aSChaotian Jing else
920762d491aSChaotian Jing sdr_set_bits(host->base + MSDC_CFG,
921762d491aSChaotian Jing MSDC_CFG_HS400_CK_MODE_EXTRA);
9226397b7f5SChaotian Jing sclk = host->src_clk_freq >> 1;
9236397b7f5SChaotian Jing div = 0; /* div is ignore when bit18 is set */
9246397b7f5SChaotian Jing }
92520848903SChaotian Jing } else if (hz >= host->src_clk_freq) {
92620848903SChaotian Jing mode = 0x1; /* no divisor */
92720848903SChaotian Jing div = 0;
92820848903SChaotian Jing sclk = host->src_clk_freq;
92920848903SChaotian Jing } else {
93020848903SChaotian Jing mode = 0x0; /* use divisor */
93120848903SChaotian Jing if (hz >= (host->src_clk_freq >> 1)) {
93220848903SChaotian Jing div = 0; /* mean div = 1/2 */
93320848903SChaotian Jing sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
93420848903SChaotian Jing } else {
93520848903SChaotian Jing div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
93620848903SChaotian Jing sclk = (host->src_clk_freq >> 2) / div;
93720848903SChaotian Jing }
93820848903SChaotian Jing }
9393c1a8844SChaotian Jing sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
940e5e8b224SAngeloGioacchino Del Regno
9413c1a8844SChaotian Jing clk_disable_unprepare(host->src_clk_cg);
942762d491aSChaotian Jing if (host->dev_comp->clk_div_bits == 8)
943762d491aSChaotian Jing sdr_set_field(host->base + MSDC_CFG,
944762d491aSChaotian Jing MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
94540ceda09Syong mao (mode << 8) | div);
946762d491aSChaotian Jing else
947762d491aSChaotian Jing sdr_set_field(host->base + MSDC_CFG,
948762d491aSChaotian Jing MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
949762d491aSChaotian Jing (mode << 12) | div);
950762d491aSChaotian Jing
951e5e8b224SAngeloGioacchino Del Regno clk_prepare_enable(host->src_clk_cg);
952ffaea6ebSAngeloGioacchino Del Regno readl_poll_timeout(host->base + MSDC_CFG, val, (val & MSDC_CFG_CKSTB), 0, 0);
9533c1a8844SChaotian Jing sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
9540caf60c4SAmey Narkhede mmc->actual_clock = sclk;
95520848903SChaotian Jing host->mclk = hz;
9566e622947SChaotian Jing host->timing = timing;
95720848903SChaotian Jing /* need because clk changed. */
95820848903SChaotian Jing msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
95920848903SChaotian Jing sdr_set_bits(host->base + MSDC_INTEN, flags);
96020848903SChaotian Jing
96186beac37SChaotian Jing /*
96286beac37SChaotian Jing * mmc_select_hs400() will drop to 50Mhz and High speed mode,
96386beac37SChaotian Jing * tune result of hs200/200Mhz is not suitable for 50Mhz
96486beac37SChaotian Jing */
9650caf60c4SAmey Narkhede if (mmc->actual_clock <= 52000000) {
96686beac37SChaotian Jing writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
967a2e6d1f6SChaotian Jing if (host->top_base) {
968a2e6d1f6SChaotian Jing writel(host->def_tune_para.emmc_top_control,
969a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CONTROL);
970a2e6d1f6SChaotian Jing writel(host->def_tune_para.emmc_top_cmd,
971a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CMD);
972a2e6d1f6SChaotian Jing } else {
973a2e6d1f6SChaotian Jing writel(host->def_tune_para.pad_tune,
974a2e6d1f6SChaotian Jing host->base + tune_reg);
975a2e6d1f6SChaotian Jing }
97686beac37SChaotian Jing } else {
97786beac37SChaotian Jing writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
9781ede5cb8Syong mao writel(host->saved_tune_para.pad_cmd_tune,
9791ede5cb8Syong mao host->base + PAD_CMD_TUNE);
980a2e6d1f6SChaotian Jing if (host->top_base) {
981a2e6d1f6SChaotian Jing writel(host->saved_tune_para.emmc_top_control,
982a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CONTROL);
983a2e6d1f6SChaotian Jing writel(host->saved_tune_para.emmc_top_cmd,
984a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CMD);
985a2e6d1f6SChaotian Jing } else {
986a2e6d1f6SChaotian Jing writel(host->saved_tune_para.pad_tune,
987a2e6d1f6SChaotian Jing host->base + tune_reg);
988a2e6d1f6SChaotian Jing }
98986beac37SChaotian Jing }
99086beac37SChaotian Jing
9917f3d5852SChaotian Jing if (timing == MMC_TIMING_MMC_HS400 &&
9927f3d5852SChaotian Jing host->dev_comp->hs400_tune)
9933751e008SChaotian Jing sdr_set_field(host->base + tune_reg,
9941ede5cb8Syong mao MSDC_PAD_TUNE_CMDRRDLY,
9951ede5cb8Syong mao host->hs400_cmd_int_delay);
9960caf60c4SAmey Narkhede dev_dbg(host->dev, "sclk: %d, timing: %d\n", mmc->actual_clock,
99756f6cbbeSChaotian Jing timing);
99820848903SChaotian Jing }
99920848903SChaotian Jing
msdc_cmd_find_resp(struct msdc_host * host,struct mmc_command * cmd)100020848903SChaotian Jing static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
1001961e40f7SChanWoo Lee struct mmc_command *cmd)
100220848903SChaotian Jing {
100320848903SChaotian Jing u32 resp;
100420848903SChaotian Jing
100520848903SChaotian Jing switch (mmc_resp_type(cmd)) {
100620848903SChaotian Jing /* Actually, R1, R5, R6, R7 are the same */
100720848903SChaotian Jing case MMC_RSP_R1:
100820848903SChaotian Jing resp = 0x1;
100920848903SChaotian Jing break;
101020848903SChaotian Jing case MMC_RSP_R1B:
101120848903SChaotian Jing resp = 0x7;
101220848903SChaotian Jing break;
101320848903SChaotian Jing case MMC_RSP_R2:
101420848903SChaotian Jing resp = 0x2;
101520848903SChaotian Jing break;
101620848903SChaotian Jing case MMC_RSP_R3:
101720848903SChaotian Jing resp = 0x3;
101820848903SChaotian Jing break;
101920848903SChaotian Jing case MMC_RSP_NONE:
102020848903SChaotian Jing default:
102120848903SChaotian Jing resp = 0x0;
102220848903SChaotian Jing break;
102320848903SChaotian Jing }
102420848903SChaotian Jing
102520848903SChaotian Jing return resp;
102620848903SChaotian Jing }
102720848903SChaotian Jing
msdc_cmd_prepare_raw_cmd(struct msdc_host * host,struct mmc_request * mrq,struct mmc_command * cmd)102820848903SChaotian Jing static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
102920848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd)
103020848903SChaotian Jing {
10310caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
103220848903SChaotian Jing /* rawcmd :
103320848903SChaotian Jing * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
103420848903SChaotian Jing * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
103520848903SChaotian Jing */
103620848903SChaotian Jing u32 opcode = cmd->opcode;
1037961e40f7SChanWoo Lee u32 resp = msdc_cmd_find_resp(host, cmd);
103820848903SChaotian Jing u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
103920848903SChaotian Jing
104020848903SChaotian Jing host->cmd_rsp = resp;
104120848903SChaotian Jing
104220848903SChaotian Jing if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
104320848903SChaotian Jing opcode == MMC_STOP_TRANSMISSION)
10444fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(14);
104520848903SChaotian Jing else if (opcode == SD_SWITCH_VOLTAGE)
10464fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(30);
104720848903SChaotian Jing else if (opcode == SD_APP_SEND_SCR ||
104820848903SChaotian Jing opcode == SD_APP_SEND_NUM_WR_BLKS ||
104920848903SChaotian Jing (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
105020848903SChaotian Jing (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
105120848903SChaotian Jing (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
10524fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(11);
105320848903SChaotian Jing
105420848903SChaotian Jing if (cmd->data) {
105520848903SChaotian Jing struct mmc_data *data = cmd->data;
105620848903SChaotian Jing
105720848903SChaotian Jing if (mmc_op_multi(opcode)) {
10580caf60c4SAmey Narkhede if (mmc_card_mmc(mmc->card) && mrq->sbc &&
105920848903SChaotian Jing !(mrq->sbc->arg & 0xFFFF0000))
10604fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(29); /* AutoCMD23 */
106120848903SChaotian Jing }
106220848903SChaotian Jing
106320848903SChaotian Jing rawcmd |= ((data->blksz & 0xFFF) << 16);
106420848903SChaotian Jing if (data->flags & MMC_DATA_WRITE)
10654fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(13);
106620848903SChaotian Jing if (data->blocks > 1)
10674fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(12);
106820848903SChaotian Jing else
10694fe54318SAngeloGioacchino Del Regno rawcmd |= BIT(11);
107020848903SChaotian Jing /* Always use dma mode */
107120848903SChaotian Jing sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
107220848903SChaotian Jing
107320848903SChaotian Jing if (host->timeout_ns != data->timeout_ns ||
107420848903SChaotian Jing host->timeout_clks != data->timeout_clks)
107520848903SChaotian Jing msdc_set_timeout(host, data->timeout_ns,
107620848903SChaotian Jing data->timeout_clks);
107720848903SChaotian Jing
107820848903SChaotian Jing writel(data->blocks, host->base + SDC_BLK_NUM);
107920848903SChaotian Jing }
108020848903SChaotian Jing return rawcmd;
108120848903SChaotian Jing }
108220848903SChaotian Jing
msdc_start_data(struct msdc_host * host,struct mmc_command * cmd,struct mmc_data * data)1083d74179b8SChanWoo Lee static void msdc_start_data(struct msdc_host *host, struct mmc_command *cmd,
1084d74179b8SChanWoo Lee struct mmc_data *data)
108520848903SChaotian Jing {
108620848903SChaotian Jing bool read;
108720848903SChaotian Jing
108820848903SChaotian Jing WARN_ON(host->data);
108920848903SChaotian Jing host->data = data;
109020848903SChaotian Jing read = data->flags & MMC_DATA_READ;
109120848903SChaotian Jing
109220848903SChaotian Jing mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
109320848903SChaotian Jing msdc_dma_setup(host, &host->dma, data);
109420848903SChaotian Jing sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
109520848903SChaotian Jing sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
109620848903SChaotian Jing dev_dbg(host->dev, "DMA start\n");
109720848903SChaotian Jing dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
109820848903SChaotian Jing __func__, cmd->opcode, data->blocks, read);
109920848903SChaotian Jing }
110020848903SChaotian Jing
msdc_auto_cmd_done(struct msdc_host * host,int events,struct mmc_command * cmd)110120848903SChaotian Jing static int msdc_auto_cmd_done(struct msdc_host *host, int events,
110220848903SChaotian Jing struct mmc_command *cmd)
110320848903SChaotian Jing {
110420848903SChaotian Jing u32 *rsp = cmd->resp;
110520848903SChaotian Jing
110620848903SChaotian Jing rsp[0] = readl(host->base + SDC_ACMD_RESP);
110720848903SChaotian Jing
110820848903SChaotian Jing if (events & MSDC_INT_ACMDRDY) {
110920848903SChaotian Jing cmd->error = 0;
111020848903SChaotian Jing } else {
111120848903SChaotian Jing msdc_reset_hw(host);
111220848903SChaotian Jing if (events & MSDC_INT_ACMDCRCERR) {
111320848903SChaotian Jing cmd->error = -EILSEQ;
111420848903SChaotian Jing host->error |= REQ_STOP_EIO;
111520848903SChaotian Jing } else if (events & MSDC_INT_ACMDTMO) {
111620848903SChaotian Jing cmd->error = -ETIMEDOUT;
111720848903SChaotian Jing host->error |= REQ_STOP_TMO;
111820848903SChaotian Jing }
111920848903SChaotian Jing dev_err(host->dev,
112020848903SChaotian Jing "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
112120848903SChaotian Jing __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
112220848903SChaotian Jing }
112320848903SChaotian Jing return cmd->error;
112420848903SChaotian Jing }
112520848903SChaotian Jing
11266ec5a7b7SLee Jones /*
11279e2582e5Syong mao * msdc_recheck_sdio_irq - recheck whether the SDIO irq is lost
11289e2582e5Syong mao *
11299e2582e5Syong mao * Host controller may lost interrupt in some special case.
11309e2582e5Syong mao * Add SDIO irq recheck mechanism to make sure all interrupts
11319e2582e5Syong mao * can be processed immediately
11329e2582e5Syong mao */
msdc_recheck_sdio_irq(struct msdc_host * host)11339e2582e5Syong mao static void msdc_recheck_sdio_irq(struct msdc_host *host)
11349e2582e5Syong mao {
11350caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
11369e2582e5Syong mao u32 reg_int, reg_inten, reg_ps;
11379e2582e5Syong mao
11380caf60c4SAmey Narkhede if (mmc->caps & MMC_CAP_SDIO_IRQ) {
11399e2582e5Syong mao reg_inten = readl(host->base + MSDC_INTEN);
11409e2582e5Syong mao if (reg_inten & MSDC_INTEN_SDIOIRQ) {
11419e2582e5Syong mao reg_int = readl(host->base + MSDC_INT);
11429e2582e5Syong mao reg_ps = readl(host->base + MSDC_PS);
11439e2582e5Syong mao if (!(reg_int & MSDC_INT_SDIOIRQ ||
11449e2582e5Syong mao reg_ps & MSDC_PS_DATA1)) {
11459e2582e5Syong mao __msdc_enable_sdio_irq(host, 0);
11460caf60c4SAmey Narkhede sdio_signal_irq(mmc);
11479e2582e5Syong mao }
11489e2582e5Syong mao }
11499e2582e5Syong mao }
11509e2582e5Syong mao }
11519e2582e5Syong mao
msdc_track_cmd_data(struct msdc_host * host,struct mmc_command * cmd)1152d74179b8SChanWoo Lee static void msdc_track_cmd_data(struct msdc_host *host, struct mmc_command *cmd)
115320848903SChaotian Jing {
115420848903SChaotian Jing if (host->error)
115520848903SChaotian Jing dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
115620848903SChaotian Jing __func__, cmd->opcode, cmd->arg, host->error);
115720848903SChaotian Jing }
115820848903SChaotian Jing
msdc_request_done(struct msdc_host * host,struct mmc_request * mrq)115920848903SChaotian Jing static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
116020848903SChaotian Jing {
116120848903SChaotian Jing unsigned long flags;
116220848903SChaotian Jing
11630354ca6eSChaotian Jing /*
11640354ca6eSChaotian Jing * No need check the return value of cancel_delayed_work, as only ONE
11650354ca6eSChaotian Jing * path will go here!
11660354ca6eSChaotian Jing */
11670354ca6eSChaotian Jing cancel_delayed_work(&host->req_timeout);
11680354ca6eSChaotian Jing
116920848903SChaotian Jing spin_lock_irqsave(&host->lock, flags);
117020848903SChaotian Jing host->mrq = NULL;
117120848903SChaotian Jing spin_unlock_irqrestore(&host->lock, flags);
117220848903SChaotian Jing
1173d74179b8SChanWoo Lee msdc_track_cmd_data(host, mrq->cmd);
117420848903SChaotian Jing if (mrq->data)
117515107135SYue Hu msdc_unprepare_data(host, mrq->data);
117620314ce3Sjjian zhou if (host->error)
117720314ce3Sjjian zhou msdc_reset_hw(host);
11780caf60c4SAmey Narkhede mmc_request_done(mmc_from_priv(host), mrq);
11799e2582e5Syong mao if (host->dev_comp->recheck_sdio_irq)
11809e2582e5Syong mao msdc_recheck_sdio_irq(host);
118120848903SChaotian Jing }
118220848903SChaotian Jing
118320848903SChaotian Jing /* returns true if command is fully handled; returns false otherwise */
msdc_cmd_done(struct msdc_host * host,int events,struct mmc_request * mrq,struct mmc_command * cmd)118420848903SChaotian Jing static bool msdc_cmd_done(struct msdc_host *host, int events,
118520848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd)
118620848903SChaotian Jing {
118720848903SChaotian Jing bool done = false;
118820848903SChaotian Jing bool sbc_error;
118920848903SChaotian Jing unsigned long flags;
11900354ca6eSChaotian Jing u32 *rsp;
119120848903SChaotian Jing
119220848903SChaotian Jing if (mrq->sbc && cmd == mrq->cmd &&
119320848903SChaotian Jing (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
119420848903SChaotian Jing | MSDC_INT_ACMDTMO)))
119520848903SChaotian Jing msdc_auto_cmd_done(host, events, mrq->sbc);
119620848903SChaotian Jing
119720848903SChaotian Jing sbc_error = mrq->sbc && mrq->sbc->error;
119820848903SChaotian Jing
119920848903SChaotian Jing if (!sbc_error && !(events & (MSDC_INT_CMDRDY
120020848903SChaotian Jing | MSDC_INT_RSPCRCERR
120120848903SChaotian Jing | MSDC_INT_CMDTMO)))
120220848903SChaotian Jing return done;
120320848903SChaotian Jing
120420848903SChaotian Jing spin_lock_irqsave(&host->lock, flags);
120520848903SChaotian Jing done = !host->cmd;
120620848903SChaotian Jing host->cmd = NULL;
120720848903SChaotian Jing spin_unlock_irqrestore(&host->lock, flags);
120820848903SChaotian Jing
120920848903SChaotian Jing if (done)
121020848903SChaotian Jing return true;
12110354ca6eSChaotian Jing rsp = cmd->resp;
121220848903SChaotian Jing
1213726a9aacSChaotian Jing sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
121420848903SChaotian Jing
121520848903SChaotian Jing if (cmd->flags & MMC_RSP_PRESENT) {
121620848903SChaotian Jing if (cmd->flags & MMC_RSP_136) {
121720848903SChaotian Jing rsp[0] = readl(host->base + SDC_RESP3);
121820848903SChaotian Jing rsp[1] = readl(host->base + SDC_RESP2);
121920848903SChaotian Jing rsp[2] = readl(host->base + SDC_RESP1);
122020848903SChaotian Jing rsp[3] = readl(host->base + SDC_RESP0);
122120848903SChaotian Jing } else {
122220848903SChaotian Jing rsp[0] = readl(host->base + SDC_RESP0);
122320848903SChaotian Jing }
122420848903SChaotian Jing }
122520848903SChaotian Jing
122620848903SChaotian Jing if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
1227c1b17191SMengqi Zhang if ((events & MSDC_INT_CMDTMO && !host->hs400_tuning) ||
1228b98e7e8dSChanWoo Lee (!mmc_op_tuning(cmd->opcode) && !host->hs400_tuning))
1229ddc71387SChaotian Jing /*
1230ddc71387SChaotian Jing * should not clear fifo/interrupt as the tune data
12314b323f02SYu Zhe * may have already come when cmd19/cmd21 gets response
1232da6e0f70SChaotian Jing * CRC error.
1233ddc71387SChaotian Jing */
123420848903SChaotian Jing msdc_reset_hw(host);
123520848903SChaotian Jing if (events & MSDC_INT_RSPCRCERR) {
123620848903SChaotian Jing cmd->error = -EILSEQ;
123720848903SChaotian Jing host->error |= REQ_CMD_EIO;
123820848903SChaotian Jing } else if (events & MSDC_INT_CMDTMO) {
123920848903SChaotian Jing cmd->error = -ETIMEDOUT;
124020848903SChaotian Jing host->error |= REQ_CMD_TMO;
124120848903SChaotian Jing }
124220848903SChaotian Jing }
124320848903SChaotian Jing if (cmd->error)
124420848903SChaotian Jing dev_dbg(host->dev,
124520848903SChaotian Jing "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
124620848903SChaotian Jing __func__, cmd->opcode, cmd->arg, rsp[0],
124720848903SChaotian Jing cmd->error);
124820848903SChaotian Jing
124920848903SChaotian Jing msdc_cmd_next(host, mrq, cmd);
125020848903SChaotian Jing return true;
125120848903SChaotian Jing }
125220848903SChaotian Jing
125320848903SChaotian Jing /* It is the core layer's responsibility to ensure card status
125420848903SChaotian Jing * is correct before issue a request. but host design do below
125520848903SChaotian Jing * checks recommended.
125620848903SChaotian Jing */
msdc_cmd_is_ready(struct msdc_host * host,struct mmc_request * mrq,struct mmc_command * cmd)125720848903SChaotian Jing static inline bool msdc_cmd_is_ready(struct msdc_host *host,
125820848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd)
125920848903SChaotian Jing {
1260ffaea6ebSAngeloGioacchino Del Regno u32 val;
1261ffaea6ebSAngeloGioacchino Del Regno int ret;
126220848903SChaotian Jing
1263ffaea6ebSAngeloGioacchino Del Regno /* The max busy time we can endure is 20ms */
1264ffaea6ebSAngeloGioacchino Del Regno ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
1265ffaea6ebSAngeloGioacchino Del Regno !(val & SDC_STS_CMDBUSY), 1, 20000);
1266ffaea6ebSAngeloGioacchino Del Regno if (ret) {
126720848903SChaotian Jing dev_err(host->dev, "CMD bus busy detected\n");
126820848903SChaotian Jing host->error |= REQ_CMD_BUSY;
126920848903SChaotian Jing msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
127020848903SChaotian Jing return false;
127120848903SChaotian Jing }
127220848903SChaotian Jing
127320848903SChaotian Jing if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
127420848903SChaotian Jing /* R1B or with data, should check SDCBUSY */
1275ffaea6ebSAngeloGioacchino Del Regno ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
1276ffaea6ebSAngeloGioacchino Del Regno !(val & SDC_STS_SDCBUSY), 1, 20000);
1277ffaea6ebSAngeloGioacchino Del Regno if (ret) {
127820848903SChaotian Jing dev_err(host->dev, "Controller busy detected\n");
127920848903SChaotian Jing host->error |= REQ_CMD_BUSY;
128020848903SChaotian Jing msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
128120848903SChaotian Jing return false;
128220848903SChaotian Jing }
128320848903SChaotian Jing }
128420848903SChaotian Jing return true;
128520848903SChaotian Jing }
128620848903SChaotian Jing
msdc_start_command(struct msdc_host * host,struct mmc_request * mrq,struct mmc_command * cmd)128720848903SChaotian Jing static void msdc_start_command(struct msdc_host *host,
128820848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd)
128920848903SChaotian Jing {
129020848903SChaotian Jing u32 rawcmd;
12915215b2e9Sjjian zhou unsigned long flags;
129220848903SChaotian Jing
129320848903SChaotian Jing WARN_ON(host->cmd);
129420848903SChaotian Jing host->cmd = cmd;
129520848903SChaotian Jing
1296f38a9774SChaotian Jing mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
129720848903SChaotian Jing if (!msdc_cmd_is_ready(host, mrq, cmd))
129820848903SChaotian Jing return;
129920848903SChaotian Jing
130020848903SChaotian Jing if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
130120848903SChaotian Jing readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
130220848903SChaotian Jing dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
130320848903SChaotian Jing msdc_reset_hw(host);
130420848903SChaotian Jing }
130520848903SChaotian Jing
130620848903SChaotian Jing cmd->error = 0;
130720848903SChaotian Jing rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
130820848903SChaotian Jing
13095215b2e9Sjjian zhou spin_lock_irqsave(&host->lock, flags);
1310726a9aacSChaotian Jing sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
13115215b2e9Sjjian zhou spin_unlock_irqrestore(&host->lock, flags);
13125215b2e9Sjjian zhou
131320848903SChaotian Jing writel(cmd->arg, host->base + SDC_ARG);
131420848903SChaotian Jing writel(rawcmd, host->base + SDC_CMD);
131520848903SChaotian Jing }
131620848903SChaotian Jing
msdc_cmd_next(struct msdc_host * host,struct mmc_request * mrq,struct mmc_command * cmd)131720848903SChaotian Jing static void msdc_cmd_next(struct msdc_host *host,
131820848903SChaotian Jing struct mmc_request *mrq, struct mmc_command *cmd)
131920848903SChaotian Jing {
1320c1b17191SMengqi Zhang if ((cmd->error && !host->hs400_tuning &&
1321ddc71387SChaotian Jing !(cmd->error == -EILSEQ &&
1322c1b17191SMengqi Zhang mmc_op_tuning(cmd->opcode))) ||
1323ddc71387SChaotian Jing (mrq->sbc && mrq->sbc->error))
132420848903SChaotian Jing msdc_request_done(host, mrq);
132520848903SChaotian Jing else if (cmd == mrq->sbc)
132620848903SChaotian Jing msdc_start_command(host, mrq, mrq->cmd);
132720848903SChaotian Jing else if (!cmd->data)
132820848903SChaotian Jing msdc_request_done(host, mrq);
132920848903SChaotian Jing else
1330d74179b8SChanWoo Lee msdc_start_data(host, cmd, cmd->data);
133120848903SChaotian Jing }
133220848903SChaotian Jing
msdc_ops_request(struct mmc_host * mmc,struct mmc_request * mrq)133320848903SChaotian Jing static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
133420848903SChaotian Jing {
133520848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
133620848903SChaotian Jing
133720848903SChaotian Jing host->error = 0;
133820848903SChaotian Jing WARN_ON(host->mrq);
133920848903SChaotian Jing host->mrq = mrq;
134020848903SChaotian Jing
134120848903SChaotian Jing if (mrq->data)
134215107135SYue Hu msdc_prepare_data(host, mrq->data);
134320848903SChaotian Jing
134420848903SChaotian Jing /* if SBC is required, we have HW option and SW option.
134520848903SChaotian Jing * if HW option is enabled, and SBC does not have "special" flags,
134620848903SChaotian Jing * use HW option, otherwise use SW option
134720848903SChaotian Jing */
134820848903SChaotian Jing if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
134920848903SChaotian Jing (mrq->sbc->arg & 0xFFFF0000)))
135020848903SChaotian Jing msdc_start_command(host, mrq, mrq->sbc);
135120848903SChaotian Jing else
135220848903SChaotian Jing msdc_start_command(host, mrq, mrq->cmd);
135320848903SChaotian Jing }
135420848903SChaotian Jing
msdc_pre_req(struct mmc_host * mmc,struct mmc_request * mrq)1355d3c6aac3SLinus Walleij static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
135620848903SChaotian Jing {
135720848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
135820848903SChaotian Jing struct mmc_data *data = mrq->data;
135920848903SChaotian Jing
136020848903SChaotian Jing if (!data)
136120848903SChaotian Jing return;
136220848903SChaotian Jing
136315107135SYue Hu msdc_prepare_data(host, data);
136420848903SChaotian Jing data->host_cookie |= MSDC_ASYNC_FLAG;
136520848903SChaotian Jing }
136620848903SChaotian Jing
msdc_post_req(struct mmc_host * mmc,struct mmc_request * mrq,int err)136720848903SChaotian Jing static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
136820848903SChaotian Jing int err)
136920848903SChaotian Jing {
137020848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
137115107135SYue Hu struct mmc_data *data = mrq->data;
137220848903SChaotian Jing
137320848903SChaotian Jing if (!data)
137420848903SChaotian Jing return;
137515107135SYue Hu
137620848903SChaotian Jing if (data->host_cookie) {
137720848903SChaotian Jing data->host_cookie &= ~MSDC_ASYNC_FLAG;
137815107135SYue Hu msdc_unprepare_data(host, data);
137920848903SChaotian Jing }
138020848903SChaotian Jing }
138120848903SChaotian Jing
msdc_data_xfer_next(struct msdc_host * host,struct mmc_request * mrq)1382f0ed43edSYue Hu static void msdc_data_xfer_next(struct msdc_host *host, struct mmc_request *mrq)
138320848903SChaotian Jing {
138420848903SChaotian Jing if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
13856397b7f5SChaotian Jing !mrq->sbc)
138620848903SChaotian Jing msdc_start_command(host, mrq, mrq->stop);
138720848903SChaotian Jing else
138820848903SChaotian Jing msdc_request_done(host, mrq);
138920848903SChaotian Jing }
139020848903SChaotian Jing
msdc_data_xfer_done(struct msdc_host * host,u32 events,struct mmc_request * mrq,struct mmc_data * data)139189bcd9a6SMengqi Zhang static void msdc_data_xfer_done(struct msdc_host *host, u32 events,
139220848903SChaotian Jing struct mmc_request *mrq, struct mmc_data *data)
139320848903SChaotian Jing {
13940354ca6eSChaotian Jing struct mmc_command *stop;
139520848903SChaotian Jing unsigned long flags;
139620848903SChaotian Jing bool done;
139720848903SChaotian Jing unsigned int check_data = events &
139820848903SChaotian Jing (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
139920848903SChaotian Jing | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
140020848903SChaotian Jing | MSDC_INT_DMA_PROTECT);
1401ffaea6ebSAngeloGioacchino Del Regno u32 val;
1402ffaea6ebSAngeloGioacchino Del Regno int ret;
140320848903SChaotian Jing
140420848903SChaotian Jing spin_lock_irqsave(&host->lock, flags);
140520848903SChaotian Jing done = !host->data;
140620848903SChaotian Jing if (check_data)
140720848903SChaotian Jing host->data = NULL;
140820848903SChaotian Jing spin_unlock_irqrestore(&host->lock, flags);
140920848903SChaotian Jing
141020848903SChaotian Jing if (done)
141189bcd9a6SMengqi Zhang return;
14120354ca6eSChaotian Jing stop = data->stop;
141320848903SChaotian Jing
141420848903SChaotian Jing if (check_data || (stop && stop->error)) {
141520848903SChaotian Jing dev_dbg(host->dev, "DMA status: 0x%8X\n",
141620848903SChaotian Jing readl(host->base + MSDC_DMA_CFG));
141720848903SChaotian Jing sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
141820848903SChaotian Jing 1);
1419ffaea6ebSAngeloGioacchino Del Regno
142089bcd9a6SMengqi Zhang ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CTRL, val,
142189bcd9a6SMengqi Zhang !(val & MSDC_DMA_CTRL_STOP), 1, 20000);
142289bcd9a6SMengqi Zhang if (ret)
142389bcd9a6SMengqi Zhang dev_dbg(host->dev, "DMA stop timed out\n");
142489bcd9a6SMengqi Zhang
1425ffaea6ebSAngeloGioacchino Del Regno ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CFG, val,
1426ffaea6ebSAngeloGioacchino Del Regno !(val & MSDC_DMA_CFG_STS), 1, 20000);
142789bcd9a6SMengqi Zhang if (ret)
142889bcd9a6SMengqi Zhang dev_dbg(host->dev, "DMA inactive timed out\n");
1429ffaea6ebSAngeloGioacchino Del Regno
143020848903SChaotian Jing sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
143120848903SChaotian Jing dev_dbg(host->dev, "DMA stop\n");
143220848903SChaotian Jing
143320848903SChaotian Jing if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
143420848903SChaotian Jing data->bytes_xfered = data->blocks * data->blksz;
143520848903SChaotian Jing } else {
14362066fd28SChaotian Jing dev_dbg(host->dev, "interrupt events: %x\n", events);
143720848903SChaotian Jing msdc_reset_hw(host);
143820848903SChaotian Jing host->error |= REQ_DAT_ERR;
143920848903SChaotian Jing data->bytes_xfered = 0;
144020848903SChaotian Jing
144120848903SChaotian Jing if (events & MSDC_INT_DATTMO)
144220848903SChaotian Jing data->error = -ETIMEDOUT;
14436397b7f5SChaotian Jing else if (events & MSDC_INT_DATCRCERR)
14446397b7f5SChaotian Jing data->error = -EILSEQ;
144520848903SChaotian Jing
14462066fd28SChaotian Jing dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
144720848903SChaotian Jing __func__, mrq->cmd->opcode, data->blocks);
14482066fd28SChaotian Jing dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
144920848903SChaotian Jing (int)data->error, data->bytes_xfered);
145020848903SChaotian Jing }
145120848903SChaotian Jing
1452f0ed43edSYue Hu msdc_data_xfer_next(host, mrq);
145320848903SChaotian Jing }
145420848903SChaotian Jing }
145520848903SChaotian Jing
msdc_set_buswidth(struct msdc_host * host,u32 width)145620848903SChaotian Jing static void msdc_set_buswidth(struct msdc_host *host, u32 width)
145720848903SChaotian Jing {
145820848903SChaotian Jing u32 val = readl(host->base + SDC_CFG);
145920848903SChaotian Jing
146020848903SChaotian Jing val &= ~SDC_CFG_BUSWIDTH;
146120848903SChaotian Jing
146220848903SChaotian Jing switch (width) {
146320848903SChaotian Jing default:
146420848903SChaotian Jing case MMC_BUS_WIDTH_1:
146520848903SChaotian Jing val |= (MSDC_BUS_1BITS << 16);
146620848903SChaotian Jing break;
146720848903SChaotian Jing case MMC_BUS_WIDTH_4:
146820848903SChaotian Jing val |= (MSDC_BUS_4BITS << 16);
146920848903SChaotian Jing break;
147020848903SChaotian Jing case MMC_BUS_WIDTH_8:
147120848903SChaotian Jing val |= (MSDC_BUS_8BITS << 16);
147220848903SChaotian Jing break;
147320848903SChaotian Jing }
147420848903SChaotian Jing
147520848903SChaotian Jing writel(val, host->base + SDC_CFG);
147620848903SChaotian Jing dev_dbg(host->dev, "Bus Width = %d", width);
147720848903SChaotian Jing }
147820848903SChaotian Jing
msdc_ops_switch_volt(struct mmc_host * mmc,struct mmc_ios * ios)147920848903SChaotian Jing static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
148020848903SChaotian Jing {
148120848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
14829cbe0fc8SMarek Vasut int ret;
148320848903SChaotian Jing
148420848903SChaotian Jing if (!IS_ERR(mmc->supply.vqmmc)) {
1485fac49ce5SNicolas Boichat if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
1486fac49ce5SNicolas Boichat ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
148720848903SChaotian Jing dev_err(host->dev, "Unsupported signal voltage!\n");
148820848903SChaotian Jing return -EINVAL;
148920848903SChaotian Jing }
149020848903SChaotian Jing
1491fac49ce5SNicolas Boichat ret = mmc_regulator_set_vqmmc(mmc, ios);
14929cbe0fc8SMarek Vasut if (ret < 0) {
1493fac49ce5SNicolas Boichat dev_dbg(host->dev, "Regulator set error %d (%d)\n",
1494fac49ce5SNicolas Boichat ret, ios->signal_voltage);
14959cbe0fc8SMarek Vasut return ret;
14969cbe0fc8SMarek Vasut }
14979cbe0fc8SMarek Vasut
149820848903SChaotian Jing /* Apply different pinctrl settings for different signal voltage */
149920848903SChaotian Jing if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
150020848903SChaotian Jing pinctrl_select_state(host->pinctrl, host->pins_uhs);
150120848903SChaotian Jing else
150220848903SChaotian Jing pinctrl_select_state(host->pinctrl, host->pins_default);
150320848903SChaotian Jing }
15049cbe0fc8SMarek Vasut return 0;
150520848903SChaotian Jing }
150620848903SChaotian Jing
msdc_card_busy(struct mmc_host * mmc)150720848903SChaotian Jing static int msdc_card_busy(struct mmc_host *mmc)
150820848903SChaotian Jing {
150920848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
151020848903SChaotian Jing u32 status = readl(host->base + MSDC_PS);
151120848903SChaotian Jing
15123bc702edSyong mao /* only check if data0 is low */
15133bc702edSyong mao return !(status & BIT(16));
151420848903SChaotian Jing }
151520848903SChaotian Jing
msdc_request_timeout(struct work_struct * work)151620848903SChaotian Jing static void msdc_request_timeout(struct work_struct *work)
151720848903SChaotian Jing {
151820848903SChaotian Jing struct msdc_host *host = container_of(work, struct msdc_host,
151920848903SChaotian Jing req_timeout.work);
152020848903SChaotian Jing
152120848903SChaotian Jing /* simulate HW timeout status */
152220848903SChaotian Jing dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
152320848903SChaotian Jing if (host->mrq) {
152420848903SChaotian Jing dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
152520848903SChaotian Jing host->mrq, host->mrq->cmd->opcode);
152620848903SChaotian Jing if (host->cmd) {
152720848903SChaotian Jing dev_err(host->dev, "%s: aborting cmd=%d\n",
152820848903SChaotian Jing __func__, host->cmd->opcode);
152920848903SChaotian Jing msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
153020848903SChaotian Jing host->cmd);
153120848903SChaotian Jing } else if (host->data) {
153220848903SChaotian Jing dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
153320848903SChaotian Jing __func__, host->mrq->cmd->opcode,
153420848903SChaotian Jing host->data->blocks);
153520848903SChaotian Jing msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
153620848903SChaotian Jing host->data);
153720848903SChaotian Jing }
153820848903SChaotian Jing }
153920848903SChaotian Jing }
154020848903SChaotian Jing
__msdc_enable_sdio_irq(struct msdc_host * host,int enb)15418a5df8acSjjian zhou static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb)
15428a5df8acSjjian zhou {
15438a5df8acSjjian zhou if (enb) {
15448a5df8acSjjian zhou sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
15458a5df8acSjjian zhou sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
15469e2582e5Syong mao if (host->dev_comp->recheck_sdio_irq)
15479e2582e5Syong mao msdc_recheck_sdio_irq(host);
15488a5df8acSjjian zhou } else {
15498a5df8acSjjian zhou sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
15508a5df8acSjjian zhou sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
15518a5df8acSjjian zhou }
15528a5df8acSjjian zhou }
15538a5df8acSjjian zhou
msdc_enable_sdio_irq(struct mmc_host * mmc,int enb)15548a5df8acSjjian zhou static void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb)
15555215b2e9Sjjian zhou {
15565215b2e9Sjjian zhou struct msdc_host *host = mmc_priv(mmc);
1557527f36f5SAxe Yang unsigned long flags;
1558527f36f5SAxe Yang int ret;
15595215b2e9Sjjian zhou
15605215b2e9Sjjian zhou spin_lock_irqsave(&host->lock, flags);
15618a5df8acSjjian zhou __msdc_enable_sdio_irq(host, enb);
15625215b2e9Sjjian zhou spin_unlock_irqrestore(&host->lock, flags);
15635215b2e9Sjjian zhou
1564527f36f5SAxe Yang if (mmc_card_enable_async_irq(mmc->card) && host->pins_eint) {
1565527f36f5SAxe Yang if (enb) {
1566527f36f5SAxe Yang /*
1567527f36f5SAxe Yang * In dev_pm_set_dedicated_wake_irq_reverse(), eint pin will be set to
1568527f36f5SAxe Yang * GPIO mode. We need to restore it to SDIO DAT1 mode after that.
1569527f36f5SAxe Yang * Since the current pinstate is pins_uhs, to ensure pinctrl select take
1570527f36f5SAxe Yang * affect successfully, we change the pinstate to pins_eint firstly.
1571527f36f5SAxe Yang */
1572527f36f5SAxe Yang pinctrl_select_state(host->pinctrl, host->pins_eint);
1573527f36f5SAxe Yang ret = dev_pm_set_dedicated_wake_irq_reverse(host->dev, host->eint_irq);
1574527f36f5SAxe Yang
1575527f36f5SAxe Yang if (ret) {
1576527f36f5SAxe Yang dev_err(host->dev, "Failed to register SDIO wakeup irq!\n");
1577527f36f5SAxe Yang host->pins_eint = NULL;
15785215b2e9Sjjian zhou pm_runtime_get_noresume(host->dev);
1579527f36f5SAxe Yang } else {
1580527f36f5SAxe Yang dev_dbg(host->dev, "SDIO eint irq: %d!\n", host->eint_irq);
1581527f36f5SAxe Yang }
1582527f36f5SAxe Yang
1583527f36f5SAxe Yang pinctrl_select_state(host->pinctrl, host->pins_uhs);
1584527f36f5SAxe Yang } else {
1585527f36f5SAxe Yang dev_pm_clear_wake_irq(host->dev);
1586527f36f5SAxe Yang }
1587527f36f5SAxe Yang } else {
1588527f36f5SAxe Yang if (enb) {
1589527f36f5SAxe Yang /* Ensure host->pins_eint is NULL */
1590527f36f5SAxe Yang host->pins_eint = NULL;
1591527f36f5SAxe Yang pm_runtime_get_noresume(host->dev);
1592527f36f5SAxe Yang } else {
15935215b2e9Sjjian zhou pm_runtime_put_noidle(host->dev);
15945215b2e9Sjjian zhou }
1595527f36f5SAxe Yang }
1596527f36f5SAxe Yang }
15975215b2e9Sjjian zhou
msdc_cmdq_irq(struct msdc_host * host,u32 intsts)159888bd652bSChun-Hung Wu static irqreturn_t msdc_cmdq_irq(struct msdc_host *host, u32 intsts)
159988bd652bSChun-Hung Wu {
16000caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
160188bd652bSChun-Hung Wu int cmd_err = 0, dat_err = 0;
160288bd652bSChun-Hung Wu
160388bd652bSChun-Hung Wu if (intsts & MSDC_INT_RSPCRCERR) {
160488bd652bSChun-Hung Wu cmd_err = -EILSEQ;
160588bd652bSChun-Hung Wu dev_err(host->dev, "%s: CMD CRC ERR", __func__);
160688bd652bSChun-Hung Wu } else if (intsts & MSDC_INT_CMDTMO) {
160788bd652bSChun-Hung Wu cmd_err = -ETIMEDOUT;
160888bd652bSChun-Hung Wu dev_err(host->dev, "%s: CMD TIMEOUT ERR", __func__);
160988bd652bSChun-Hung Wu }
161088bd652bSChun-Hung Wu
161188bd652bSChun-Hung Wu if (intsts & MSDC_INT_DATCRCERR) {
161288bd652bSChun-Hung Wu dat_err = -EILSEQ;
161388bd652bSChun-Hung Wu dev_err(host->dev, "%s: DATA CRC ERR", __func__);
161488bd652bSChun-Hung Wu } else if (intsts & MSDC_INT_DATTMO) {
161588bd652bSChun-Hung Wu dat_err = -ETIMEDOUT;
161688bd652bSChun-Hung Wu dev_err(host->dev, "%s: DATA TIMEOUT ERR", __func__);
161788bd652bSChun-Hung Wu }
161888bd652bSChun-Hung Wu
161988bd652bSChun-Hung Wu if (cmd_err || dat_err) {
162088bd652bSChun-Hung Wu dev_err(host->dev, "cmd_err = %d, dat_err =%d, intsts = 0x%x",
162188bd652bSChun-Hung Wu cmd_err, dat_err, intsts);
162288bd652bSChun-Hung Wu }
162388bd652bSChun-Hung Wu
16240caf60c4SAmey Narkhede return cqhci_irq(mmc, 0, cmd_err, dat_err);
162588bd652bSChun-Hung Wu }
162688bd652bSChun-Hung Wu
msdc_irq(int irq,void * dev_id)162720848903SChaotian Jing static irqreturn_t msdc_irq(int irq, void *dev_id)
162820848903SChaotian Jing {
162920848903SChaotian Jing struct msdc_host *host = (struct msdc_host *) dev_id;
16300caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
163120848903SChaotian Jing
163220848903SChaotian Jing while (true) {
163320848903SChaotian Jing struct mmc_request *mrq;
163420848903SChaotian Jing struct mmc_command *cmd;
163520848903SChaotian Jing struct mmc_data *data;
163620848903SChaotian Jing u32 events, event_mask;
163720848903SChaotian Jing
16389baf7c5eSTian Tao spin_lock(&host->lock);
163920848903SChaotian Jing events = readl(host->base + MSDC_INT);
164020848903SChaotian Jing event_mask = readl(host->base + MSDC_INTEN);
16418a5df8acSjjian zhou if ((events & event_mask) & MSDC_INT_SDIOIRQ)
16428a5df8acSjjian zhou __msdc_enable_sdio_irq(host, 0);
164320848903SChaotian Jing /* clear interrupts */
164420848903SChaotian Jing writel(events & event_mask, host->base + MSDC_INT);
164520848903SChaotian Jing
164620848903SChaotian Jing mrq = host->mrq;
164720848903SChaotian Jing cmd = host->cmd;
164820848903SChaotian Jing data = host->data;
16499baf7c5eSTian Tao spin_unlock(&host->lock);
165020848903SChaotian Jing
16518a5df8acSjjian zhou if ((events & event_mask) & MSDC_INT_SDIOIRQ)
16520caf60c4SAmey Narkhede sdio_signal_irq(mmc);
16535215b2e9Sjjian zhou
1654d087bde5SNeilBrown if ((events & event_mask) & MSDC_INT_CDSC) {
1655d087bde5SNeilBrown if (host->internal_cd)
16560caf60c4SAmey Narkhede mmc_detect_change(mmc, msecs_to_jiffies(20));
1657d087bde5SNeilBrown events &= ~MSDC_INT_CDSC;
1658d087bde5SNeilBrown }
1659d087bde5SNeilBrown
16605215b2e9Sjjian zhou if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ)))
166120848903SChaotian Jing break;
166220848903SChaotian Jing
16630caf60c4SAmey Narkhede if ((mmc->caps2 & MMC_CAP2_CQE) &&
166488bd652bSChun-Hung Wu (events & MSDC_INT_CMDQ)) {
166588bd652bSChun-Hung Wu msdc_cmdq_irq(host, events);
166688bd652bSChun-Hung Wu /* clear interrupts */
166788bd652bSChun-Hung Wu writel(events, host->base + MSDC_INT);
166888bd652bSChun-Hung Wu return IRQ_HANDLED;
166988bd652bSChun-Hung Wu }
167088bd652bSChun-Hung Wu
167120848903SChaotian Jing if (!mrq) {
167220848903SChaotian Jing dev_err(host->dev,
167320848903SChaotian Jing "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
167420848903SChaotian Jing __func__, events, event_mask);
167520848903SChaotian Jing WARN_ON(1);
167620848903SChaotian Jing break;
167720848903SChaotian Jing }
167820848903SChaotian Jing
167920848903SChaotian Jing dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
168020848903SChaotian Jing
168120848903SChaotian Jing if (cmd)
168220848903SChaotian Jing msdc_cmd_done(host, events, mrq, cmd);
168320848903SChaotian Jing else if (data)
168420848903SChaotian Jing msdc_data_xfer_done(host, events, mrq, data);
168520848903SChaotian Jing }
168620848903SChaotian Jing
168720848903SChaotian Jing return IRQ_HANDLED;
168820848903SChaotian Jing }
168920848903SChaotian Jing
msdc_init_hw(struct msdc_host * host)169020848903SChaotian Jing static void msdc_init_hw(struct msdc_host *host)
169120848903SChaotian Jing {
169220848903SChaotian Jing u32 val;
169339add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
169483b27217SAngeloGioacchino Del Regno struct mmc_host *mmc = mmc_from_priv(host);
169520848903SChaotian Jing
1696855d388dSWenbin Mei if (host->reset) {
1697855d388dSWenbin Mei reset_control_assert(host->reset);
1698855d388dSWenbin Mei usleep_range(10, 50);
1699855d388dSWenbin Mei reset_control_deassert(host->reset);
1700855d388dSWenbin Mei }
1701855d388dSWenbin Mei
170220848903SChaotian Jing /* Configure to MMC/SD mode, clock free running */
170320848903SChaotian Jing sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
170420848903SChaotian Jing
170520848903SChaotian Jing /* Reset */
170620848903SChaotian Jing msdc_reset_hw(host);
170720848903SChaotian Jing
170820848903SChaotian Jing /* Disable and clear all interrupts */
170920848903SChaotian Jing writel(0, host->base + MSDC_INTEN);
171020848903SChaotian Jing val = readl(host->base + MSDC_INT);
171120848903SChaotian Jing writel(val, host->base + MSDC_INT);
171220848903SChaotian Jing
1713d087bde5SNeilBrown /* Configure card detection */
1714d087bde5SNeilBrown if (host->internal_cd) {
1715d087bde5SNeilBrown sdr_set_field(host->base + MSDC_PS, MSDC_PS_CDDEBOUNCE,
1716d087bde5SNeilBrown DEFAULT_DEBOUNCE);
1717d087bde5SNeilBrown sdr_set_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1718d087bde5SNeilBrown sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1719d087bde5SNeilBrown sdr_set_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1720d087bde5SNeilBrown } else {
1721d087bde5SNeilBrown sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1722d087bde5SNeilBrown sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1723d087bde5SNeilBrown sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
1724d087bde5SNeilBrown }
1725d087bde5SNeilBrown
1726a2e6d1f6SChaotian Jing if (host->top_base) {
1727a2e6d1f6SChaotian Jing writel(0, host->top_base + EMMC_TOP_CONTROL);
1728a2e6d1f6SChaotian Jing writel(0, host->top_base + EMMC_TOP_CMD);
1729a2e6d1f6SChaotian Jing } else {
173039add252SChaotian Jing writel(0, host->base + tune_reg);
1731a2e6d1f6SChaotian Jing }
173220848903SChaotian Jing writel(0, host->base + MSDC_IOCON);
17336397b7f5SChaotian Jing sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
17346397b7f5SChaotian Jing writel(0x403c0046, host->base + MSDC_PATCH_BIT);
173520848903SChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
17362fea5819SChaotian Jing writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
17376397b7f5SChaotian Jing sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
1738d9dcbfc8SChaotian Jing
1739d9dcbfc8SChaotian Jing if (host->dev_comp->stop_clk_fix) {
1740d9dcbfc8SChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT1,
1741d9dcbfc8SChaotian Jing MSDC_PATCH_BIT1_STOP_DLY, 3);
1742d9dcbfc8SChaotian Jing sdr_clr_bits(host->base + SDC_FIFO_CFG,
1743d9dcbfc8SChaotian Jing SDC_FIFO_CFG_WRVALIDSEL);
1744d9dcbfc8SChaotian Jing sdr_clr_bits(host->base + SDC_FIFO_CFG,
1745d9dcbfc8SChaotian Jing SDC_FIFO_CFG_RDVALIDSEL);
1746d9dcbfc8SChaotian Jing }
1747d9dcbfc8SChaotian Jing
1748acde28c4SChaotian Jing if (host->dev_comp->busy_check)
17494fe54318SAngeloGioacchino Del Regno sdr_clr_bits(host->base + MSDC_PATCH_BIT1, BIT(7));
1750d9dcbfc8SChaotian Jing
17512fea5819SChaotian Jing if (host->dev_comp->async_fifo) {
17522fea5819SChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT2,
17532fea5819SChaotian Jing MSDC_PB2_RESPWAIT, 3);
1754d9dcbfc8SChaotian Jing if (host->dev_comp->enhance_rx) {
1755a2e6d1f6SChaotian Jing if (host->top_base)
1756a2e6d1f6SChaotian Jing sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1757a2e6d1f6SChaotian Jing SDC_RX_ENH_EN);
1758a2e6d1f6SChaotian Jing else
1759d9dcbfc8SChaotian Jing sdr_set_bits(host->base + SDC_ADV_CFG0,
1760d9dcbfc8SChaotian Jing SDC_RX_ENHANCE_EN);
1761d9dcbfc8SChaotian Jing } else {
17622fea5819SChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT2,
17632fea5819SChaotian Jing MSDC_PB2_RESPSTSENSEL, 2);
17642fea5819SChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT2,
17652fea5819SChaotian Jing MSDC_PB2_CRCSTSENSEL, 2);
1766d9dcbfc8SChaotian Jing }
17672fea5819SChaotian Jing /* use async fifo, then no need tune internal delay */
17682fea5819SChaotian Jing sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
17692fea5819SChaotian Jing MSDC_PATCH_BIT2_CFGRESP);
17702fea5819SChaotian Jing sdr_set_bits(host->base + MSDC_PATCH_BIT2,
17712fea5819SChaotian Jing MSDC_PATCH_BIT2_CFGCRCSTS);
17722fea5819SChaotian Jing }
17732fea5819SChaotian Jing
17742a9bde19SChaotian Jing if (host->dev_comp->support_64g)
17752a9bde19SChaotian Jing sdr_set_bits(host->base + MSDC_PATCH_BIT2,
17762a9bde19SChaotian Jing MSDC_PB2_SUPPORT_64G);
17772fea5819SChaotian Jing if (host->dev_comp->data_tune) {
1778a2e6d1f6SChaotian Jing if (host->top_base) {
1779a2e6d1f6SChaotian Jing sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1780a2e6d1f6SChaotian Jing PAD_DAT_RD_RXDLY_SEL);
1781a2e6d1f6SChaotian Jing sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL,
1782a2e6d1f6SChaotian Jing DATA_K_VALUE_SEL);
1783a2e6d1f6SChaotian Jing sdr_set_bits(host->top_base + EMMC_TOP_CMD,
1784a2e6d1f6SChaotian Jing PAD_CMD_RD_RXDLY_SEL);
1785a2e6d1f6SChaotian Jing } else {
17862fea5819SChaotian Jing sdr_set_bits(host->base + tune_reg,
1787a2e6d1f6SChaotian Jing MSDC_PAD_TUNE_RD_SEL |
1788a2e6d1f6SChaotian Jing MSDC_PAD_TUNE_CMD_SEL);
1789a2e6d1f6SChaotian Jing }
17902fea5819SChaotian Jing } else {
17912fea5819SChaotian Jing /* choose clock tune */
1792a2e6d1f6SChaotian Jing if (host->top_base)
1793a2e6d1f6SChaotian Jing sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
1794a2e6d1f6SChaotian Jing PAD_RXDLY_SEL);
1795a2e6d1f6SChaotian Jing else
1796a2e6d1f6SChaotian Jing sdr_set_bits(host->base + tune_reg,
1797a2e6d1f6SChaotian Jing MSDC_PAD_TUNE_RXDLYSEL);
17982fea5819SChaotian Jing }
17996397b7f5SChaotian Jing
180083b27217SAngeloGioacchino Del Regno if (mmc->caps2 & MMC_CAP2_NO_SDIO) {
180183b27217SAngeloGioacchino Del Regno sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
180283b27217SAngeloGioacchino Del Regno sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
180383b27217SAngeloGioacchino Del Regno sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
180483b27217SAngeloGioacchino Del Regno } else {
180583b27217SAngeloGioacchino Del Regno /* Configure to enable SDIO mode, otherwise SDIO CMD5 fails */
180620848903SChaotian Jing sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
180720848903SChaotian Jing
18085215b2e9Sjjian zhou /* Config SDIO device detect interrupt function */
180920848903SChaotian Jing sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
181026c71a13Syong mao sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
181183b27217SAngeloGioacchino Del Regno }
181220848903SChaotian Jing
181320848903SChaotian Jing /* Configure to default data timeout */
181420848903SChaotian Jing sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
181520848903SChaotian Jing
181686beac37SChaotian Jing host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
18172fea5819SChaotian Jing host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
1818a2e6d1f6SChaotian Jing if (host->top_base) {
1819a2e6d1f6SChaotian Jing host->def_tune_para.emmc_top_control =
1820a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CONTROL);
1821a2e6d1f6SChaotian Jing host->def_tune_para.emmc_top_cmd =
1822a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CMD);
1823a2e6d1f6SChaotian Jing host->saved_tune_para.emmc_top_control =
1824a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CONTROL);
1825a2e6d1f6SChaotian Jing host->saved_tune_para.emmc_top_cmd =
1826a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CMD);
1827a2e6d1f6SChaotian Jing } else {
1828a2e6d1f6SChaotian Jing host->def_tune_para.pad_tune = readl(host->base + tune_reg);
18292fea5819SChaotian Jing host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
1830a2e6d1f6SChaotian Jing }
183120848903SChaotian Jing dev_dbg(host->dev, "init hardware done!");
183220848903SChaotian Jing }
183320848903SChaotian Jing
msdc_deinit_hw(struct msdc_host * host)183420848903SChaotian Jing static void msdc_deinit_hw(struct msdc_host *host)
183520848903SChaotian Jing {
183620848903SChaotian Jing u32 val;
1837d087bde5SNeilBrown
1838d087bde5SNeilBrown if (host->internal_cd) {
1839d087bde5SNeilBrown /* Disabled card-detect */
1840d087bde5SNeilBrown sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
1841d087bde5SNeilBrown sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
1842d087bde5SNeilBrown }
1843d087bde5SNeilBrown
184420848903SChaotian Jing /* Disable and clear all interrupts */
184520848903SChaotian Jing writel(0, host->base + MSDC_INTEN);
184620848903SChaotian Jing
184720848903SChaotian Jing val = readl(host->base + MSDC_INT);
184820848903SChaotian Jing writel(val, host->base + MSDC_INT);
184920848903SChaotian Jing }
185020848903SChaotian Jing
185120848903SChaotian Jing /* init gpd and bd list in msdc_drv_probe */
msdc_init_gpd_bd(struct msdc_host * host,struct msdc_dma * dma)185220848903SChaotian Jing static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
185320848903SChaotian Jing {
185420848903SChaotian Jing struct mt_gpdma_desc *gpd = dma->gpd;
185520848903SChaotian Jing struct mt_bdma_desc *bd = dma->bd;
18562a9bde19SChaotian Jing dma_addr_t dma_addr;
185720848903SChaotian Jing int i;
185820848903SChaotian Jing
185962b0d27aSChaotian Jing memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
186020848903SChaotian Jing
18612a9bde19SChaotian Jing dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
186220848903SChaotian Jing gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
186362b0d27aSChaotian Jing /* gpd->next is must set for desc DMA
186462b0d27aSChaotian Jing * That's why must alloc 2 gpd structure.
186562b0d27aSChaotian Jing */
18662a9bde19SChaotian Jing gpd->next = lower_32_bits(dma_addr);
18672a9bde19SChaotian Jing if (host->dev_comp->support_64g)
18682a9bde19SChaotian Jing gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
18692a9bde19SChaotian Jing
18702a9bde19SChaotian Jing dma_addr = dma->bd_addr;
18712a9bde19SChaotian Jing gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
18722a9bde19SChaotian Jing if (host->dev_comp->support_64g)
18732a9bde19SChaotian Jing gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
18742a9bde19SChaotian Jing
187520848903SChaotian Jing memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
18762a9bde19SChaotian Jing for (i = 0; i < (MAX_BD_NUM - 1); i++) {
18772a9bde19SChaotian Jing dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
18782a9bde19SChaotian Jing bd[i].next = lower_32_bits(dma_addr);
18792a9bde19SChaotian Jing if (host->dev_comp->support_64g)
18802a9bde19SChaotian Jing bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
18812a9bde19SChaotian Jing }
188220848903SChaotian Jing }
188320848903SChaotian Jing
msdc_ops_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)188420848903SChaotian Jing static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
188520848903SChaotian Jing {
188620848903SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
188720848903SChaotian Jing int ret;
188820848903SChaotian Jing
188920848903SChaotian Jing msdc_set_buswidth(host, ios->bus_width);
189020848903SChaotian Jing
189120848903SChaotian Jing /* Suspend/Resume will do power off/on */
189220848903SChaotian Jing switch (ios->power_mode) {
189320848903SChaotian Jing case MMC_POWER_UP:
189420848903SChaotian Jing if (!IS_ERR(mmc->supply.vmmc)) {
18956397b7f5SChaotian Jing msdc_init_hw(host);
189620848903SChaotian Jing ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
189720848903SChaotian Jing ios->vdd);
189820848903SChaotian Jing if (ret) {
189920848903SChaotian Jing dev_err(host->dev, "Failed to set vmmc power!\n");
1900567979fbSUlf Hansson return;
190120848903SChaotian Jing }
190220848903SChaotian Jing }
190320848903SChaotian Jing break;
190420848903SChaotian Jing case MMC_POWER_ON:
190520848903SChaotian Jing if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
190620848903SChaotian Jing ret = regulator_enable(mmc->supply.vqmmc);
190720848903SChaotian Jing if (ret)
190820848903SChaotian Jing dev_err(host->dev, "Failed to set vqmmc power!\n");
190920848903SChaotian Jing else
191020848903SChaotian Jing host->vqmmc_enabled = true;
191120848903SChaotian Jing }
191220848903SChaotian Jing break;
191320848903SChaotian Jing case MMC_POWER_OFF:
191420848903SChaotian Jing if (!IS_ERR(mmc->supply.vmmc))
191520848903SChaotian Jing mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
191620848903SChaotian Jing
191720848903SChaotian Jing if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
191820848903SChaotian Jing regulator_disable(mmc->supply.vqmmc);
191920848903SChaotian Jing host->vqmmc_enabled = false;
192020848903SChaotian Jing }
192120848903SChaotian Jing break;
192220848903SChaotian Jing default:
192320848903SChaotian Jing break;
192420848903SChaotian Jing }
192520848903SChaotian Jing
19266e622947SChaotian Jing if (host->mclk != ios->clock || host->timing != ios->timing)
19276e622947SChaotian Jing msdc_set_mclk(host, ios->timing, ios->clock);
192820848903SChaotian Jing }
192920848903SChaotian Jing
test_delay_bit(u32 delay,u32 bit)19306397b7f5SChaotian Jing static u32 test_delay_bit(u32 delay, u32 bit)
19316397b7f5SChaotian Jing {
19326397b7f5SChaotian Jing bit %= PAD_DELAY_MAX;
19334fe54318SAngeloGioacchino Del Regno return delay & BIT(bit);
19346397b7f5SChaotian Jing }
19356397b7f5SChaotian Jing
get_delay_len(u32 delay,u32 start_bit)19366397b7f5SChaotian Jing static int get_delay_len(u32 delay, u32 start_bit)
19376397b7f5SChaotian Jing {
19386397b7f5SChaotian Jing int i;
19396397b7f5SChaotian Jing
19406397b7f5SChaotian Jing for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
19416397b7f5SChaotian Jing if (test_delay_bit(delay, start_bit + i) == 0)
19426397b7f5SChaotian Jing return i;
19436397b7f5SChaotian Jing }
19446397b7f5SChaotian Jing return PAD_DELAY_MAX - start_bit;
19456397b7f5SChaotian Jing }
19466397b7f5SChaotian Jing
get_best_delay(struct msdc_host * host,u32 delay)19476397b7f5SChaotian Jing static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
19486397b7f5SChaotian Jing {
19496397b7f5SChaotian Jing int start = 0, len = 0;
19506397b7f5SChaotian Jing int start_final = 0, len_final = 0;
19516397b7f5SChaotian Jing u8 final_phase = 0xff;
195262d494caSGeert Uytterhoeven struct msdc_delay_phase delay_phase = { 0, };
19536397b7f5SChaotian Jing
19546397b7f5SChaotian Jing if (delay == 0) {
19556397b7f5SChaotian Jing dev_err(host->dev, "phase error: [map:%x]\n", delay);
19566397b7f5SChaotian Jing delay_phase.final_phase = final_phase;
19576397b7f5SChaotian Jing return delay_phase;
19586397b7f5SChaotian Jing }
19596397b7f5SChaotian Jing
19606397b7f5SChaotian Jing while (start < PAD_DELAY_MAX) {
19616397b7f5SChaotian Jing len = get_delay_len(delay, start);
19626397b7f5SChaotian Jing if (len_final < len) {
19636397b7f5SChaotian Jing start_final = start;
19646397b7f5SChaotian Jing len_final = len;
19656397b7f5SChaotian Jing }
19666397b7f5SChaotian Jing start += len ? len : 1;
19671ede5cb8Syong mao if (len >= 12 && start_final < 4)
19686397b7f5SChaotian Jing break;
19696397b7f5SChaotian Jing }
19706397b7f5SChaotian Jing
19716397b7f5SChaotian Jing /* The rule is that to find the smallest delay cell */
19726397b7f5SChaotian Jing if (start_final == 0)
19736397b7f5SChaotian Jing final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
19746397b7f5SChaotian Jing else
19756397b7f5SChaotian Jing final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
197633106d78SAlexandre Bailon dev_dbg(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
19776397b7f5SChaotian Jing delay, len_final, final_phase);
19786397b7f5SChaotian Jing
19796397b7f5SChaotian Jing delay_phase.maxlen = len_final;
19806397b7f5SChaotian Jing delay_phase.start = start_final;
19816397b7f5SChaotian Jing delay_phase.final_phase = final_phase;
19826397b7f5SChaotian Jing return delay_phase;
19836397b7f5SChaotian Jing }
19846397b7f5SChaotian Jing
msdc_set_cmd_delay(struct msdc_host * host,u32 value)1985fd82cc30SChaotian Jing static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value)
1986fd82cc30SChaotian Jing {
1987fd82cc30SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
1988fd82cc30SChaotian Jing
1989fd82cc30SChaotian Jing if (host->top_base)
1990fd82cc30SChaotian Jing sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY,
1991fd82cc30SChaotian Jing value);
1992fd82cc30SChaotian Jing else
1993fd82cc30SChaotian Jing sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
1994fd82cc30SChaotian Jing value);
1995fd82cc30SChaotian Jing }
1996fd82cc30SChaotian Jing
msdc_set_data_delay(struct msdc_host * host,u32 value)1997fd82cc30SChaotian Jing static inline void msdc_set_data_delay(struct msdc_host *host, u32 value)
1998fd82cc30SChaotian Jing {
1999fd82cc30SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
2000fd82cc30SChaotian Jing
2001fd82cc30SChaotian Jing if (host->top_base)
2002fd82cc30SChaotian Jing sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
2003fd82cc30SChaotian Jing PAD_DAT_RD_RXDLY, value);
2004fd82cc30SChaotian Jing else
2005fd82cc30SChaotian Jing sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY,
2006fd82cc30SChaotian Jing value);
2007fd82cc30SChaotian Jing }
2008fd82cc30SChaotian Jing
msdc_tune_response(struct mmc_host * mmc,u32 opcode)20096397b7f5SChaotian Jing static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
20106397b7f5SChaotian Jing {
20116397b7f5SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
20126397b7f5SChaotian Jing u32 rise_delay = 0, fall_delay = 0;
2013ae9c657eSChaotian Jing struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
20141ede5cb8Syong mao struct msdc_delay_phase internal_delay_phase;
20156397b7f5SChaotian Jing u8 final_delay, final_maxlen;
20161ede5cb8Syong mao u32 internal_delay = 0;
201739add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
20186397b7f5SChaotian Jing int cmd_err;
20191ede5cb8Syong mao int i, j;
20201ede5cb8Syong mao
20211ede5cb8Syong mao if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
20221ede5cb8Syong mao mmc->ios.timing == MMC_TIMING_UHS_SDR104)
202339add252SChaotian Jing sdr_set_field(host->base + tune_reg,
20241ede5cb8Syong mao MSDC_PAD_TUNE_CMDRRDLY,
20251ede5cb8Syong mao host->hs200_cmd_int_delay);
20266397b7f5SChaotian Jing
20276397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
20286397b7f5SChaotian Jing for (i = 0 ; i < PAD_DELAY_MAX; i++) {
2029fd82cc30SChaotian Jing msdc_set_cmd_delay(host, i);
20301ede5cb8Syong mao /*
20311ede5cb8Syong mao * Using the same parameters, it may sometimes pass the test,
20321ede5cb8Syong mao * but sometimes it may fail. To make sure the parameters are
20331ede5cb8Syong mao * more stable, we test each set of parameters 3 times.
20341ede5cb8Syong mao */
20351ede5cb8Syong mao for (j = 0; j < 3; j++) {
20366397b7f5SChaotian Jing mmc_send_tuning(mmc, opcode, &cmd_err);
20371ede5cb8Syong mao if (!cmd_err) {
20384fe54318SAngeloGioacchino Del Regno rise_delay |= BIT(i);
20391ede5cb8Syong mao } else {
20404fe54318SAngeloGioacchino Del Regno rise_delay &= ~BIT(i);
20411ede5cb8Syong mao break;
20421ede5cb8Syong mao }
20431ede5cb8Syong mao }
20446397b7f5SChaotian Jing }
2045ae9c657eSChaotian Jing final_rise_delay = get_best_delay(host, rise_delay);
2046ae9c657eSChaotian Jing /* if rising edge has enough margin, then do not scan falling edge */
20476b10c9abSChaotian Jing if (final_rise_delay.maxlen >= 12 ||
20486b10c9abSChaotian Jing (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2049ae9c657eSChaotian Jing goto skip_fall;
20506397b7f5SChaotian Jing
20516397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
20526397b7f5SChaotian Jing for (i = 0; i < PAD_DELAY_MAX; i++) {
2053fd82cc30SChaotian Jing msdc_set_cmd_delay(host, i);
20541ede5cb8Syong mao /*
20551ede5cb8Syong mao * Using the same parameters, it may sometimes pass the test,
20561ede5cb8Syong mao * but sometimes it may fail. To make sure the parameters are
20571ede5cb8Syong mao * more stable, we test each set of parameters 3 times.
20581ede5cb8Syong mao */
20591ede5cb8Syong mao for (j = 0; j < 3; j++) {
20606397b7f5SChaotian Jing mmc_send_tuning(mmc, opcode, &cmd_err);
20611ede5cb8Syong mao if (!cmd_err) {
20624fe54318SAngeloGioacchino Del Regno fall_delay |= BIT(i);
20631ede5cb8Syong mao } else {
20644fe54318SAngeloGioacchino Del Regno fall_delay &= ~BIT(i);
20651ede5cb8Syong mao break;
20661ede5cb8Syong mao }
20671ede5cb8Syong mao }
20686397b7f5SChaotian Jing }
20696397b7f5SChaotian Jing final_fall_delay = get_best_delay(host, fall_delay);
20706397b7f5SChaotian Jing
2071ae9c657eSChaotian Jing skip_fall:
20726397b7f5SChaotian Jing final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
20731ede5cb8Syong mao if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
20741ede5cb8Syong mao final_maxlen = final_fall_delay.maxlen;
20756397b7f5SChaotian Jing if (final_maxlen == final_rise_delay.maxlen) {
20766397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
20776397b7f5SChaotian Jing final_delay = final_rise_delay.final_phase;
20786397b7f5SChaotian Jing } else {
20796397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
20806397b7f5SChaotian Jing final_delay = final_fall_delay.final_phase;
20816397b7f5SChaotian Jing }
2082fd82cc30SChaotian Jing msdc_set_cmd_delay(host, final_delay);
2083fd82cc30SChaotian Jing
20842fea5819SChaotian Jing if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
20851ede5cb8Syong mao goto skip_internal;
20866397b7f5SChaotian Jing
20871ede5cb8Syong mao for (i = 0; i < PAD_DELAY_MAX; i++) {
208839add252SChaotian Jing sdr_set_field(host->base + tune_reg,
20891ede5cb8Syong mao MSDC_PAD_TUNE_CMDRRDLY, i);
20901ede5cb8Syong mao mmc_send_tuning(mmc, opcode, &cmd_err);
20911ede5cb8Syong mao if (!cmd_err)
20924fe54318SAngeloGioacchino Del Regno internal_delay |= BIT(i);
20931ede5cb8Syong mao }
20941ede5cb8Syong mao dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
20951ede5cb8Syong mao internal_delay_phase = get_best_delay(host, internal_delay);
209639add252SChaotian Jing sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
20971ede5cb8Syong mao internal_delay_phase.final_phase);
20981ede5cb8Syong mao skip_internal:
20991ede5cb8Syong mao dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
21001ede5cb8Syong mao return final_delay == 0xff ? -EIO : 0;
21011ede5cb8Syong mao }
21021ede5cb8Syong mao
hs400_tune_response(struct mmc_host * mmc,u32 opcode)21031ede5cb8Syong mao static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
21041ede5cb8Syong mao {
21051ede5cb8Syong mao struct msdc_host *host = mmc_priv(mmc);
21061ede5cb8Syong mao u32 cmd_delay = 0;
21071ede5cb8Syong mao struct msdc_delay_phase final_cmd_delay = { 0,};
21081ede5cb8Syong mao u8 final_delay;
21091ede5cb8Syong mao int cmd_err;
21101ede5cb8Syong mao int i, j;
21111ede5cb8Syong mao
21121ede5cb8Syong mao /* select EMMC50 PAD CMD tune */
21131ede5cb8Syong mao sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
21148f34e5bdSChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2);
21151ede5cb8Syong mao
21161ede5cb8Syong mao if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
21171ede5cb8Syong mao mmc->ios.timing == MMC_TIMING_UHS_SDR104)
21181ede5cb8Syong mao sdr_set_field(host->base + MSDC_PAD_TUNE,
21191ede5cb8Syong mao MSDC_PAD_TUNE_CMDRRDLY,
21201ede5cb8Syong mao host->hs200_cmd_int_delay);
21211ede5cb8Syong mao
21221ede5cb8Syong mao if (host->hs400_cmd_resp_sel_rising)
21231ede5cb8Syong mao sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
21241ede5cb8Syong mao else
21251ede5cb8Syong mao sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
21261ede5cb8Syong mao for (i = 0 ; i < PAD_DELAY_MAX; i++) {
21271ede5cb8Syong mao sdr_set_field(host->base + PAD_CMD_TUNE,
21281ede5cb8Syong mao PAD_CMD_TUNE_RX_DLY3, i);
21291ede5cb8Syong mao /*
21301ede5cb8Syong mao * Using the same parameters, it may sometimes pass the test,
21311ede5cb8Syong mao * but sometimes it may fail. To make sure the parameters are
21321ede5cb8Syong mao * more stable, we test each set of parameters 3 times.
21331ede5cb8Syong mao */
21341ede5cb8Syong mao for (j = 0; j < 3; j++) {
21351ede5cb8Syong mao mmc_send_tuning(mmc, opcode, &cmd_err);
21361ede5cb8Syong mao if (!cmd_err) {
21374fe54318SAngeloGioacchino Del Regno cmd_delay |= BIT(i);
21381ede5cb8Syong mao } else {
21394fe54318SAngeloGioacchino Del Regno cmd_delay &= ~BIT(i);
21401ede5cb8Syong mao break;
21411ede5cb8Syong mao }
21421ede5cb8Syong mao }
21431ede5cb8Syong mao }
21441ede5cb8Syong mao final_cmd_delay = get_best_delay(host, cmd_delay);
21451ede5cb8Syong mao sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
21461ede5cb8Syong mao final_cmd_delay.final_phase);
21471ede5cb8Syong mao final_delay = final_cmd_delay.final_phase;
21481ede5cb8Syong mao
21491ede5cb8Syong mao dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
21506397b7f5SChaotian Jing return final_delay == 0xff ? -EIO : 0;
21516397b7f5SChaotian Jing }
21526397b7f5SChaotian Jing
msdc_tune_data(struct mmc_host * mmc,u32 opcode)21536397b7f5SChaotian Jing static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
21546397b7f5SChaotian Jing {
21556397b7f5SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
21566397b7f5SChaotian Jing u32 rise_delay = 0, fall_delay = 0;
2157ae9c657eSChaotian Jing struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
21586397b7f5SChaotian Jing u8 final_delay, final_maxlen;
21596397b7f5SChaotian Jing int i, ret;
21606397b7f5SChaotian Jing
2161d17bb71cSChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
2162d17bb71cSChaotian Jing host->latch_ck);
21636397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
21646397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
21656397b7f5SChaotian Jing for (i = 0 ; i < PAD_DELAY_MAX; i++) {
2166fd82cc30SChaotian Jing msdc_set_data_delay(host, i);
21676397b7f5SChaotian Jing ret = mmc_send_tuning(mmc, opcode, NULL);
21686397b7f5SChaotian Jing if (!ret)
21694fe54318SAngeloGioacchino Del Regno rise_delay |= BIT(i);
21706397b7f5SChaotian Jing }
2171ae9c657eSChaotian Jing final_rise_delay = get_best_delay(host, rise_delay);
2172ae9c657eSChaotian Jing /* if rising edge has enough margin, then do not scan falling edge */
21731ede5cb8Syong mao if (final_rise_delay.maxlen >= 12 ||
2174ae9c657eSChaotian Jing (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
2175ae9c657eSChaotian Jing goto skip_fall;
21766397b7f5SChaotian Jing
21776397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
21786397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
21796397b7f5SChaotian Jing for (i = 0; i < PAD_DELAY_MAX; i++) {
2180fd82cc30SChaotian Jing msdc_set_data_delay(host, i);
21816397b7f5SChaotian Jing ret = mmc_send_tuning(mmc, opcode, NULL);
21826397b7f5SChaotian Jing if (!ret)
21834fe54318SAngeloGioacchino Del Regno fall_delay |= BIT(i);
21846397b7f5SChaotian Jing }
21856397b7f5SChaotian Jing final_fall_delay = get_best_delay(host, fall_delay);
21866397b7f5SChaotian Jing
2187ae9c657eSChaotian Jing skip_fall:
21886397b7f5SChaotian Jing final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
21896397b7f5SChaotian Jing if (final_maxlen == final_rise_delay.maxlen) {
21906397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
21916397b7f5SChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
21926397b7f5SChaotian Jing final_delay = final_rise_delay.final_phase;
21936397b7f5SChaotian Jing } else {
21946397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
21956397b7f5SChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
21966397b7f5SChaotian Jing final_delay = final_fall_delay.final_phase;
21976397b7f5SChaotian Jing }
2198fd82cc30SChaotian Jing msdc_set_data_delay(host, final_delay);
21996397b7f5SChaotian Jing
22001ede5cb8Syong mao dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
22016397b7f5SChaotian Jing return final_delay == 0xff ? -EIO : 0;
22026397b7f5SChaotian Jing }
22036397b7f5SChaotian Jing
220486601d0eSChaotian Jing /*
220586601d0eSChaotian Jing * MSDC IP which supports data tune + async fifo can do CMD/DAT tune
220686601d0eSChaotian Jing * together, which can save the tuning time.
220786601d0eSChaotian Jing */
msdc_tune_together(struct mmc_host * mmc,u32 opcode)220886601d0eSChaotian Jing static int msdc_tune_together(struct mmc_host *mmc, u32 opcode)
220986601d0eSChaotian Jing {
221086601d0eSChaotian Jing struct msdc_host *host = mmc_priv(mmc);
221186601d0eSChaotian Jing u32 rise_delay = 0, fall_delay = 0;
221286601d0eSChaotian Jing struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
221386601d0eSChaotian Jing u8 final_delay, final_maxlen;
221486601d0eSChaotian Jing int i, ret;
221586601d0eSChaotian Jing
221686601d0eSChaotian Jing sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
221786601d0eSChaotian Jing host->latch_ck);
221886601d0eSChaotian Jing
221986601d0eSChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
222086601d0eSChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON,
222186601d0eSChaotian Jing MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
222286601d0eSChaotian Jing for (i = 0 ; i < PAD_DELAY_MAX; i++) {
2223fd82cc30SChaotian Jing msdc_set_cmd_delay(host, i);
2224fd82cc30SChaotian Jing msdc_set_data_delay(host, i);
222586601d0eSChaotian Jing ret = mmc_send_tuning(mmc, opcode, NULL);
222686601d0eSChaotian Jing if (!ret)
22274fe54318SAngeloGioacchino Del Regno rise_delay |= BIT(i);
222886601d0eSChaotian Jing }
222986601d0eSChaotian Jing final_rise_delay = get_best_delay(host, rise_delay);
223086601d0eSChaotian Jing /* if rising edge has enough margin, then do not scan falling edge */
223186601d0eSChaotian Jing if (final_rise_delay.maxlen >= 12 ||
223286601d0eSChaotian Jing (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
223386601d0eSChaotian Jing goto skip_fall;
223486601d0eSChaotian Jing
223586601d0eSChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
223686601d0eSChaotian Jing sdr_set_bits(host->base + MSDC_IOCON,
223786601d0eSChaotian Jing MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
223886601d0eSChaotian Jing for (i = 0; i < PAD_DELAY_MAX; i++) {
2239fd82cc30SChaotian Jing msdc_set_cmd_delay(host, i);
2240fd82cc30SChaotian Jing msdc_set_data_delay(host, i);
224186601d0eSChaotian Jing ret = mmc_send_tuning(mmc, opcode, NULL);
224286601d0eSChaotian Jing if (!ret)
22434fe54318SAngeloGioacchino Del Regno fall_delay |= BIT(i);
224486601d0eSChaotian Jing }
224586601d0eSChaotian Jing final_fall_delay = get_best_delay(host, fall_delay);
224686601d0eSChaotian Jing
224786601d0eSChaotian Jing skip_fall:
224886601d0eSChaotian Jing final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
224986601d0eSChaotian Jing if (final_maxlen == final_rise_delay.maxlen) {
225086601d0eSChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
225186601d0eSChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON,
225286601d0eSChaotian Jing MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
225386601d0eSChaotian Jing final_delay = final_rise_delay.final_phase;
225486601d0eSChaotian Jing } else {
225586601d0eSChaotian Jing sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
225686601d0eSChaotian Jing sdr_set_bits(host->base + MSDC_IOCON,
225786601d0eSChaotian Jing MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
225886601d0eSChaotian Jing final_delay = final_fall_delay.final_phase;
225986601d0eSChaotian Jing }
226086601d0eSChaotian Jing
2261fd82cc30SChaotian Jing msdc_set_cmd_delay(host, final_delay);
2262fd82cc30SChaotian Jing msdc_set_data_delay(host, final_delay);
2263a2e6d1f6SChaotian Jing
226486601d0eSChaotian Jing dev_dbg(host->dev, "Final pad delay: %x\n", final_delay);
226586601d0eSChaotian Jing return final_delay == 0xff ? -EIO : 0;
226686601d0eSChaotian Jing }
226786601d0eSChaotian Jing
msdc_execute_tuning(struct mmc_host * mmc,u32 opcode)22686397b7f5SChaotian Jing static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
22696397b7f5SChaotian Jing {
22706397b7f5SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
22716397b7f5SChaotian Jing int ret;
227239add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
22736397b7f5SChaotian Jing
227486601d0eSChaotian Jing if (host->dev_comp->data_tune && host->dev_comp->async_fifo) {
227586601d0eSChaotian Jing ret = msdc_tune_together(mmc, opcode);
227686601d0eSChaotian Jing if (host->hs400_mode) {
227786601d0eSChaotian Jing sdr_clr_bits(host->base + MSDC_IOCON,
227886601d0eSChaotian Jing MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
2279fd82cc30SChaotian Jing msdc_set_data_delay(host, 0);
228086601d0eSChaotian Jing }
228186601d0eSChaotian Jing goto tune_done;
228286601d0eSChaotian Jing }
22837f3d5852SChaotian Jing if (host->hs400_mode &&
22847f3d5852SChaotian Jing host->dev_comp->hs400_tune)
22851ede5cb8Syong mao ret = hs400_tune_response(mmc, opcode);
22861ede5cb8Syong mao else
22876397b7f5SChaotian Jing ret = msdc_tune_response(mmc, opcode);
22886397b7f5SChaotian Jing if (ret == -EIO) {
22896397b7f5SChaotian Jing dev_err(host->dev, "Tune response fail!\n");
2290567979fbSUlf Hansson return ret;
22916397b7f5SChaotian Jing }
22925462ff39SChaotian Jing if (host->hs400_mode == false) {
22936397b7f5SChaotian Jing ret = msdc_tune_data(mmc, opcode);
22946397b7f5SChaotian Jing if (ret == -EIO)
22956397b7f5SChaotian Jing dev_err(host->dev, "Tune data fail!\n");
22965462ff39SChaotian Jing }
22976397b7f5SChaotian Jing
229886601d0eSChaotian Jing tune_done:
229986beac37SChaotian Jing host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
230039add252SChaotian Jing host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
23011ede5cb8Syong mao host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
2302a2e6d1f6SChaotian Jing if (host->top_base) {
2303a2e6d1f6SChaotian Jing host->saved_tune_para.emmc_top_control = readl(host->top_base +
2304a2e6d1f6SChaotian Jing EMMC_TOP_CONTROL);
2305a2e6d1f6SChaotian Jing host->saved_tune_para.emmc_top_cmd = readl(host->top_base +
2306a2e6d1f6SChaotian Jing EMMC_TOP_CMD);
2307a2e6d1f6SChaotian Jing }
23086397b7f5SChaotian Jing return ret;
23096397b7f5SChaotian Jing }
23106397b7f5SChaotian Jing
msdc_prepare_hs400_tuning(struct mmc_host * mmc,struct mmc_ios * ios)23116397b7f5SChaotian Jing static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
23126397b7f5SChaotian Jing {
23136397b7f5SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
2314*79cf4202SAndy-ld Lu
23155462ff39SChaotian Jing host->hs400_mode = true;
23166397b7f5SChaotian Jing
2317*79cf4202SAndy-ld Lu if (host->top_base) {
2318*79cf4202SAndy-ld Lu if (host->hs400_ds_dly3)
2319*79cf4202SAndy-ld Lu sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2320*79cf4202SAndy-ld Lu PAD_DS_DLY3, host->hs400_ds_dly3);
2321*79cf4202SAndy-ld Lu if (host->hs400_ds_delay)
2322a2e6d1f6SChaotian Jing writel(host->hs400_ds_delay,
2323a2e6d1f6SChaotian Jing host->top_base + EMMC50_PAD_DS_TUNE);
2324*79cf4202SAndy-ld Lu } else {
2325*79cf4202SAndy-ld Lu if (host->hs400_ds_dly3)
2326*79cf4202SAndy-ld Lu sdr_set_field(host->base + PAD_DS_TUNE,
2327*79cf4202SAndy-ld Lu PAD_DS_TUNE_DLY3, host->hs400_ds_dly3);
2328*79cf4202SAndy-ld Lu if (host->hs400_ds_delay)
23296397b7f5SChaotian Jing writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
2330*79cf4202SAndy-ld Lu }
23312fea5819SChaotian Jing /* hs400 mode must set it to 0 */
23322fea5819SChaotian Jing sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
2333c8609b22SChaotian Jing /* to improve read performance, set outstanding to 2 */
2334c8609b22SChaotian Jing sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
2335c8609b22SChaotian Jing
23366397b7f5SChaotian Jing return 0;
23376397b7f5SChaotian Jing }
23386397b7f5SChaotian Jing
msdc_execute_hs400_tuning(struct mmc_host * mmc,struct mmc_card * card)2339c4ac38c6SWenbin Mei static int msdc_execute_hs400_tuning(struct mmc_host *mmc, struct mmc_card *card)
2340c4ac38c6SWenbin Mei {
2341c4ac38c6SWenbin Mei struct msdc_host *host = mmc_priv(mmc);
2342c4ac38c6SWenbin Mei struct msdc_delay_phase dly1_delay;
2343c4ac38c6SWenbin Mei u32 val, result_dly1 = 0;
2344c4ac38c6SWenbin Mei u8 *ext_csd;
2345c4ac38c6SWenbin Mei int i, ret;
2346c4ac38c6SWenbin Mei
2347c4ac38c6SWenbin Mei if (host->top_base) {
2348c4ac38c6SWenbin Mei sdr_set_bits(host->top_base + EMMC50_PAD_DS_TUNE,
2349c4ac38c6SWenbin Mei PAD_DS_DLY_SEL);
2350*79cf4202SAndy-ld Lu sdr_clr_bits(host->top_base + EMMC50_PAD_DS_TUNE,
2351*79cf4202SAndy-ld Lu PAD_DS_DLY2_SEL);
2352c4ac38c6SWenbin Mei } else {
2353c4ac38c6SWenbin Mei sdr_set_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY_SEL);
2354*79cf4202SAndy-ld Lu sdr_clr_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY2_SEL);
2355c4ac38c6SWenbin Mei }
2356c4ac38c6SWenbin Mei
2357c4ac38c6SWenbin Mei host->hs400_tuning = true;
2358c4ac38c6SWenbin Mei for (i = 0; i < PAD_DELAY_MAX; i++) {
2359c4ac38c6SWenbin Mei if (host->top_base)
2360c4ac38c6SWenbin Mei sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2361c4ac38c6SWenbin Mei PAD_DS_DLY1, i);
2362c4ac38c6SWenbin Mei else
2363c4ac38c6SWenbin Mei sdr_set_field(host->base + PAD_DS_TUNE,
2364c4ac38c6SWenbin Mei PAD_DS_TUNE_DLY1, i);
2365c4ac38c6SWenbin Mei ret = mmc_get_ext_csd(card, &ext_csd);
2366d594b35dSWenbin Mei if (!ret) {
23674fe54318SAngeloGioacchino Del Regno result_dly1 |= BIT(i);
2368d594b35dSWenbin Mei kfree(ext_csd);
2369d594b35dSWenbin Mei }
2370c4ac38c6SWenbin Mei }
2371c4ac38c6SWenbin Mei host->hs400_tuning = false;
2372c4ac38c6SWenbin Mei
2373c4ac38c6SWenbin Mei dly1_delay = get_best_delay(host, result_dly1);
2374c4ac38c6SWenbin Mei if (dly1_delay.maxlen == 0) {
2375c4ac38c6SWenbin Mei dev_err(host->dev, "Failed to get DLY1 delay!\n");
2376c4ac38c6SWenbin Mei goto fail;
2377c4ac38c6SWenbin Mei }
2378c4ac38c6SWenbin Mei if (host->top_base)
2379c4ac38c6SWenbin Mei sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
2380c4ac38c6SWenbin Mei PAD_DS_DLY1, dly1_delay.final_phase);
2381c4ac38c6SWenbin Mei else
2382c4ac38c6SWenbin Mei sdr_set_field(host->base + PAD_DS_TUNE,
2383c4ac38c6SWenbin Mei PAD_DS_TUNE_DLY1, dly1_delay.final_phase);
2384c4ac38c6SWenbin Mei
2385c4ac38c6SWenbin Mei if (host->top_base)
2386c4ac38c6SWenbin Mei val = readl(host->top_base + EMMC50_PAD_DS_TUNE);
2387c4ac38c6SWenbin Mei else
2388c4ac38c6SWenbin Mei val = readl(host->base + PAD_DS_TUNE);
2389c4ac38c6SWenbin Mei
2390f0c88b04SFabien Parent dev_info(host->dev, "Final PAD_DS_TUNE: 0x%x\n", val);
2391c4ac38c6SWenbin Mei
2392c4ac38c6SWenbin Mei return 0;
2393c4ac38c6SWenbin Mei
2394c4ac38c6SWenbin Mei fail:
2395c4ac38c6SWenbin Mei dev_err(host->dev, "Failed to tuning DS pin delay!\n");
2396c4ac38c6SWenbin Mei return -EIO;
2397c4ac38c6SWenbin Mei }
2398c4ac38c6SWenbin Mei
msdc_hw_reset(struct mmc_host * mmc)2399c9b5061eSChaotian Jing static void msdc_hw_reset(struct mmc_host *mmc)
2400c9b5061eSChaotian Jing {
2401c9b5061eSChaotian Jing struct msdc_host *host = mmc_priv(mmc);
2402c9b5061eSChaotian Jing
2403c9b5061eSChaotian Jing sdr_set_bits(host->base + EMMC_IOCON, 1);
2404c9b5061eSChaotian Jing udelay(10); /* 10us is enough */
2405c9b5061eSChaotian Jing sdr_clr_bits(host->base + EMMC_IOCON, 1);
2406c9b5061eSChaotian Jing }
2407c9b5061eSChaotian Jing
msdc_ack_sdio_irq(struct mmc_host * mmc)24085215b2e9Sjjian zhou static void msdc_ack_sdio_irq(struct mmc_host *mmc)
24095215b2e9Sjjian zhou {
24108a5df8acSjjian zhou unsigned long flags;
24118a5df8acSjjian zhou struct msdc_host *host = mmc_priv(mmc);
24128a5df8acSjjian zhou
24138a5df8acSjjian zhou spin_lock_irqsave(&host->lock, flags);
24148a5df8acSjjian zhou __msdc_enable_sdio_irq(host, 1);
24158a5df8acSjjian zhou spin_unlock_irqrestore(&host->lock, flags);
24165215b2e9Sjjian zhou }
24175215b2e9Sjjian zhou
msdc_get_cd(struct mmc_host * mmc)2418d087bde5SNeilBrown static int msdc_get_cd(struct mmc_host *mmc)
2419d087bde5SNeilBrown {
2420d087bde5SNeilBrown struct msdc_host *host = mmc_priv(mmc);
2421d087bde5SNeilBrown int val;
2422d087bde5SNeilBrown
2423d087bde5SNeilBrown if (mmc->caps & MMC_CAP_NONREMOVABLE)
2424d087bde5SNeilBrown return 1;
2425d087bde5SNeilBrown
2426d087bde5SNeilBrown if (!host->internal_cd)
2427d087bde5SNeilBrown return mmc_gpio_get_cd(mmc);
2428d087bde5SNeilBrown
2429d087bde5SNeilBrown val = readl(host->base + MSDC_PS) & MSDC_PS_CDSTS;
2430d087bde5SNeilBrown if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
2431d087bde5SNeilBrown return !!val;
2432d087bde5SNeilBrown else
2433d087bde5SNeilBrown return !val;
2434d087bde5SNeilBrown }
2435d087bde5SNeilBrown
msdc_hs400_enhanced_strobe(struct mmc_host * mmc,struct mmc_ios * ios)243613b4e1e9SWenbin Mei static void msdc_hs400_enhanced_strobe(struct mmc_host *mmc,
243713b4e1e9SWenbin Mei struct mmc_ios *ios)
243813b4e1e9SWenbin Mei {
243913b4e1e9SWenbin Mei struct msdc_host *host = mmc_priv(mmc);
244013b4e1e9SWenbin Mei
244113b4e1e9SWenbin Mei if (ios->enhanced_strobe) {
244213b4e1e9SWenbin Mei msdc_prepare_hs400_tuning(mmc, ios);
244313b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 1);
244413b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 1);
244513b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 1);
244613b4e1e9SWenbin Mei
244713b4e1e9SWenbin Mei sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
244813b4e1e9SWenbin Mei sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
244913b4e1e9SWenbin Mei sdr_clr_bits(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT);
245013b4e1e9SWenbin Mei } else {
245113b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 0);
245213b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 0);
245313b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 0);
245413b4e1e9SWenbin Mei
245513b4e1e9SWenbin Mei sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
245613b4e1e9SWenbin Mei sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
245713b4e1e9SWenbin Mei sdr_set_field(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT, 0xb4);
245813b4e1e9SWenbin Mei }
245913b4e1e9SWenbin Mei }
246013b4e1e9SWenbin Mei
msdc_cqe_cit_cal(struct msdc_host * host,u64 timer_ns)2461f2764e1fSWenbin Mei static void msdc_cqe_cit_cal(struct msdc_host *host, u64 timer_ns)
2462f2764e1fSWenbin Mei {
2463f2764e1fSWenbin Mei struct mmc_host *mmc = mmc_from_priv(host);
2464f2764e1fSWenbin Mei struct cqhci_host *cq_host = mmc->cqe_private;
2465f2764e1fSWenbin Mei u8 itcfmul;
2466f2764e1fSWenbin Mei u64 hclk_freq, value;
2467f2764e1fSWenbin Mei
2468f2764e1fSWenbin Mei /*
2469f2764e1fSWenbin Mei * On MediaTek SoCs the MSDC controller's CQE uses msdc_hclk as ITCFVAL
2470f2764e1fSWenbin Mei * so we multiply/divide the HCLK frequency by ITCFMUL to calculate the
2471f2764e1fSWenbin Mei * Send Status Command Idle Timer (CIT) value.
2472f2764e1fSWenbin Mei */
2473f2764e1fSWenbin Mei hclk_freq = (u64)clk_get_rate(host->h_clk);
2474f2764e1fSWenbin Mei itcfmul = CQHCI_ITCFMUL(cqhci_readl(cq_host, CQHCI_CAP));
2475f2764e1fSWenbin Mei switch (itcfmul) {
2476f2764e1fSWenbin Mei case 0x0:
2477f2764e1fSWenbin Mei do_div(hclk_freq, 1000);
2478f2764e1fSWenbin Mei break;
2479f2764e1fSWenbin Mei case 0x1:
2480f2764e1fSWenbin Mei do_div(hclk_freq, 100);
2481f2764e1fSWenbin Mei break;
2482f2764e1fSWenbin Mei case 0x2:
2483f2764e1fSWenbin Mei do_div(hclk_freq, 10);
2484f2764e1fSWenbin Mei break;
2485f2764e1fSWenbin Mei case 0x3:
2486f2764e1fSWenbin Mei break;
2487f2764e1fSWenbin Mei case 0x4:
2488f2764e1fSWenbin Mei hclk_freq = hclk_freq * 10;
2489f2764e1fSWenbin Mei break;
2490f2764e1fSWenbin Mei default:
2491f2764e1fSWenbin Mei host->cq_ssc1_time = 0x40;
2492f2764e1fSWenbin Mei return;
2493f2764e1fSWenbin Mei }
2494f2764e1fSWenbin Mei
2495f2764e1fSWenbin Mei value = hclk_freq * timer_ns;
2496f2764e1fSWenbin Mei do_div(value, 1000000000);
2497f2764e1fSWenbin Mei host->cq_ssc1_time = value;
2498f2764e1fSWenbin Mei }
2499f2764e1fSWenbin Mei
msdc_cqe_enable(struct mmc_host * mmc)250088bd652bSChun-Hung Wu static void msdc_cqe_enable(struct mmc_host *mmc)
250188bd652bSChun-Hung Wu {
250288bd652bSChun-Hung Wu struct msdc_host *host = mmc_priv(mmc);
2503f2764e1fSWenbin Mei struct cqhci_host *cq_host = mmc->cqe_private;
250488bd652bSChun-Hung Wu
250588bd652bSChun-Hung Wu /* enable cmdq irq */
250688bd652bSChun-Hung Wu writel(MSDC_INT_CMDQ, host->base + MSDC_INTEN);
250788bd652bSChun-Hung Wu /* enable busy check */
250888bd652bSChun-Hung Wu sdr_set_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
250988bd652bSChun-Hung Wu /* default write data / busy timeout 20s */
251088bd652bSChun-Hung Wu msdc_set_busy_timeout(host, 20 * 1000000000ULL, 0);
251188bd652bSChun-Hung Wu /* default read data timeout 1s */
251288bd652bSChun-Hung Wu msdc_set_timeout(host, 1000000000ULL, 0);
2513f2764e1fSWenbin Mei
2514f2764e1fSWenbin Mei /* Set the send status command idle timer */
2515f2764e1fSWenbin Mei cqhci_writel(cq_host, host->cq_ssc1_time, CQHCI_SSC1);
251688bd652bSChun-Hung Wu }
251788bd652bSChun-Hung Wu
msdc_cqe_disable(struct mmc_host * mmc,bool recovery)25187f4bc2e8SWei Yongjun static void msdc_cqe_disable(struct mmc_host *mmc, bool recovery)
251988bd652bSChun-Hung Wu {
252088bd652bSChun-Hung Wu struct msdc_host *host = mmc_priv(mmc);
252143e5fee3SDerong Liu unsigned int val = 0;
252288bd652bSChun-Hung Wu
252388bd652bSChun-Hung Wu /* disable cmdq irq */
252488bd652bSChun-Hung Wu sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INT_CMDQ);
252588bd652bSChun-Hung Wu /* disable busy check */
252688bd652bSChun-Hung Wu sdr_clr_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
252788bd652bSChun-Hung Wu
2528cc5d1692SWenbin Mei val = readl(host->base + MSDC_INT);
2529cc5d1692SWenbin Mei writel(val, host->base + MSDC_INT);
2530cc5d1692SWenbin Mei
253188bd652bSChun-Hung Wu if (recovery) {
253288bd652bSChun-Hung Wu sdr_set_field(host->base + MSDC_DMA_CTRL,
253388bd652bSChun-Hung Wu MSDC_DMA_CTRL_STOP, 1);
253489bcd9a6SMengqi Zhang if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CTRL, val,
253589bcd9a6SMengqi Zhang !(val & MSDC_DMA_CTRL_STOP), 1, 3000)))
253689bcd9a6SMengqi Zhang return;
253743e5fee3SDerong Liu if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CFG, val,
253843e5fee3SDerong Liu !(val & MSDC_DMA_CFG_STS), 1, 3000)))
253943e5fee3SDerong Liu return;
254088bd652bSChun-Hung Wu msdc_reset_hw(host);
254188bd652bSChun-Hung Wu }
254288bd652bSChun-Hung Wu }
254388bd652bSChun-Hung Wu
msdc_cqe_pre_enable(struct mmc_host * mmc)2544e282f204SChun-Hung Wu static void msdc_cqe_pre_enable(struct mmc_host *mmc)
2545e282f204SChun-Hung Wu {
2546e282f204SChun-Hung Wu struct cqhci_host *cq_host = mmc->cqe_private;
2547e282f204SChun-Hung Wu u32 reg;
2548e282f204SChun-Hung Wu
2549e282f204SChun-Hung Wu reg = cqhci_readl(cq_host, CQHCI_CFG);
2550e282f204SChun-Hung Wu reg |= CQHCI_ENABLE;
2551e282f204SChun-Hung Wu cqhci_writel(cq_host, reg, CQHCI_CFG);
2552e282f204SChun-Hung Wu }
2553e282f204SChun-Hung Wu
msdc_cqe_post_disable(struct mmc_host * mmc)2554e282f204SChun-Hung Wu static void msdc_cqe_post_disable(struct mmc_host *mmc)
2555e282f204SChun-Hung Wu {
2556e282f204SChun-Hung Wu struct cqhci_host *cq_host = mmc->cqe_private;
2557e282f204SChun-Hung Wu u32 reg;
2558e282f204SChun-Hung Wu
2559e282f204SChun-Hung Wu reg = cqhci_readl(cq_host, CQHCI_CFG);
2560e282f204SChun-Hung Wu reg &= ~CQHCI_ENABLE;
2561e282f204SChun-Hung Wu cqhci_writel(cq_host, reg, CQHCI_CFG);
2562e282f204SChun-Hung Wu }
2563e282f204SChun-Hung Wu
2564be7815d6SJulia Lawall static const struct mmc_host_ops mt_msdc_ops = {
256520848903SChaotian Jing .post_req = msdc_post_req,
256620848903SChaotian Jing .pre_req = msdc_pre_req,
256720848903SChaotian Jing .request = msdc_ops_request,
256820848903SChaotian Jing .set_ios = msdc_ops_set_ios,
25698d53e412SChaotian Jing .get_ro = mmc_gpio_get_ro,
2570d087bde5SNeilBrown .get_cd = msdc_get_cd,
257113b4e1e9SWenbin Mei .hs400_enhanced_strobe = msdc_hs400_enhanced_strobe,
25725215b2e9Sjjian zhou .enable_sdio_irq = msdc_enable_sdio_irq,
25735215b2e9Sjjian zhou .ack_sdio_irq = msdc_ack_sdio_irq,
257420848903SChaotian Jing .start_signal_voltage_switch = msdc_ops_switch_volt,
257520848903SChaotian Jing .card_busy = msdc_card_busy,
25766397b7f5SChaotian Jing .execute_tuning = msdc_execute_tuning,
25776397b7f5SChaotian Jing .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
2578c4ac38c6SWenbin Mei .execute_hs400_tuning = msdc_execute_hs400_tuning,
257932f18e59SWolfram Sang .card_hw_reset = msdc_hw_reset,
258020848903SChaotian Jing };
258120848903SChaotian Jing
258288bd652bSChun-Hung Wu static const struct cqhci_host_ops msdc_cmdq_ops = {
258388bd652bSChun-Hung Wu .enable = msdc_cqe_enable,
258488bd652bSChun-Hung Wu .disable = msdc_cqe_disable,
2585e282f204SChun-Hung Wu .pre_enable = msdc_cqe_pre_enable,
2586e282f204SChun-Hung Wu .post_disable = msdc_cqe_post_disable,
258788bd652bSChun-Hung Wu };
258888bd652bSChun-Hung Wu
msdc_of_property_parse(struct platform_device * pdev,struct msdc_host * host)25891ede5cb8Syong mao static void msdc_of_property_parse(struct platform_device *pdev,
25901ede5cb8Syong mao struct msdc_host *host)
25911ede5cb8Syong mao {
2592d17bb71cSChaotian Jing of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
2593d17bb71cSChaotian Jing &host->latch_ck);
2594d17bb71cSChaotian Jing
25951ede5cb8Syong mao of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
25961ede5cb8Syong mao &host->hs400_ds_delay);
25971ede5cb8Syong mao
2598c4ac38c6SWenbin Mei of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-ds-dly3",
2599c4ac38c6SWenbin Mei &host->hs400_ds_dly3);
2600c4ac38c6SWenbin Mei
26011ede5cb8Syong mao of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
26021ede5cb8Syong mao &host->hs200_cmd_int_delay);
26031ede5cb8Syong mao
26041ede5cb8Syong mao of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
26051ede5cb8Syong mao &host->hs400_cmd_int_delay);
26061ede5cb8Syong mao
26071ede5cb8Syong mao if (of_property_read_bool(pdev->dev.of_node,
26081ede5cb8Syong mao "mediatek,hs400-cmd-resp-sel-rising"))
26091ede5cb8Syong mao host->hs400_cmd_resp_sel_rising = true;
26101ede5cb8Syong mao else
26111ede5cb8Syong mao host->hs400_cmd_resp_sel_rising = false;
261288bd652bSChun-Hung Wu
261388bd652bSChun-Hung Wu if (of_property_read_bool(pdev->dev.of_node,
261488bd652bSChun-Hung Wu "supports-cqe"))
261588bd652bSChun-Hung Wu host->cqhci = true;
261688bd652bSChun-Hung Wu else
261788bd652bSChun-Hung Wu host->cqhci = false;
26181ede5cb8Syong mao }
26191ede5cb8Syong mao
msdc_of_clock_parse(struct platform_device * pdev,struct msdc_host * host)2620f5eccd94SWenbin Mei static int msdc_of_clock_parse(struct platform_device *pdev,
2621f5eccd94SWenbin Mei struct msdc_host *host)
2622f5eccd94SWenbin Mei {
2623f5eccd94SWenbin Mei int ret;
2624f5eccd94SWenbin Mei
2625f5eccd94SWenbin Mei host->src_clk = devm_clk_get(&pdev->dev, "source");
2626f5eccd94SWenbin Mei if (IS_ERR(host->src_clk))
2627f5eccd94SWenbin Mei return PTR_ERR(host->src_clk);
2628f5eccd94SWenbin Mei
2629f5eccd94SWenbin Mei host->h_clk = devm_clk_get(&pdev->dev, "hclk");
2630f5eccd94SWenbin Mei if (IS_ERR(host->h_clk))
2631f5eccd94SWenbin Mei return PTR_ERR(host->h_clk);
2632f5eccd94SWenbin Mei
2633f5eccd94SWenbin Mei host->bus_clk = devm_clk_get_optional(&pdev->dev, "bus_clk");
2634f5eccd94SWenbin Mei if (IS_ERR(host->bus_clk))
2635f5eccd94SWenbin Mei host->bus_clk = NULL;
2636f5eccd94SWenbin Mei
2637f5eccd94SWenbin Mei /*source clock control gate is optional clock*/
2638f5eccd94SWenbin Mei host->src_clk_cg = devm_clk_get_optional(&pdev->dev, "source_cg");
2639f5eccd94SWenbin Mei if (IS_ERR(host->src_clk_cg))
2640996be7b7SAngeloGioacchino Del Regno return PTR_ERR(host->src_clk_cg);
2641f5eccd94SWenbin Mei
2642e5e8b224SAngeloGioacchino Del Regno /*
2643e5e8b224SAngeloGioacchino Del Regno * Fallback for legacy device-trees: src_clk and HCLK use the same
2644e5e8b224SAngeloGioacchino Del Regno * bit to control gating but they are parented to a different mux,
2645e5e8b224SAngeloGioacchino Del Regno * hence if our intention is to gate only the source, required
2646e5e8b224SAngeloGioacchino Del Regno * during a clk mode switch to avoid hw hangs, we need to gate
2647e5e8b224SAngeloGioacchino Del Regno * its parent (specified as a different clock only on new DTs).
2648e5e8b224SAngeloGioacchino Del Regno */
2649e5e8b224SAngeloGioacchino Del Regno if (!host->src_clk_cg) {
2650e5e8b224SAngeloGioacchino Del Regno host->src_clk_cg = clk_get_parent(host->src_clk);
2651e5e8b224SAngeloGioacchino Del Regno if (IS_ERR(host->src_clk_cg))
2652e5e8b224SAngeloGioacchino Del Regno return PTR_ERR(host->src_clk_cg);
2653e5e8b224SAngeloGioacchino Del Regno }
2654e5e8b224SAngeloGioacchino Del Regno
2655c61bfb1cSGaosheng Cui /* If present, always enable for this clock gate */
2656c61bfb1cSGaosheng Cui host->sys_clk_cg = devm_clk_get_optional_enabled(&pdev->dev, "sys_cg");
2657f5eccd94SWenbin Mei if (IS_ERR(host->sys_clk_cg))
2658f5eccd94SWenbin Mei host->sys_clk_cg = NULL;
2659f5eccd94SWenbin Mei
2660f5eccd94SWenbin Mei host->bulk_clks[0].id = "pclk_cg";
2661f5eccd94SWenbin Mei host->bulk_clks[1].id = "axi_cg";
2662f5eccd94SWenbin Mei host->bulk_clks[2].id = "ahb_cg";
2663f5eccd94SWenbin Mei ret = devm_clk_bulk_get_optional(&pdev->dev, MSDC_NR_CLOCKS,
2664f5eccd94SWenbin Mei host->bulk_clks);
2665f5eccd94SWenbin Mei if (ret) {
2666f5eccd94SWenbin Mei dev_err(&pdev->dev, "Cannot get pclk/axi/ahb clock gates\n");
2667f5eccd94SWenbin Mei return ret;
2668f5eccd94SWenbin Mei }
2669f5eccd94SWenbin Mei
2670f5eccd94SWenbin Mei return 0;
2671f5eccd94SWenbin Mei }
2672f5eccd94SWenbin Mei
msdc_drv_probe(struct platform_device * pdev)267320848903SChaotian Jing static int msdc_drv_probe(struct platform_device *pdev)
267420848903SChaotian Jing {
267520848903SChaotian Jing struct mmc_host *mmc;
267620848903SChaotian Jing struct msdc_host *host;
267720848903SChaotian Jing struct resource *res;
267820848903SChaotian Jing int ret;
267920848903SChaotian Jing
268020848903SChaotian Jing if (!pdev->dev.of_node) {
268120848903SChaotian Jing dev_err(&pdev->dev, "No DT found\n");
268220848903SChaotian Jing return -EINVAL;
268320848903SChaotian Jing }
2684762d491aSChaotian Jing
268520848903SChaotian Jing /* Allocate MMC host for this device */
2686a8ece748SRosen Penev mmc = devm_mmc_alloc_host(&pdev->dev, sizeof(struct msdc_host));
268720848903SChaotian Jing if (!mmc)
268820848903SChaotian Jing return -ENOMEM;
268920848903SChaotian Jing
269020848903SChaotian Jing host = mmc_priv(mmc);
269120848903SChaotian Jing ret = mmc_of_parse(mmc);
269220848903SChaotian Jing if (ret)
2693a8ece748SRosen Penev return ret;
269420848903SChaotian Jing
2695bc068d38SYangtao Li host->base = devm_platform_ioremap_resource(pdev, 0);
2696a8ece748SRosen Penev if (IS_ERR(host->base))
2697a8ece748SRosen Penev return PTR_ERR(host->base);
269820848903SChaotian Jing
2699a2e6d1f6SChaotian Jing res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
2700b65be635SFabien Parent if (res) {
2701a2e6d1f6SChaotian Jing host->top_base = devm_ioremap_resource(&pdev->dev, res);
2702a2e6d1f6SChaotian Jing if (IS_ERR(host->top_base))
2703a2e6d1f6SChaotian Jing host->top_base = NULL;
2704b65be635SFabien Parent }
2705a2e6d1f6SChaotian Jing
270620848903SChaotian Jing ret = mmc_regulator_get_supply(mmc);
27072f98ef63SWolfram Sang if (ret)
2708a8ece748SRosen Penev return ret;
270920848903SChaotian Jing
2710f5eccd94SWenbin Mei ret = msdc_of_clock_parse(pdev, host);
2711f5eccd94SWenbin Mei if (ret)
2712a8ece748SRosen Penev return ret;
27133c1a8844SChaotian Jing
2714855d388dSWenbin Mei host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev,
2715855d388dSWenbin Mei "hrst");
2716a8ece748SRosen Penev if (IS_ERR(host->reset))
2717a8ece748SRosen Penev return PTR_ERR(host->reset);
2718855d388dSWenbin Mei
27197b438d03SMengqi Zhang /* only eMMC has crypto property */
27207b438d03SMengqi Zhang if (!(mmc->caps2 & MMC_CAP2_NO_MMC)) {
27217b438d03SMengqi Zhang host->crypto_clk = devm_clk_get_optional(&pdev->dev, "crypto");
27227b438d03SMengqi Zhang if (IS_ERR(host->crypto_clk))
27237e0ccc28SRosen Penev return PTR_ERR(host->crypto_clk);
2724543d8315SAndy-ld Lu else if (host->crypto_clk)
27257b438d03SMengqi Zhang mmc->caps2 |= MMC_CAP2_CRYPTO;
27267b438d03SMengqi Zhang }
27277b438d03SMengqi Zhang
272820848903SChaotian Jing host->irq = platform_get_irq(pdev, 0);
2729a8ece748SRosen Penev if (host->irq < 0)
2730a8ece748SRosen Penev return host->irq;
273120848903SChaotian Jing
273220848903SChaotian Jing host->pinctrl = devm_pinctrl_get(&pdev->dev);
2733a8ece748SRosen Penev if (IS_ERR(host->pinctrl))
2734a8ece748SRosen Penev return dev_err_probe(&pdev->dev, PTR_ERR(host->pinctrl),
2735a8ece748SRosen Penev "Cannot find pinctrl");
273620848903SChaotian Jing
273720848903SChaotian Jing host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
273820848903SChaotian Jing if (IS_ERR(host->pins_default)) {
273920848903SChaotian Jing dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
2740a8ece748SRosen Penev return PTR_ERR(host->pins_default);
274120848903SChaotian Jing }
274220848903SChaotian Jing
274320848903SChaotian Jing host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
274420848903SChaotian Jing if (IS_ERR(host->pins_uhs)) {
274520848903SChaotian Jing dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
2746a8ece748SRosen Penev return PTR_ERR(host->pins_uhs);
274720848903SChaotian Jing }
274820848903SChaotian Jing
2749527f36f5SAxe Yang /* Support for SDIO eint irq ? */
2750527f36f5SAxe Yang if ((mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ) && (mmc->pm_caps & MMC_PM_KEEP_POWER)) {
2751a3332b7aSDouglas Anderson host->eint_irq = platform_get_irq_byname_optional(pdev, "sdio_wakeup");
2752527f36f5SAxe Yang if (host->eint_irq > 0) {
2753527f36f5SAxe Yang host->pins_eint = pinctrl_lookup_state(host->pinctrl, "state_eint");
2754527f36f5SAxe Yang if (IS_ERR(host->pins_eint)) {
2755527f36f5SAxe Yang dev_err(&pdev->dev, "Cannot find pinctrl eint!\n");
2756527f36f5SAxe Yang host->pins_eint = NULL;
2757527f36f5SAxe Yang } else {
2758527f36f5SAxe Yang device_init_wakeup(&pdev->dev, true);
2759527f36f5SAxe Yang }
2760527f36f5SAxe Yang }
2761527f36f5SAxe Yang }
2762527f36f5SAxe Yang
27631ede5cb8Syong mao msdc_of_property_parse(pdev, host);
27646397b7f5SChaotian Jing
276520848903SChaotian Jing host->dev = &pdev->dev;
2766909b3456SRyder Lee host->dev_comp = of_device_get_match_data(&pdev->dev);
276720848903SChaotian Jing host->src_clk_freq = clk_get_rate(host->src_clk);
276820848903SChaotian Jing /* Set host parameters to mmc */
276920848903SChaotian Jing mmc->ops = &mt_msdc_ops;
2770762d491aSChaotian Jing if (host->dev_comp->clk_div_bits == 8)
277140ceda09Syong mao mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
2772762d491aSChaotian Jing else
2773762d491aSChaotian Jing mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
277420848903SChaotian Jing
2775d087bde5SNeilBrown if (!(mmc->caps & MMC_CAP_NONREMOVABLE) &&
2776d087bde5SNeilBrown !mmc_can_gpio_cd(mmc) &&
2777d087bde5SNeilBrown host->dev_comp->use_internal_cd) {
2778d087bde5SNeilBrown /*
2779d087bde5SNeilBrown * Is removable but no GPIO declared, so
2780d087bde5SNeilBrown * use internal functionality.
2781d087bde5SNeilBrown */
2782d087bde5SNeilBrown host->internal_cd = true;
2783d087bde5SNeilBrown }
2784d087bde5SNeilBrown
27855215b2e9Sjjian zhou if (mmc->caps & MMC_CAP_SDIO_IRQ)
27865215b2e9Sjjian zhou mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
27875215b2e9Sjjian zhou
27881be64c79SUlf Hansson mmc->caps |= MMC_CAP_CMD23;
278988bd652bSChun-Hung Wu if (host->cqhci)
279088bd652bSChun-Hung Wu mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
279120848903SChaotian Jing /* MMC core transfer sizes tunable parameters */
279220848903SChaotian Jing mmc->max_segs = MAX_BD_NUM;
27936ef042bdSChaotian Jing if (host->dev_comp->support_64g)
27946ef042bdSChaotian Jing mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT;
27956ef042bdSChaotian Jing else
279620848903SChaotian Jing mmc->max_seg_size = BDMA_DESC_BUFLEN;
279720848903SChaotian Jing mmc->max_blk_size = 2048;
279820848903SChaotian Jing mmc->max_req_size = 512 * 1024;
279920848903SChaotian Jing mmc->max_blk_count = mmc->max_req_size / 512;
28002a9bde19SChaotian Jing if (host->dev_comp->support_64g)
28012a9bde19SChaotian Jing host->dma_mask = DMA_BIT_MASK(36);
28022a9bde19SChaotian Jing else
280320848903SChaotian Jing host->dma_mask = DMA_BIT_MASK(32);
280420848903SChaotian Jing mmc_dev(mmc)->dma_mask = &host->dma_mask;
280520848903SChaotian Jing
2806e8a1ff65SWenbin Mei host->timeout_clks = 3 * 1048576;
2807e8a1ff65SWenbin Mei host->dma.gpd = dma_alloc_coherent(&pdev->dev,
2808e8a1ff65SWenbin Mei 2 * sizeof(struct mt_gpdma_desc),
2809e8a1ff65SWenbin Mei &host->dma.gpd_addr, GFP_KERNEL);
2810e8a1ff65SWenbin Mei host->dma.bd = dma_alloc_coherent(&pdev->dev,
2811e8a1ff65SWenbin Mei MAX_BD_NUM * sizeof(struct mt_bdma_desc),
2812e8a1ff65SWenbin Mei &host->dma.bd_addr, GFP_KERNEL);
2813e8a1ff65SWenbin Mei if (!host->dma.gpd || !host->dma.bd) {
2814e8a1ff65SWenbin Mei ret = -ENOMEM;
2815e8a1ff65SWenbin Mei goto release_mem;
2816e8a1ff65SWenbin Mei }
2817e8a1ff65SWenbin Mei msdc_init_gpd_bd(host, &host->dma);
2818e8a1ff65SWenbin Mei INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
2819e8a1ff65SWenbin Mei spin_lock_init(&host->lock);
2820e8a1ff65SWenbin Mei
2821e8a1ff65SWenbin Mei platform_set_drvdata(pdev, mmc);
2822ffaea6ebSAngeloGioacchino Del Regno ret = msdc_ungate_clock(host);
2823ffaea6ebSAngeloGioacchino Del Regno if (ret) {
2824ffaea6ebSAngeloGioacchino Del Regno dev_err(&pdev->dev, "Cannot ungate clocks!\n");
282506b7f929SAndy-ld Lu goto release_clk;
2826ffaea6ebSAngeloGioacchino Del Regno }
2827e8a1ff65SWenbin Mei msdc_init_hw(host);
2828e8a1ff65SWenbin Mei
282988bd652bSChun-Hung Wu if (mmc->caps2 & MMC_CAP2_CQE) {
28300caf60c4SAmey Narkhede host->cq_host = devm_kzalloc(mmc->parent,
283188bd652bSChun-Hung Wu sizeof(*host->cq_host),
283288bd652bSChun-Hung Wu GFP_KERNEL);
283388bd652bSChun-Hung Wu if (!host->cq_host) {
283488bd652bSChun-Hung Wu ret = -ENOMEM;
283506b7f929SAndy-ld Lu goto release;
283688bd652bSChun-Hung Wu }
283788bd652bSChun-Hung Wu host->cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
283888bd652bSChun-Hung Wu host->cq_host->mmio = host->base + 0x800;
283988bd652bSChun-Hung Wu host->cq_host->ops = &msdc_cmdq_ops;
284088bd652bSChun-Hung Wu ret = cqhci_init(host->cq_host, mmc, true);
284188bd652bSChun-Hung Wu if (ret)
284206b7f929SAndy-ld Lu goto release;
284388bd652bSChun-Hung Wu mmc->max_segs = 128;
284488bd652bSChun-Hung Wu /* cqhci 16bit length */
284588bd652bSChun-Hung Wu /* 0 size, means 65536 so we don't have to -1 here */
284688bd652bSChun-Hung Wu mmc->max_seg_size = 64 * 1024;
2847f2764e1fSWenbin Mei /* Reduce CIT to 0x40 that corresponds to 2.35us */
2848f2764e1fSWenbin Mei msdc_cqe_cit_cal(host, 2350);
284988bd652bSChun-Hung Wu }
285088bd652bSChun-Hung Wu
285120848903SChaotian Jing ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
285242edb0d5SNeilBrown IRQF_TRIGGER_NONE, pdev->name, host);
285320848903SChaotian Jing if (ret)
285420848903SChaotian Jing goto release;
285520848903SChaotian Jing
28564b8a43e9SChaotian Jing pm_runtime_set_active(host->dev);
28574b8a43e9SChaotian Jing pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
28584b8a43e9SChaotian Jing pm_runtime_use_autosuspend(host->dev);
28594b8a43e9SChaotian Jing pm_runtime_enable(host->dev);
286020848903SChaotian Jing ret = mmc_add_host(mmc);
28614b8a43e9SChaotian Jing
286220848903SChaotian Jing if (ret)
28634b8a43e9SChaotian Jing goto end;
286420848903SChaotian Jing
286520848903SChaotian Jing return 0;
28664b8a43e9SChaotian Jing end:
28674b8a43e9SChaotian Jing pm_runtime_disable(host->dev);
286820848903SChaotian Jing release:
286920848903SChaotian Jing msdc_deinit_hw(host);
287006b7f929SAndy-ld Lu release_clk:
287120848903SChaotian Jing msdc_gate_clock(host);
287206b7f929SAndy-ld Lu platform_set_drvdata(pdev, NULL);
287320848903SChaotian Jing release_mem:
28742956429cSJoe Hattori device_init_wakeup(&pdev->dev, false);
287520848903SChaotian Jing if (host->dma.gpd)
287620848903SChaotian Jing dma_free_coherent(&pdev->dev,
287762b0d27aSChaotian Jing 2 * sizeof(struct mt_gpdma_desc),
287820848903SChaotian Jing host->dma.gpd, host->dma.gpd_addr);
287920848903SChaotian Jing if (host->dma.bd)
288020848903SChaotian Jing dma_free_coherent(&pdev->dev,
288120848903SChaotian Jing MAX_BD_NUM * sizeof(struct mt_bdma_desc),
288220848903SChaotian Jing host->dma.bd, host->dma.bd_addr);
288320848903SChaotian Jing return ret;
288420848903SChaotian Jing }
288520848903SChaotian Jing
msdc_drv_remove(struct platform_device * pdev)288619334c53SYangtao Li static void msdc_drv_remove(struct platform_device *pdev)
288720848903SChaotian Jing {
288820848903SChaotian Jing struct mmc_host *mmc;
288920848903SChaotian Jing struct msdc_host *host;
289020848903SChaotian Jing
289120848903SChaotian Jing mmc = platform_get_drvdata(pdev);
289220848903SChaotian Jing host = mmc_priv(mmc);
289320848903SChaotian Jing
28944b8a43e9SChaotian Jing pm_runtime_get_sync(host->dev);
28954b8a43e9SChaotian Jing
289620848903SChaotian Jing platform_set_drvdata(pdev, NULL);
28970caf60c4SAmey Narkhede mmc_remove_host(mmc);
289820848903SChaotian Jing msdc_deinit_hw(host);
289920848903SChaotian Jing msdc_gate_clock(host);
290020848903SChaotian Jing
29014b8a43e9SChaotian Jing pm_runtime_disable(host->dev);
29024b8a43e9SChaotian Jing pm_runtime_put_noidle(host->dev);
290320848903SChaotian Jing dma_free_coherent(&pdev->dev,
290416f2e0c6SPhong LE 2 * sizeof(struct mt_gpdma_desc),
290520848903SChaotian Jing host->dma.gpd, host->dma.gpd_addr);
290620848903SChaotian Jing dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
290720848903SChaotian Jing host->dma.bd, host->dma.bd_addr);
29082956429cSJoe Hattori device_init_wakeup(&pdev->dev, false);
290920848903SChaotian Jing }
291020848903SChaotian Jing
msdc_save_reg(struct msdc_host * host)29114b8a43e9SChaotian Jing static void msdc_save_reg(struct msdc_host *host)
29124b8a43e9SChaotian Jing {
291339add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
291439add252SChaotian Jing
29154b8a43e9SChaotian Jing host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
29164b8a43e9SChaotian Jing host->save_para.iocon = readl(host->base + MSDC_IOCON);
29174b8a43e9SChaotian Jing host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
29184b8a43e9SChaotian Jing host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
29194b8a43e9SChaotian Jing host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
29202fea5819SChaotian Jing host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
29216397b7f5SChaotian Jing host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
29221ede5cb8Syong mao host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
29236397b7f5SChaotian Jing host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
2924c8609b22SChaotian Jing host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
2925d9dcbfc8SChaotian Jing host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
2926a2e6d1f6SChaotian Jing if (host->top_base) {
2927a2e6d1f6SChaotian Jing host->save_para.emmc_top_control =
2928a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CONTROL);
2929a2e6d1f6SChaotian Jing host->save_para.emmc_top_cmd =
2930a2e6d1f6SChaotian Jing readl(host->top_base + EMMC_TOP_CMD);
2931a2e6d1f6SChaotian Jing host->save_para.emmc50_pad_ds_tune =
2932a2e6d1f6SChaotian Jing readl(host->top_base + EMMC50_PAD_DS_TUNE);
2933a2e6d1f6SChaotian Jing } else {
2934a2e6d1f6SChaotian Jing host->save_para.pad_tune = readl(host->base + tune_reg);
2935a2e6d1f6SChaotian Jing }
29364b8a43e9SChaotian Jing }
29374b8a43e9SChaotian Jing
msdc_restore_reg(struct msdc_host * host)29384b8a43e9SChaotian Jing static void msdc_restore_reg(struct msdc_host *host)
29394b8a43e9SChaotian Jing {
29400caf60c4SAmey Narkhede struct mmc_host *mmc = mmc_from_priv(host);
294139add252SChaotian Jing u32 tune_reg = host->dev_comp->pad_tune_reg;
294239add252SChaotian Jing
29434b8a43e9SChaotian Jing writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
29444b8a43e9SChaotian Jing writel(host->save_para.iocon, host->base + MSDC_IOCON);
29454b8a43e9SChaotian Jing writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
29464b8a43e9SChaotian Jing writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
29474b8a43e9SChaotian Jing writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
29482fea5819SChaotian Jing writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
29496397b7f5SChaotian Jing writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
29501ede5cb8Syong mao writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
29516397b7f5SChaotian Jing writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
2952c8609b22SChaotian Jing writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
2953d9dcbfc8SChaotian Jing writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
2954a2e6d1f6SChaotian Jing if (host->top_base) {
2955a2e6d1f6SChaotian Jing writel(host->save_para.emmc_top_control,
2956a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CONTROL);
2957a2e6d1f6SChaotian Jing writel(host->save_para.emmc_top_cmd,
2958a2e6d1f6SChaotian Jing host->top_base + EMMC_TOP_CMD);
2959a2e6d1f6SChaotian Jing writel(host->save_para.emmc50_pad_ds_tune,
2960a2e6d1f6SChaotian Jing host->top_base + EMMC50_PAD_DS_TUNE);
2961a2e6d1f6SChaotian Jing } else {
2962a2e6d1f6SChaotian Jing writel(host->save_para.pad_tune, host->base + tune_reg);
2963a2e6d1f6SChaotian Jing }
29641c81d69dSUlf Hansson
29650caf60c4SAmey Narkhede if (sdio_irq_claimed(mmc))
29661c81d69dSUlf Hansson __msdc_enable_sdio_irq(host, 1);
29674b8a43e9SChaotian Jing }
29684b8a43e9SChaotian Jing
msdc_runtime_suspend(struct device * dev)2969c0d638a0SArnd Bergmann static int __maybe_unused msdc_runtime_suspend(struct device *dev)
29704b8a43e9SChaotian Jing {
29714b8a43e9SChaotian Jing struct mmc_host *mmc = dev_get_drvdata(dev);
29724b8a43e9SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
29734b8a43e9SChaotian Jing
29744b8a43e9SChaotian Jing msdc_save_reg(host);
2975527f36f5SAxe Yang
2976527f36f5SAxe Yang if (sdio_irq_claimed(mmc)) {
2977527f36f5SAxe Yang if (host->pins_eint) {
2978527f36f5SAxe Yang disable_irq(host->irq);
2979527f36f5SAxe Yang pinctrl_select_state(host->pinctrl, host->pins_eint);
2980527f36f5SAxe Yang }
2981527f36f5SAxe Yang
2982527f36f5SAxe Yang __msdc_enable_sdio_irq(host, 0);
2983527f36f5SAxe Yang }
29844b8a43e9SChaotian Jing msdc_gate_clock(host);
29854b8a43e9SChaotian Jing return 0;
29864b8a43e9SChaotian Jing }
29874b8a43e9SChaotian Jing
msdc_runtime_resume(struct device * dev)2988c0d638a0SArnd Bergmann static int __maybe_unused msdc_runtime_resume(struct device *dev)
29894b8a43e9SChaotian Jing {
29904b8a43e9SChaotian Jing struct mmc_host *mmc = dev_get_drvdata(dev);
29914b8a43e9SChaotian Jing struct msdc_host *host = mmc_priv(mmc);
2992ffaea6ebSAngeloGioacchino Del Regno int ret;
29934b8a43e9SChaotian Jing
2994ffaea6ebSAngeloGioacchino Del Regno ret = msdc_ungate_clock(host);
2995ffaea6ebSAngeloGioacchino Del Regno if (ret)
2996ffaea6ebSAngeloGioacchino Del Regno return ret;
2997ffaea6ebSAngeloGioacchino Del Regno
29984b8a43e9SChaotian Jing msdc_restore_reg(host);
2999527f36f5SAxe Yang
3000527f36f5SAxe Yang if (sdio_irq_claimed(mmc) && host->pins_eint) {
3001527f36f5SAxe Yang pinctrl_select_state(host->pinctrl, host->pins_uhs);
3002527f36f5SAxe Yang enable_irq(host->irq);
3003527f36f5SAxe Yang }
30044b8a43e9SChaotian Jing return 0;
30054b8a43e9SChaotian Jing }
3006c0a2074aSWenbin Mei
msdc_suspend(struct device * dev)3007c0d638a0SArnd Bergmann static int __maybe_unused msdc_suspend(struct device *dev)
3008c0a2074aSWenbin Mei {
3009c0a2074aSWenbin Mei struct mmc_host *mmc = dev_get_drvdata(dev);
3010527f36f5SAxe Yang struct msdc_host *host = mmc_priv(mmc);
3011c0a2074aSWenbin Mei int ret;
3012cc5d1692SWenbin Mei u32 val;
3013c0a2074aSWenbin Mei
3014c0a2074aSWenbin Mei if (mmc->caps2 & MMC_CAP2_CQE) {
3015c0a2074aSWenbin Mei ret = cqhci_suspend(mmc);
3016c0a2074aSWenbin Mei if (ret)
3017c0a2074aSWenbin Mei return ret;
3018cc5d1692SWenbin Mei val = readl(host->base + MSDC_INT);
3019cc5d1692SWenbin Mei writel(val, host->base + MSDC_INT);
3020c0a2074aSWenbin Mei }
3021c0a2074aSWenbin Mei
3022527f36f5SAxe Yang /*
3023527f36f5SAxe Yang * Bump up runtime PM usage counter otherwise dev->power.needs_force_resume will
3024527f36f5SAxe Yang * not be marked as 1, pm_runtime_force_resume() will go out directly.
3025527f36f5SAxe Yang */
3026527f36f5SAxe Yang if (sdio_irq_claimed(mmc) && host->pins_eint)
3027527f36f5SAxe Yang pm_runtime_get_noresume(dev);
3028527f36f5SAxe Yang
3029c0a2074aSWenbin Mei return pm_runtime_force_suspend(dev);
3030c0a2074aSWenbin Mei }
3031c0a2074aSWenbin Mei
msdc_resume(struct device * dev)3032c0d638a0SArnd Bergmann static int __maybe_unused msdc_resume(struct device *dev)
3033c0a2074aSWenbin Mei {
3034527f36f5SAxe Yang struct mmc_host *mmc = dev_get_drvdata(dev);
3035527f36f5SAxe Yang struct msdc_host *host = mmc_priv(mmc);
3036527f36f5SAxe Yang
3037527f36f5SAxe Yang if (sdio_irq_claimed(mmc) && host->pins_eint)
3038527f36f5SAxe Yang pm_runtime_put_noidle(dev);
3039527f36f5SAxe Yang
3040c0a2074aSWenbin Mei return pm_runtime_force_resume(dev);
3041c0a2074aSWenbin Mei }
30424b8a43e9SChaotian Jing
30434b8a43e9SChaotian Jing static const struct dev_pm_ops msdc_dev_pm_ops = {
3044c0a2074aSWenbin Mei SET_SYSTEM_SLEEP_PM_OPS(msdc_suspend, msdc_resume)
30454b8a43e9SChaotian Jing SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
30464b8a43e9SChaotian Jing };
30474b8a43e9SChaotian Jing
304820848903SChaotian Jing static struct platform_driver mt_msdc_driver = {
304920848903SChaotian Jing .probe = msdc_drv_probe,
305019334c53SYangtao Li .remove_new = msdc_drv_remove,
305120848903SChaotian Jing .driver = {
305220848903SChaotian Jing .name = "mtk-msdc",
305321b2cec6SDouglas Anderson .probe_type = PROBE_PREFER_ASYNCHRONOUS,
305420848903SChaotian Jing .of_match_table = msdc_of_ids,
30554b8a43e9SChaotian Jing .pm = &msdc_dev_pm_ops,
305620848903SChaotian Jing },
305720848903SChaotian Jing };
305820848903SChaotian Jing
305920848903SChaotian Jing module_platform_driver(mt_msdc_driver);
306020848903SChaotian Jing MODULE_LICENSE("GPL v2");
306120848903SChaotian Jing MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");
3062