1c3665006SThomas Abraham /* 2c3665006SThomas Abraham * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver 3c3665006SThomas Abraham * 4c3665006SThomas Abraham * Copyright (C) 2012, Samsung Electronics Co., Ltd. 5c3665006SThomas Abraham * 6c3665006SThomas Abraham * This program is free software; you can redistribute it and/or modify 7c3665006SThomas Abraham * it under the terms of the GNU General Public License as published by 8c3665006SThomas Abraham * the Free Software Foundation; either version 2 of the License, or 9c3665006SThomas Abraham * (at your option) any later version. 10c3665006SThomas Abraham */ 11c3665006SThomas Abraham 12c3665006SThomas Abraham #include <linux/module.h> 13c3665006SThomas Abraham #include <linux/platform_device.h> 14c3665006SThomas Abraham #include <linux/clk.h> 15c3665006SThomas Abraham #include <linux/mmc/host.h> 16c3665006SThomas Abraham #include <linux/mmc/dw_mmc.h> 17c537a1c5SSeungwon Jeon #include <linux/mmc/mmc.h> 18c3665006SThomas Abraham #include <linux/of.h> 19c3665006SThomas Abraham #include <linux/of_gpio.h> 20c537a1c5SSeungwon Jeon #include <linux/slab.h> 21c3665006SThomas Abraham 22c3665006SThomas Abraham #include "dw_mmc.h" 23c3665006SThomas Abraham #include "dw_mmc-pltfm.h" 240b5fce48SSeungwon Jeon #include "dw_mmc-exynos.h" 25c6d9dedaSSeungwon Jeon 26c3665006SThomas Abraham /* Variations in Exynos specific dw-mshc controller */ 27c3665006SThomas Abraham enum dw_mci_exynos_type { 28c3665006SThomas Abraham DW_MCI_TYPE_EXYNOS4210, 29c3665006SThomas Abraham DW_MCI_TYPE_EXYNOS4412, 30c3665006SThomas Abraham DW_MCI_TYPE_EXYNOS5250, 3100fd041bSYuvaraj Kumar C D DW_MCI_TYPE_EXYNOS5420, 326bce431cSYuvaraj Kumar C D DW_MCI_TYPE_EXYNOS5420_SMU, 3389ad2be7SAbhilash Kesavan DW_MCI_TYPE_EXYNOS7, 3489ad2be7SAbhilash Kesavan DW_MCI_TYPE_EXYNOS7_SMU, 35c3665006SThomas Abraham }; 36c3665006SThomas Abraham 37c3665006SThomas Abraham /* Exynos implementation specific driver private data */ 38c3665006SThomas Abraham struct dw_mci_exynos_priv_data { 39c3665006SThomas Abraham enum dw_mci_exynos_type ctrl_type; 40c3665006SThomas Abraham u8 ciu_div; 41c3665006SThomas Abraham u32 sdr_timing; 42c3665006SThomas Abraham u32 ddr_timing; 43c6d9dedaSSeungwon Jeon u32 cur_speed; 44c3665006SThomas Abraham }; 45c3665006SThomas Abraham 46c3665006SThomas Abraham static struct dw_mci_exynos_compatible { 47c3665006SThomas Abraham char *compatible; 48c3665006SThomas Abraham enum dw_mci_exynos_type ctrl_type; 49c3665006SThomas Abraham } exynos_compat[] = { 50c3665006SThomas Abraham { 51c3665006SThomas Abraham .compatible = "samsung,exynos4210-dw-mshc", 52c3665006SThomas Abraham .ctrl_type = DW_MCI_TYPE_EXYNOS4210, 53c3665006SThomas Abraham }, { 54c3665006SThomas Abraham .compatible = "samsung,exynos4412-dw-mshc", 55c3665006SThomas Abraham .ctrl_type = DW_MCI_TYPE_EXYNOS4412, 56c3665006SThomas Abraham }, { 57c3665006SThomas Abraham .compatible = "samsung,exynos5250-dw-mshc", 58c3665006SThomas Abraham .ctrl_type = DW_MCI_TYPE_EXYNOS5250, 5900fd041bSYuvaraj Kumar C D }, { 6000fd041bSYuvaraj Kumar C D .compatible = "samsung,exynos5420-dw-mshc", 6100fd041bSYuvaraj Kumar C D .ctrl_type = DW_MCI_TYPE_EXYNOS5420, 626bce431cSYuvaraj Kumar C D }, { 636bce431cSYuvaraj Kumar C D .compatible = "samsung,exynos5420-dw-mshc-smu", 646bce431cSYuvaraj Kumar C D .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU, 6589ad2be7SAbhilash Kesavan }, { 6689ad2be7SAbhilash Kesavan .compatible = "samsung,exynos7-dw-mshc", 6789ad2be7SAbhilash Kesavan .ctrl_type = DW_MCI_TYPE_EXYNOS7, 6889ad2be7SAbhilash Kesavan }, { 6989ad2be7SAbhilash Kesavan .compatible = "samsung,exynos7-dw-mshc-smu", 7089ad2be7SAbhilash Kesavan .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU, 71c3665006SThomas Abraham }, 72c3665006SThomas Abraham }; 73c3665006SThomas Abraham 74c3665006SThomas Abraham static int dw_mci_exynos_priv_init(struct dw_mci *host) 75c3665006SThomas Abraham { 76e6c784edSYuvaraj Kumar C D struct dw_mci_exynos_priv_data *priv = host->priv; 77c3665006SThomas Abraham 7889ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU || 7989ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) { 806bce431cSYuvaraj Kumar C D mci_writel(host, MPSBEGIN0, 0); 810b5fce48SSeungwon Jeon mci_writel(host, MPSEND0, SDMMC_ENDING_SEC_NR_MAX); 820b5fce48SSeungwon Jeon mci_writel(host, MPSCTRL0, SDMMC_MPSCTRL_SECURE_WRITE_BIT | 830b5fce48SSeungwon Jeon SDMMC_MPSCTRL_NON_SECURE_READ_BIT | 840b5fce48SSeungwon Jeon SDMMC_MPSCTRL_VALID | 850b5fce48SSeungwon Jeon SDMMC_MPSCTRL_NON_SECURE_WRITE_BIT); 866bce431cSYuvaraj Kumar C D } 876bce431cSYuvaraj Kumar C D 88c3665006SThomas Abraham return 0; 89c3665006SThomas Abraham } 90c3665006SThomas Abraham 91c3665006SThomas Abraham static int dw_mci_exynos_setup_clock(struct dw_mci *host) 92c3665006SThomas Abraham { 93c3665006SThomas Abraham struct dw_mci_exynos_priv_data *priv = host->priv; 94c3665006SThomas Abraham 95a2a1fed8SSeungwon Jeon host->bus_hz /= (priv->ciu_div + 1); 96a2a1fed8SSeungwon Jeon 97c3665006SThomas Abraham return 0; 98c3665006SThomas Abraham } 99c3665006SThomas Abraham 100e2c63599SDoug Anderson #ifdef CONFIG_PM_SLEEP 101e2c63599SDoug Anderson static int dw_mci_exynos_suspend(struct device *dev) 102e2c63599SDoug Anderson { 103e2c63599SDoug Anderson struct dw_mci *host = dev_get_drvdata(dev); 104e2c63599SDoug Anderson 105e2c63599SDoug Anderson return dw_mci_suspend(host); 106e2c63599SDoug Anderson } 107e2c63599SDoug Anderson 108e2c63599SDoug Anderson static int dw_mci_exynos_resume(struct device *dev) 109e2c63599SDoug Anderson { 110e2c63599SDoug Anderson struct dw_mci *host = dev_get_drvdata(dev); 111e2c63599SDoug Anderson 1126bce431cSYuvaraj Kumar C D dw_mci_exynos_priv_init(host); 113e2c63599SDoug Anderson return dw_mci_resume(host); 114e2c63599SDoug Anderson } 115e2c63599SDoug Anderson 116e2c63599SDoug Anderson /** 117e2c63599SDoug Anderson * dw_mci_exynos_resume_noirq - Exynos-specific resume code 118e2c63599SDoug Anderson * 119e2c63599SDoug Anderson * On exynos5420 there is a silicon errata that will sometimes leave the 120e2c63599SDoug Anderson * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate 121e2c63599SDoug Anderson * that it fired and we can clear it by writing a 1 back. Clear it to prevent 122e2c63599SDoug Anderson * interrupts from going off constantly. 123e2c63599SDoug Anderson * 124e2c63599SDoug Anderson * We run this code on all exynos variants because it doesn't hurt. 125e2c63599SDoug Anderson */ 126e2c63599SDoug Anderson 127e2c63599SDoug Anderson static int dw_mci_exynos_resume_noirq(struct device *dev) 128e2c63599SDoug Anderson { 129e2c63599SDoug Anderson struct dw_mci *host = dev_get_drvdata(dev); 13089ad2be7SAbhilash Kesavan struct dw_mci_exynos_priv_data *priv = host->priv; 131e2c63599SDoug Anderson u32 clksel; 132e2c63599SDoug Anderson 13389ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 13489ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 13589ad2be7SAbhilash Kesavan clksel = mci_readl(host, CLKSEL64); 13689ad2be7SAbhilash Kesavan else 137e2c63599SDoug Anderson clksel = mci_readl(host, CLKSEL); 13889ad2be7SAbhilash Kesavan 13989ad2be7SAbhilash Kesavan if (clksel & SDMMC_CLKSEL_WAKEUP_INT) { 14089ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 14189ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 14289ad2be7SAbhilash Kesavan mci_writel(host, CLKSEL64, clksel); 14389ad2be7SAbhilash Kesavan else 144e2c63599SDoug Anderson mci_writel(host, CLKSEL, clksel); 14589ad2be7SAbhilash Kesavan } 146e2c63599SDoug Anderson 147e2c63599SDoug Anderson return 0; 148e2c63599SDoug Anderson } 149e2c63599SDoug Anderson #else 150e2c63599SDoug Anderson #define dw_mci_exynos_suspend NULL 151e2c63599SDoug Anderson #define dw_mci_exynos_resume NULL 152e2c63599SDoug Anderson #define dw_mci_exynos_resume_noirq NULL 153e2c63599SDoug Anderson #endif /* CONFIG_PM_SLEEP */ 154e2c63599SDoug Anderson 155c3665006SThomas Abraham static void dw_mci_exynos_prepare_command(struct dw_mci *host, u32 *cmdr) 156c3665006SThomas Abraham { 15789ad2be7SAbhilash Kesavan struct dw_mci_exynos_priv_data *priv = host->priv; 158c3665006SThomas Abraham /* 159c3665006SThomas Abraham * Exynos4412 and Exynos5250 extends the use of CMD register with the 160c3665006SThomas Abraham * use of bit 29 (which is reserved on standard MSHC controllers) for 161c3665006SThomas Abraham * optionally bypassing the HOLD register for command and data. The 162c3665006SThomas Abraham * HOLD register should be bypassed in case there is no phase shift 163c3665006SThomas Abraham * applied on CMD/DATA that is sent to the card. 164c3665006SThomas Abraham */ 16589ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 16689ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) { 16789ad2be7SAbhilash Kesavan if (SDMMC_CLKSEL_GET_DRV_WD3(mci_readl(host, CLKSEL64))) 16889ad2be7SAbhilash Kesavan *cmdr |= SDMMC_CMD_USE_HOLD_REG; 16989ad2be7SAbhilash Kesavan } else { 170c3665006SThomas Abraham if (SDMMC_CLKSEL_GET_DRV_WD3(mci_readl(host, CLKSEL))) 171c3665006SThomas Abraham *cmdr |= SDMMC_CMD_USE_HOLD_REG; 172c3665006SThomas Abraham } 17389ad2be7SAbhilash Kesavan } 174c3665006SThomas Abraham 175c3665006SThomas Abraham static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios) 176c3665006SThomas Abraham { 177c3665006SThomas Abraham struct dw_mci_exynos_priv_data *priv = host->priv; 178c6d9dedaSSeungwon Jeon unsigned int wanted = ios->clock; 179c6d9dedaSSeungwon Jeon unsigned long actual; 180c6d9dedaSSeungwon Jeon u8 div = priv->ciu_div + 1; 181c3665006SThomas Abraham 182cab3a802SSeungwon Jeon if (ios->timing == MMC_TIMING_MMC_DDR52) { 18389ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 18489ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 18589ad2be7SAbhilash Kesavan mci_writel(host, CLKSEL64, priv->ddr_timing); 18689ad2be7SAbhilash Kesavan else 187c3665006SThomas Abraham mci_writel(host, CLKSEL, priv->ddr_timing); 188c6d9dedaSSeungwon Jeon /* Should be double rate for DDR mode */ 189c6d9dedaSSeungwon Jeon if (ios->bus_width == MMC_BUS_WIDTH_8) 190c6d9dedaSSeungwon Jeon wanted <<= 1; 191c6d9dedaSSeungwon Jeon } else { 19289ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 19389ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 19489ad2be7SAbhilash Kesavan mci_writel(host, CLKSEL64, priv->sdr_timing); 19589ad2be7SAbhilash Kesavan else 196c3665006SThomas Abraham mci_writel(host, CLKSEL, priv->sdr_timing); 197c3665006SThomas Abraham } 198c3665006SThomas Abraham 199a2a1fed8SSeungwon Jeon /* 200a2a1fed8SSeungwon Jeon * Don't care if wanted clock is zero or 201a2a1fed8SSeungwon Jeon * ciu clock is unavailable 202a2a1fed8SSeungwon Jeon */ 203a2a1fed8SSeungwon Jeon if (!wanted || IS_ERR(host->ciu_clk)) 204c6d9dedaSSeungwon Jeon return; 205c6d9dedaSSeungwon Jeon 206c6d9dedaSSeungwon Jeon /* Guaranteed minimum frequency for cclkin */ 207c6d9dedaSSeungwon Jeon if (wanted < EXYNOS_CCLKIN_MIN) 208c6d9dedaSSeungwon Jeon wanted = EXYNOS_CCLKIN_MIN; 209c6d9dedaSSeungwon Jeon 210c6d9dedaSSeungwon Jeon if (wanted != priv->cur_speed) { 211c6d9dedaSSeungwon Jeon int ret = clk_set_rate(host->ciu_clk, wanted * div); 212c6d9dedaSSeungwon Jeon if (ret) 213c6d9dedaSSeungwon Jeon dev_warn(host->dev, 214c6d9dedaSSeungwon Jeon "failed to set clk-rate %u error: %d\n", 215c6d9dedaSSeungwon Jeon wanted * div, ret); 216c6d9dedaSSeungwon Jeon actual = clk_get_rate(host->ciu_clk); 217c6d9dedaSSeungwon Jeon host->bus_hz = actual / div; 218c6d9dedaSSeungwon Jeon priv->cur_speed = wanted; 219c6d9dedaSSeungwon Jeon host->current_speed = 0; 220c6d9dedaSSeungwon Jeon } 221c6d9dedaSSeungwon Jeon } 222c6d9dedaSSeungwon Jeon 223c3665006SThomas Abraham static int dw_mci_exynos_parse_dt(struct dw_mci *host) 224c3665006SThomas Abraham { 225e6c784edSYuvaraj Kumar C D struct dw_mci_exynos_priv_data *priv; 226c3665006SThomas Abraham struct device_node *np = host->dev->of_node; 227c3665006SThomas Abraham u32 timing[2]; 228c3665006SThomas Abraham u32 div = 0; 229e6c784edSYuvaraj Kumar C D int idx; 230c3665006SThomas Abraham int ret; 231c3665006SThomas Abraham 232e6c784edSYuvaraj Kumar C D priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL); 233bf3707eaSBeomho Seo if (!priv) 234e6c784edSYuvaraj Kumar C D return -ENOMEM; 235e6c784edSYuvaraj Kumar C D 236e6c784edSYuvaraj Kumar C D for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) { 237e6c784edSYuvaraj Kumar C D if (of_device_is_compatible(np, exynos_compat[idx].compatible)) 238e6c784edSYuvaraj Kumar C D priv->ctrl_type = exynos_compat[idx].ctrl_type; 239e6c784edSYuvaraj Kumar C D } 240e6c784edSYuvaraj Kumar C D 241c6d9dedaSSeungwon Jeon if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412) 242c6d9dedaSSeungwon Jeon priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1; 243c6d9dedaSSeungwon Jeon else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210) 244c6d9dedaSSeungwon Jeon priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1; 245c6d9dedaSSeungwon Jeon else { 246c3665006SThomas Abraham of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div); 247c3665006SThomas Abraham priv->ciu_div = div; 248c6d9dedaSSeungwon Jeon } 249c3665006SThomas Abraham 250c3665006SThomas Abraham ret = of_property_read_u32_array(np, 251c3665006SThomas Abraham "samsung,dw-mshc-sdr-timing", timing, 2); 252c3665006SThomas Abraham if (ret) 253c3665006SThomas Abraham return ret; 254c3665006SThomas Abraham 2552d9f0bd1SYuvaraj Kumar C D priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div); 2562d9f0bd1SYuvaraj Kumar C D 257c3665006SThomas Abraham ret = of_property_read_u32_array(np, 258c3665006SThomas Abraham "samsung,dw-mshc-ddr-timing", timing, 2); 259c3665006SThomas Abraham if (ret) 260c3665006SThomas Abraham return ret; 261c3665006SThomas Abraham 262c3665006SThomas Abraham priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div); 263e6c784edSYuvaraj Kumar C D host->priv = priv; 264c3665006SThomas Abraham return 0; 265c3665006SThomas Abraham } 266c3665006SThomas Abraham 267c537a1c5SSeungwon Jeon static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host) 268c537a1c5SSeungwon Jeon { 26989ad2be7SAbhilash Kesavan struct dw_mci_exynos_priv_data *priv = host->priv; 27089ad2be7SAbhilash Kesavan 27189ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 27289ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 27389ad2be7SAbhilash Kesavan return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64)); 27489ad2be7SAbhilash Kesavan else 275c537a1c5SSeungwon Jeon return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL)); 276c537a1c5SSeungwon Jeon } 277c537a1c5SSeungwon Jeon 278c537a1c5SSeungwon Jeon static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample) 279c537a1c5SSeungwon Jeon { 280c537a1c5SSeungwon Jeon u32 clksel; 28189ad2be7SAbhilash Kesavan struct dw_mci_exynos_priv_data *priv = host->priv; 28289ad2be7SAbhilash Kesavan 28389ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 28489ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 28589ad2be7SAbhilash Kesavan clksel = mci_readl(host, CLKSEL64); 28689ad2be7SAbhilash Kesavan else 287c537a1c5SSeungwon Jeon clksel = mci_readl(host, CLKSEL); 288c537a1c5SSeungwon Jeon clksel = (clksel & ~0x7) | SDMMC_CLKSEL_CCLK_SAMPLE(sample); 28989ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 29089ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 29189ad2be7SAbhilash Kesavan mci_writel(host, CLKSEL64, clksel); 29289ad2be7SAbhilash Kesavan else 293c537a1c5SSeungwon Jeon mci_writel(host, CLKSEL, clksel); 294c537a1c5SSeungwon Jeon } 295c537a1c5SSeungwon Jeon 296c537a1c5SSeungwon Jeon static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host) 297c537a1c5SSeungwon Jeon { 29889ad2be7SAbhilash Kesavan struct dw_mci_exynos_priv_data *priv = host->priv; 299c537a1c5SSeungwon Jeon u32 clksel; 300c537a1c5SSeungwon Jeon u8 sample; 301c537a1c5SSeungwon Jeon 30289ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 30389ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 30489ad2be7SAbhilash Kesavan clksel = mci_readl(host, CLKSEL64); 30589ad2be7SAbhilash Kesavan else 306c537a1c5SSeungwon Jeon clksel = mci_readl(host, CLKSEL); 307c537a1c5SSeungwon Jeon sample = (clksel + 1) & 0x7; 308c537a1c5SSeungwon Jeon clksel = (clksel & ~0x7) | sample; 30989ad2be7SAbhilash Kesavan if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 || 31089ad2be7SAbhilash Kesavan priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) 31189ad2be7SAbhilash Kesavan mci_writel(host, CLKSEL64, clksel); 31289ad2be7SAbhilash Kesavan else 313c537a1c5SSeungwon Jeon mci_writel(host, CLKSEL, clksel); 314c537a1c5SSeungwon Jeon return sample; 315c537a1c5SSeungwon Jeon } 316c537a1c5SSeungwon Jeon 317c537a1c5SSeungwon Jeon static s8 dw_mci_exynos_get_best_clksmpl(u8 candiates) 318c537a1c5SSeungwon Jeon { 319c537a1c5SSeungwon Jeon const u8 iter = 8; 320c537a1c5SSeungwon Jeon u8 __c; 321c537a1c5SSeungwon Jeon s8 i, loc = -1; 322c537a1c5SSeungwon Jeon 323c537a1c5SSeungwon Jeon for (i = 0; i < iter; i++) { 324c537a1c5SSeungwon Jeon __c = ror8(candiates, i); 325c537a1c5SSeungwon Jeon if ((__c & 0xc7) == 0xc7) { 326c537a1c5SSeungwon Jeon loc = i; 327c537a1c5SSeungwon Jeon goto out; 328c537a1c5SSeungwon Jeon } 329c537a1c5SSeungwon Jeon } 330c537a1c5SSeungwon Jeon 331c537a1c5SSeungwon Jeon for (i = 0; i < iter; i++) { 332c537a1c5SSeungwon Jeon __c = ror8(candiates, i); 333c537a1c5SSeungwon Jeon if ((__c & 0x83) == 0x83) { 334c537a1c5SSeungwon Jeon loc = i; 335c537a1c5SSeungwon Jeon goto out; 336c537a1c5SSeungwon Jeon } 337c537a1c5SSeungwon Jeon } 338c537a1c5SSeungwon Jeon 339c537a1c5SSeungwon Jeon out: 340c537a1c5SSeungwon Jeon return loc; 341c537a1c5SSeungwon Jeon } 342c537a1c5SSeungwon Jeon 343*6c2c6506SUlf Hansson static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot) 344c537a1c5SSeungwon Jeon { 345c537a1c5SSeungwon Jeon struct dw_mci *host = slot->host; 346c537a1c5SSeungwon Jeon struct mmc_host *mmc = slot->mmc; 347c537a1c5SSeungwon Jeon u8 start_smpl, smpl, candiates = 0; 348c537a1c5SSeungwon Jeon s8 found = -1; 349c537a1c5SSeungwon Jeon int ret = 0; 350c537a1c5SSeungwon Jeon 351c537a1c5SSeungwon Jeon start_smpl = dw_mci_exynos_get_clksmpl(host); 352c537a1c5SSeungwon Jeon 353c537a1c5SSeungwon Jeon do { 354c537a1c5SSeungwon Jeon mci_writel(host, TMOUT, ~0); 355c537a1c5SSeungwon Jeon smpl = dw_mci_exynos_move_next_clksmpl(host); 356c537a1c5SSeungwon Jeon 357*6c2c6506SUlf Hansson if (!mmc_send_tuning(mmc)) 358c537a1c5SSeungwon Jeon candiates |= (1 << smpl); 359*6c2c6506SUlf Hansson 360c537a1c5SSeungwon Jeon } while (start_smpl != smpl); 361c537a1c5SSeungwon Jeon 362c537a1c5SSeungwon Jeon found = dw_mci_exynos_get_best_clksmpl(candiates); 363c537a1c5SSeungwon Jeon if (found >= 0) 364c537a1c5SSeungwon Jeon dw_mci_exynos_set_clksmpl(host, found); 365c537a1c5SSeungwon Jeon else 366c537a1c5SSeungwon Jeon ret = -EIO; 367c537a1c5SSeungwon Jeon 368c537a1c5SSeungwon Jeon return ret; 369c537a1c5SSeungwon Jeon } 370c537a1c5SSeungwon Jeon 3710f6e73d0SDongjin Kim /* Common capabilities of Exynos4/Exynos5 SoC */ 3720f6e73d0SDongjin Kim static unsigned long exynos_dwmmc_caps[4] = { 373cab3a802SSeungwon Jeon MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA | MMC_CAP_CMD23, 374c3665006SThomas Abraham MMC_CAP_CMD23, 375c3665006SThomas Abraham MMC_CAP_CMD23, 376c3665006SThomas Abraham MMC_CAP_CMD23, 377c3665006SThomas Abraham }; 378c3665006SThomas Abraham 3790f6e73d0SDongjin Kim static const struct dw_mci_drv_data exynos_drv_data = { 3800f6e73d0SDongjin Kim .caps = exynos_dwmmc_caps, 381c3665006SThomas Abraham .init = dw_mci_exynos_priv_init, 382c3665006SThomas Abraham .setup_clock = dw_mci_exynos_setup_clock, 383c3665006SThomas Abraham .prepare_command = dw_mci_exynos_prepare_command, 384c3665006SThomas Abraham .set_ios = dw_mci_exynos_set_ios, 385c3665006SThomas Abraham .parse_dt = dw_mci_exynos_parse_dt, 386c537a1c5SSeungwon Jeon .execute_tuning = dw_mci_exynos_execute_tuning, 387c3665006SThomas Abraham }; 388c3665006SThomas Abraham 389c3665006SThomas Abraham static const struct of_device_id dw_mci_exynos_match[] = { 3900f6e73d0SDongjin Kim { .compatible = "samsung,exynos4412-dw-mshc", 3910f6e73d0SDongjin Kim .data = &exynos_drv_data, }, 392c3665006SThomas Abraham { .compatible = "samsung,exynos5250-dw-mshc", 3930f6e73d0SDongjin Kim .data = &exynos_drv_data, }, 39400fd041bSYuvaraj Kumar C D { .compatible = "samsung,exynos5420-dw-mshc", 39500fd041bSYuvaraj Kumar C D .data = &exynos_drv_data, }, 3966bce431cSYuvaraj Kumar C D { .compatible = "samsung,exynos5420-dw-mshc-smu", 3976bce431cSYuvaraj Kumar C D .data = &exynos_drv_data, }, 39889ad2be7SAbhilash Kesavan { .compatible = "samsung,exynos7-dw-mshc", 39989ad2be7SAbhilash Kesavan .data = &exynos_drv_data, }, 40089ad2be7SAbhilash Kesavan { .compatible = "samsung,exynos7-dw-mshc-smu", 40189ad2be7SAbhilash Kesavan .data = &exynos_drv_data, }, 402c3665006SThomas Abraham {}, 403c3665006SThomas Abraham }; 404517cb9f1SArnd Bergmann MODULE_DEVICE_TABLE(of, dw_mci_exynos_match); 405c3665006SThomas Abraham 4069665f7f2SSachin Kamat static int dw_mci_exynos_probe(struct platform_device *pdev) 407c3665006SThomas Abraham { 4088e2b36eaSArnd Bergmann const struct dw_mci_drv_data *drv_data; 409c3665006SThomas Abraham const struct of_device_id *match; 410c3665006SThomas Abraham 411c3665006SThomas Abraham match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node); 412c3665006SThomas Abraham drv_data = match->data; 413c3665006SThomas Abraham return dw_mci_pltfm_register(pdev, drv_data); 414c3665006SThomas Abraham } 415c3665006SThomas Abraham 41615a2e2abSSachin Kamat static const struct dev_pm_ops dw_mci_exynos_pmops = { 417e2c63599SDoug Anderson SET_SYSTEM_SLEEP_PM_OPS(dw_mci_exynos_suspend, dw_mci_exynos_resume) 418e2c63599SDoug Anderson .resume_noirq = dw_mci_exynos_resume_noirq, 419e2c63599SDoug Anderson .thaw_noirq = dw_mci_exynos_resume_noirq, 420e2c63599SDoug Anderson .restore_noirq = dw_mci_exynos_resume_noirq, 421e2c63599SDoug Anderson }; 422e2c63599SDoug Anderson 423c3665006SThomas Abraham static struct platform_driver dw_mci_exynos_pltfm_driver = { 424c3665006SThomas Abraham .probe = dw_mci_exynos_probe, 425c3665006SThomas Abraham .remove = __exit_p(dw_mci_pltfm_remove), 426c3665006SThomas Abraham .driver = { 427c3665006SThomas Abraham .name = "dwmmc_exynos", 42820183d50SSachin Kamat .of_match_table = dw_mci_exynos_match, 429e2c63599SDoug Anderson .pm = &dw_mci_exynos_pmops, 430c3665006SThomas Abraham }, 431c3665006SThomas Abraham }; 432c3665006SThomas Abraham 433c3665006SThomas Abraham module_platform_driver(dw_mci_exynos_pltfm_driver); 434c3665006SThomas Abraham 435c3665006SThomas Abraham MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension"); 436c3665006SThomas Abraham MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com"); 437c3665006SThomas Abraham MODULE_LICENSE("GPL v2"); 438c3665006SThomas Abraham MODULE_ALIAS("platform:dwmmc-exynos"); 439