174ba9207SThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2b4cff454SVipin Bhandari /*
3b4cff454SVipin Bhandari * davinci_mmc.c - TI DaVinci MMC/SD/SDIO driver
4b4cff454SVipin Bhandari *
5b4cff454SVipin Bhandari * Copyright (C) 2006 Texas Instruments.
6b4cff454SVipin Bhandari * Original author: Purushotam Kumar
7b4cff454SVipin Bhandari * Copyright (C) 2009 David Brownell
8b4cff454SVipin Bhandari */
9b4cff454SVipin Bhandari
10b4cff454SVipin Bhandari #include <linux/module.h>
11b4cff454SVipin Bhandari #include <linux/ioport.h>
12b4cff454SVipin Bhandari #include <linux/platform_device.h>
13b4cff454SVipin Bhandari #include <linux/clk.h>
14b4cff454SVipin Bhandari #include <linux/err.h>
157e30b8deSChaithrika U S #include <linux/cpufreq.h>
16b4cff454SVipin Bhandari #include <linux/mmc/host.h>
17b4cff454SVipin Bhandari #include <linux/io.h>
18b4cff454SVipin Bhandari #include <linux/irq.h>
19b4cff454SVipin Bhandari #include <linux/delay.h>
205413da81SMatt Porter #include <linux/dmaengine.h>
21b4cff454SVipin Bhandari #include <linux/dma-mapping.h>
22b4cff454SVipin Bhandari #include <linux/mmc/mmc.h>
237b43da4cSManjunathappa, Prakash #include <linux/of.h>
24c8301e79Sahaslam@baylibre.com #include <linux/mmc/slot-gpio.h>
25b8789ec4SUlf Hansson #include <linux/interrupt.h>
26b4cff454SVipin Bhandari
27ec2a0833SArnd Bergmann #include <linux/platform_data/mmc-davinci.h>
28b4cff454SVipin Bhandari
29b4cff454SVipin Bhandari /*
30b4cff454SVipin Bhandari * Register Definitions
31b4cff454SVipin Bhandari */
32b4cff454SVipin Bhandari #define DAVINCI_MMCCTL 0x00 /* Control Register */
33b4cff454SVipin Bhandari #define DAVINCI_MMCCLK 0x04 /* Memory Clock Control Register */
34b4cff454SVipin Bhandari #define DAVINCI_MMCST0 0x08 /* Status Register 0 */
35b4cff454SVipin Bhandari #define DAVINCI_MMCST1 0x0C /* Status Register 1 */
36b4cff454SVipin Bhandari #define DAVINCI_MMCIM 0x10 /* Interrupt Mask Register */
37b4cff454SVipin Bhandari #define DAVINCI_MMCTOR 0x14 /* Response Time-Out Register */
38b4cff454SVipin Bhandari #define DAVINCI_MMCTOD 0x18 /* Data Read Time-Out Register */
39b4cff454SVipin Bhandari #define DAVINCI_MMCBLEN 0x1C /* Block Length Register */
40b4cff454SVipin Bhandari #define DAVINCI_MMCNBLK 0x20 /* Number of Blocks Register */
41b4cff454SVipin Bhandari #define DAVINCI_MMCNBLC 0x24 /* Number of Blocks Counter Register */
42b4cff454SVipin Bhandari #define DAVINCI_MMCDRR 0x28 /* Data Receive Register */
43b4cff454SVipin Bhandari #define DAVINCI_MMCDXR 0x2C /* Data Transmit Register */
44b4cff454SVipin Bhandari #define DAVINCI_MMCCMD 0x30 /* Command Register */
45b4cff454SVipin Bhandari #define DAVINCI_MMCARGHL 0x34 /* Argument Register */
46b4cff454SVipin Bhandari #define DAVINCI_MMCRSP01 0x38 /* Response Register 0 and 1 */
47b4cff454SVipin Bhandari #define DAVINCI_MMCRSP23 0x3C /* Response Register 0 and 1 */
48b4cff454SVipin Bhandari #define DAVINCI_MMCRSP45 0x40 /* Response Register 0 and 1 */
49b4cff454SVipin Bhandari #define DAVINCI_MMCRSP67 0x44 /* Response Register 0 and 1 */
50b4cff454SVipin Bhandari #define DAVINCI_MMCDRSP 0x48 /* Data Response Register */
51b4cff454SVipin Bhandari #define DAVINCI_MMCETOK 0x4C
52b4cff454SVipin Bhandari #define DAVINCI_MMCCIDX 0x50 /* Command Index Register */
53b4cff454SVipin Bhandari #define DAVINCI_MMCCKC 0x54
54b4cff454SVipin Bhandari #define DAVINCI_MMCTORC 0x58
55b4cff454SVipin Bhandari #define DAVINCI_MMCTODC 0x5C
56b4cff454SVipin Bhandari #define DAVINCI_MMCBLNC 0x60
57b4cff454SVipin Bhandari #define DAVINCI_SDIOCTL 0x64
58b4cff454SVipin Bhandari #define DAVINCI_SDIOST0 0x68
59f9db92cbSAlagu Sankar #define DAVINCI_SDIOIEN 0x6C
60f9db92cbSAlagu Sankar #define DAVINCI_SDIOIST 0x70
61b4cff454SVipin Bhandari #define DAVINCI_MMCFIFOCTL 0x74 /* FIFO Control Register */
62b4cff454SVipin Bhandari
63b4cff454SVipin Bhandari /* DAVINCI_MMCCTL definitions */
64b4cff454SVipin Bhandari #define MMCCTL_DATRST (1 << 0)
65b4cff454SVipin Bhandari #define MMCCTL_CMDRST (1 << 1)
66132f1074SVipin Bhandari #define MMCCTL_WIDTH_8_BIT (1 << 8)
67b4cff454SVipin Bhandari #define MMCCTL_WIDTH_4_BIT (1 << 2)
68b4cff454SVipin Bhandari #define MMCCTL_DATEG_DISABLED (0 << 6)
69b4cff454SVipin Bhandari #define MMCCTL_DATEG_RISING (1 << 6)
70b4cff454SVipin Bhandari #define MMCCTL_DATEG_FALLING (2 << 6)
71b4cff454SVipin Bhandari #define MMCCTL_DATEG_BOTH (3 << 6)
72b4cff454SVipin Bhandari #define MMCCTL_PERMDR_LE (0 << 9)
73b4cff454SVipin Bhandari #define MMCCTL_PERMDR_BE (1 << 9)
74b4cff454SVipin Bhandari #define MMCCTL_PERMDX_LE (0 << 10)
75b4cff454SVipin Bhandari #define MMCCTL_PERMDX_BE (1 << 10)
76b4cff454SVipin Bhandari
77b4cff454SVipin Bhandari /* DAVINCI_MMCCLK definitions */
78b4cff454SVipin Bhandari #define MMCCLK_CLKEN (1 << 8)
79b4cff454SVipin Bhandari #define MMCCLK_CLKRT_MASK (0xFF << 0)
80b4cff454SVipin Bhandari
81b4cff454SVipin Bhandari /* IRQ bit definitions, for DAVINCI_MMCST0 and DAVINCI_MMCIM */
82b4cff454SVipin Bhandari #define MMCST0_DATDNE BIT(0) /* data done */
83b4cff454SVipin Bhandari #define MMCST0_BSYDNE BIT(1) /* busy done */
84b4cff454SVipin Bhandari #define MMCST0_RSPDNE BIT(2) /* command done */
85b4cff454SVipin Bhandari #define MMCST0_TOUTRD BIT(3) /* data read timeout */
86b4cff454SVipin Bhandari #define MMCST0_TOUTRS BIT(4) /* command response timeout */
87b4cff454SVipin Bhandari #define MMCST0_CRCWR BIT(5) /* data write CRC error */
88b4cff454SVipin Bhandari #define MMCST0_CRCRD BIT(6) /* data read CRC error */
89b4cff454SVipin Bhandari #define MMCST0_CRCRS BIT(7) /* command response CRC error */
90b4cff454SVipin Bhandari #define MMCST0_DXRDY BIT(9) /* data transmit ready (fifo empty) */
91b4cff454SVipin Bhandari #define MMCST0_DRRDY BIT(10) /* data receive ready (data in fifo)*/
92b4cff454SVipin Bhandari #define MMCST0_DATED BIT(11) /* DAT3 edge detect */
93b4cff454SVipin Bhandari #define MMCST0_TRNDNE BIT(12) /* transfer done */
94b4cff454SVipin Bhandari
95b4cff454SVipin Bhandari /* DAVINCI_MMCST1 definitions */
96b4cff454SVipin Bhandari #define MMCST1_BUSY (1 << 0)
97b4cff454SVipin Bhandari
98b4cff454SVipin Bhandari /* DAVINCI_MMCCMD definitions */
99b4cff454SVipin Bhandari #define MMCCMD_CMD_MASK (0x3F << 0)
100b4cff454SVipin Bhandari #define MMCCMD_PPLEN (1 << 7)
101b4cff454SVipin Bhandari #define MMCCMD_BSYEXP (1 << 8)
102b4cff454SVipin Bhandari #define MMCCMD_RSPFMT_MASK (3 << 9)
103b4cff454SVipin Bhandari #define MMCCMD_RSPFMT_NONE (0 << 9)
104b4cff454SVipin Bhandari #define MMCCMD_RSPFMT_R1456 (1 << 9)
105b4cff454SVipin Bhandari #define MMCCMD_RSPFMT_R2 (2 << 9)
106b4cff454SVipin Bhandari #define MMCCMD_RSPFMT_R3 (3 << 9)
107b4cff454SVipin Bhandari #define MMCCMD_DTRW (1 << 11)
108b4cff454SVipin Bhandari #define MMCCMD_STRMTP (1 << 12)
109b4cff454SVipin Bhandari #define MMCCMD_WDATX (1 << 13)
110b4cff454SVipin Bhandari #define MMCCMD_INITCK (1 << 14)
111b4cff454SVipin Bhandari #define MMCCMD_DCLR (1 << 15)
112b4cff454SVipin Bhandari #define MMCCMD_DMATRIG (1 << 16)
113b4cff454SVipin Bhandari
114b4cff454SVipin Bhandari /* DAVINCI_MMCFIFOCTL definitions */
115b4cff454SVipin Bhandari #define MMCFIFOCTL_FIFORST (1 << 0)
116b4cff454SVipin Bhandari #define MMCFIFOCTL_FIFODIR_WR (1 << 1)
117b4cff454SVipin Bhandari #define MMCFIFOCTL_FIFODIR_RD (0 << 1)
118b4cff454SVipin Bhandari #define MMCFIFOCTL_FIFOLEV (1 << 2) /* 0 = 128 bits, 1 = 256 bits */
119b4cff454SVipin Bhandari #define MMCFIFOCTL_ACCWD_4 (0 << 3) /* access width of 4 bytes */
120b4cff454SVipin Bhandari #define MMCFIFOCTL_ACCWD_3 (1 << 3) /* access width of 3 bytes */
121b4cff454SVipin Bhandari #define MMCFIFOCTL_ACCWD_2 (2 << 3) /* access width of 2 bytes */
122b4cff454SVipin Bhandari #define MMCFIFOCTL_ACCWD_1 (3 << 3) /* access width of 1 byte */
123b4cff454SVipin Bhandari
124f9db92cbSAlagu Sankar /* DAVINCI_SDIOST0 definitions */
125f9db92cbSAlagu Sankar #define SDIOST0_DAT1_HI BIT(0)
126f9db92cbSAlagu Sankar
127f9db92cbSAlagu Sankar /* DAVINCI_SDIOIEN definitions */
128f9db92cbSAlagu Sankar #define SDIOIEN_IOINTEN BIT(0)
129f9db92cbSAlagu Sankar
130f9db92cbSAlagu Sankar /* DAVINCI_SDIOIST definitions */
131f9db92cbSAlagu Sankar #define SDIOIST_IOINT BIT(0)
132b4cff454SVipin Bhandari
133b4cff454SVipin Bhandari /* MMCSD Init clock in Hz in opendrain mode */
134b4cff454SVipin Bhandari #define MMCSD_INIT_CLOCK 200000
135b4cff454SVipin Bhandari
136b4cff454SVipin Bhandari /*
137b4cff454SVipin Bhandari * One scatterlist dma "segment" is at most MAX_CCNT rw_threshold units,
138ca2afb6dSSudhakar Rajashekhara * and we handle up to MAX_NR_SG segments. MMC_BLOCK_BOUNCE kicks in only
139a36274e0SMartin K. Petersen * for drivers with max_segs == 1, making the segments bigger (64KB)
140ca2afb6dSSudhakar Rajashekhara * than the page or two that's otherwise typical. nr_sg (passed from
141ca2afb6dSSudhakar Rajashekhara * platform data) == 16 gives at least the same throughput boost, using
142ca2afb6dSSudhakar Rajashekhara * EDMA transfer linkage instead of spending CPU time copying pages.
143b4cff454SVipin Bhandari */
144b4cff454SVipin Bhandari #define MAX_CCNT ((1 << 16) - 1)
145b4cff454SVipin Bhandari
146ca2afb6dSSudhakar Rajashekhara #define MAX_NR_SG 16
147b4cff454SVipin Bhandari
148b4cff454SVipin Bhandari static unsigned rw_threshold = 32;
149b4cff454SVipin Bhandari module_param(rw_threshold, uint, S_IRUGO);
150b4cff454SVipin Bhandari MODULE_PARM_DESC(rw_threshold,
151b4cff454SVipin Bhandari "Read/Write threshold. Default = 32");
152b4cff454SVipin Bhandari
153ee698f50SIdo Yariv static unsigned poll_threshold = 128;
154ee698f50SIdo Yariv module_param(poll_threshold, uint, S_IRUGO);
155ee698f50SIdo Yariv MODULE_PARM_DESC(poll_threshold,
156ee698f50SIdo Yariv "Polling transaction size threshold. Default = 128");
157ee698f50SIdo Yariv
158ee698f50SIdo Yariv static unsigned poll_loopcount = 32;
159ee698f50SIdo Yariv module_param(poll_loopcount, uint, S_IRUGO);
160ee698f50SIdo Yariv MODULE_PARM_DESC(poll_loopcount,
161ee698f50SIdo Yariv "Maximum polling loop count. Default = 32");
162ee698f50SIdo Yariv
1636478f4e1SDavid Lechner static unsigned use_dma = 1;
164b4cff454SVipin Bhandari module_param(use_dma, uint, 0);
165b4cff454SVipin Bhandari MODULE_PARM_DESC(use_dma, "Whether to use DMA or not. Default = 1");
166b4cff454SVipin Bhandari
167b4cff454SVipin Bhandari struct mmc_davinci_host {
168b4cff454SVipin Bhandari struct mmc_command *cmd;
169b4cff454SVipin Bhandari struct mmc_data *data;
170b4cff454SVipin Bhandari struct mmc_host *mmc;
171b4cff454SVipin Bhandari struct clk *clk;
172b4cff454SVipin Bhandari unsigned int mmc_input_clk;
173b4cff454SVipin Bhandari void __iomem *base;
174b4cff454SVipin Bhandari struct resource *mem_res;
175f9db92cbSAlagu Sankar int mmc_irq, sdio_irq;
176b4cff454SVipin Bhandari unsigned char bus_mode;
177b4cff454SVipin Bhandari
178b4cff454SVipin Bhandari #define DAVINCI_MMC_DATADIR_NONE 0
179b4cff454SVipin Bhandari #define DAVINCI_MMC_DATADIR_READ 1
180b4cff454SVipin Bhandari #define DAVINCI_MMC_DATADIR_WRITE 2
181b4cff454SVipin Bhandari unsigned char data_dir;
182b4cff454SVipin Bhandari
183b4cff454SVipin Bhandari /* buffer is used during PIO of one scatterlist segment, and
184b4cff454SVipin Bhandari * is updated along with buffer_bytes_left. bytes_left applies
185b4cff454SVipin Bhandari * to all N blocks of the PIO transfer.
186b4cff454SVipin Bhandari */
187b4cff454SVipin Bhandari u8 *buffer;
188b4cff454SVipin Bhandari u32 buffer_bytes_left;
189b4cff454SVipin Bhandari u32 bytes_left;
190b4cff454SVipin Bhandari
1915413da81SMatt Porter struct dma_chan *dma_tx;
1925413da81SMatt Porter struct dma_chan *dma_rx;
193b4cff454SVipin Bhandari bool use_dma;
194b4cff454SVipin Bhandari bool do_dma;
195f9db92cbSAlagu Sankar bool sdio_int;
196ee698f50SIdo Yariv bool active_request;
197b4cff454SVipin Bhandari
198b4cff454SVipin Bhandari /* For PIO we walk scatterlists one segment at a time. */
199b4cff454SVipin Bhandari unsigned int sg_len;
200b4cff454SVipin Bhandari struct scatterlist *sg;
201b4cff454SVipin Bhandari
202b4cff454SVipin Bhandari /* Version of the MMC/SD controller */
203b4cff454SVipin Bhandari u8 version;
204b4cff454SVipin Bhandari /* for ns in one cycle calculation */
205b4cff454SVipin Bhandari unsigned ns_in_one_cycle;
206ca2afb6dSSudhakar Rajashekhara /* Number of sg segments */
207ca2afb6dSSudhakar Rajashekhara u8 nr_sg;
2087e30b8deSChaithrika U S #ifdef CONFIG_CPU_FREQ
2097e30b8deSChaithrika U S struct notifier_block freq_transition;
2107e30b8deSChaithrika U S #endif
211b4cff454SVipin Bhandari };
212b4cff454SVipin Bhandari
213ee698f50SIdo Yariv static irqreturn_t mmc_davinci_irq(int irq, void *dev_id);
214b4cff454SVipin Bhandari
215b4cff454SVipin Bhandari /* PIO only */
mmc_davinci_sg_to_buf(struct mmc_davinci_host * host)216b4cff454SVipin Bhandari static void mmc_davinci_sg_to_buf(struct mmc_davinci_host *host)
217b4cff454SVipin Bhandari {
218b4cff454SVipin Bhandari host->buffer_bytes_left = sg_dma_len(host->sg);
219b4cff454SVipin Bhandari host->buffer = sg_virt(host->sg);
220b4cff454SVipin Bhandari if (host->buffer_bytes_left > host->bytes_left)
221b4cff454SVipin Bhandari host->buffer_bytes_left = host->bytes_left;
222b4cff454SVipin Bhandari }
223b4cff454SVipin Bhandari
davinci_fifo_data_trans(struct mmc_davinci_host * host,unsigned int n)224b4cff454SVipin Bhandari static void davinci_fifo_data_trans(struct mmc_davinci_host *host,
225b4cff454SVipin Bhandari unsigned int n)
226b4cff454SVipin Bhandari {
227b4cff454SVipin Bhandari u8 *p;
228b4cff454SVipin Bhandari unsigned int i;
229b4cff454SVipin Bhandari
230b4cff454SVipin Bhandari if (host->buffer_bytes_left == 0) {
231b4cff454SVipin Bhandari host->sg = sg_next(host->data->sg);
232b4cff454SVipin Bhandari mmc_davinci_sg_to_buf(host);
233b4cff454SVipin Bhandari }
234b4cff454SVipin Bhandari
235b4cff454SVipin Bhandari p = host->buffer;
236b4cff454SVipin Bhandari if (n > host->buffer_bytes_left)
237b4cff454SVipin Bhandari n = host->buffer_bytes_left;
238b4cff454SVipin Bhandari host->buffer_bytes_left -= n;
239b4cff454SVipin Bhandari host->bytes_left -= n;
240b4cff454SVipin Bhandari
241b4cff454SVipin Bhandari /* NOTE: we never transfer more than rw_threshold bytes
242b4cff454SVipin Bhandari * to/from the fifo here; there's no I/O overlap.
243b4cff454SVipin Bhandari * This also assumes that access width( i.e. ACCWD) is 4 bytes
244b4cff454SVipin Bhandari */
245b4cff454SVipin Bhandari if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
246b4cff454SVipin Bhandari for (i = 0; i < (n >> 2); i++) {
247b4cff454SVipin Bhandari writel(*((u32 *)p), host->base + DAVINCI_MMCDXR);
248b4cff454SVipin Bhandari p = p + 4;
249b4cff454SVipin Bhandari }
250b4cff454SVipin Bhandari if (n & 3) {
251b4cff454SVipin Bhandari iowrite8_rep(host->base + DAVINCI_MMCDXR, p, (n & 3));
252b4cff454SVipin Bhandari p = p + (n & 3);
253b4cff454SVipin Bhandari }
254b4cff454SVipin Bhandari } else {
255b4cff454SVipin Bhandari for (i = 0; i < (n >> 2); i++) {
256b4cff454SVipin Bhandari *((u32 *)p) = readl(host->base + DAVINCI_MMCDRR);
257b4cff454SVipin Bhandari p = p + 4;
258b4cff454SVipin Bhandari }
259b4cff454SVipin Bhandari if (n & 3) {
260b4cff454SVipin Bhandari ioread8_rep(host->base + DAVINCI_MMCDRR, p, (n & 3));
261b4cff454SVipin Bhandari p = p + (n & 3);
262b4cff454SVipin Bhandari }
263b4cff454SVipin Bhandari }
264b4cff454SVipin Bhandari host->buffer = p;
265b4cff454SVipin Bhandari }
266b4cff454SVipin Bhandari
mmc_davinci_start_command(struct mmc_davinci_host * host,struct mmc_command * cmd)267b4cff454SVipin Bhandari static void mmc_davinci_start_command(struct mmc_davinci_host *host,
268b4cff454SVipin Bhandari struct mmc_command *cmd)
269b4cff454SVipin Bhandari {
270b4cff454SVipin Bhandari u32 cmd_reg = 0;
271b4cff454SVipin Bhandari u32 im_val;
272b4cff454SVipin Bhandari
273b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "CMD%d, arg 0x%08x%s\n",
274b4cff454SVipin Bhandari cmd->opcode, cmd->arg,
275b4cff454SVipin Bhandari ({ char *s;
276b4cff454SVipin Bhandari switch (mmc_resp_type(cmd)) {
277b4cff454SVipin Bhandari case MMC_RSP_R1:
278b4cff454SVipin Bhandari s = ", R1/R5/R6/R7 response";
279b4cff454SVipin Bhandari break;
280b4cff454SVipin Bhandari case MMC_RSP_R1B:
281b4cff454SVipin Bhandari s = ", R1b response";
282b4cff454SVipin Bhandari break;
283b4cff454SVipin Bhandari case MMC_RSP_R2:
284b4cff454SVipin Bhandari s = ", R2 response";
285b4cff454SVipin Bhandari break;
286b4cff454SVipin Bhandari case MMC_RSP_R3:
287b4cff454SVipin Bhandari s = ", R3/R4 response";
288b4cff454SVipin Bhandari break;
289b4cff454SVipin Bhandari default:
290b4cff454SVipin Bhandari s = ", (R? response)";
291b4cff454SVipin Bhandari break;
29286d9bf50STom Rix } s; }));
293b4cff454SVipin Bhandari host->cmd = cmd;
294b4cff454SVipin Bhandari
295b4cff454SVipin Bhandari switch (mmc_resp_type(cmd)) {
296b4cff454SVipin Bhandari case MMC_RSP_R1B:
297b4cff454SVipin Bhandari /* There's some spec confusion about when R1B is
298b4cff454SVipin Bhandari * allowed, but if the card doesn't issue a BUSY
299b4cff454SVipin Bhandari * then it's harmless for us to allow it.
300b4cff454SVipin Bhandari */
301b4cff454SVipin Bhandari cmd_reg |= MMCCMD_BSYEXP;
302df561f66SGustavo A. R. Silva fallthrough;
303b4cff454SVipin Bhandari case MMC_RSP_R1: /* 48 bits, CRC */
304b4cff454SVipin Bhandari cmd_reg |= MMCCMD_RSPFMT_R1456;
305b4cff454SVipin Bhandari break;
306b4cff454SVipin Bhandari case MMC_RSP_R2: /* 136 bits, CRC */
307b4cff454SVipin Bhandari cmd_reg |= MMCCMD_RSPFMT_R2;
308b4cff454SVipin Bhandari break;
309b4cff454SVipin Bhandari case MMC_RSP_R3: /* 48 bits, no CRC */
310b4cff454SVipin Bhandari cmd_reg |= MMCCMD_RSPFMT_R3;
311b4cff454SVipin Bhandari break;
312b4cff454SVipin Bhandari default:
313b4cff454SVipin Bhandari cmd_reg |= MMCCMD_RSPFMT_NONE;
314b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "unknown resp_type %04x\n",
315b4cff454SVipin Bhandari mmc_resp_type(cmd));
316b4cff454SVipin Bhandari break;
317b4cff454SVipin Bhandari }
318b4cff454SVipin Bhandari
319b4cff454SVipin Bhandari /* Set command index */
320b4cff454SVipin Bhandari cmd_reg |= cmd->opcode;
321b4cff454SVipin Bhandari
322b4cff454SVipin Bhandari /* Enable EDMA transfer triggers */
323b4cff454SVipin Bhandari if (host->do_dma)
324b4cff454SVipin Bhandari cmd_reg |= MMCCMD_DMATRIG;
325b4cff454SVipin Bhandari
326b4cff454SVipin Bhandari if (host->version == MMC_CTLR_VERSION_2 && host->data != NULL &&
327b4cff454SVipin Bhandari host->data_dir == DAVINCI_MMC_DATADIR_READ)
328b4cff454SVipin Bhandari cmd_reg |= MMCCMD_DMATRIG;
329b4cff454SVipin Bhandari
330b4cff454SVipin Bhandari /* Setting whether command involves data transfer or not */
331b4cff454SVipin Bhandari if (cmd->data)
332b4cff454SVipin Bhandari cmd_reg |= MMCCMD_WDATX;
333b4cff454SVipin Bhandari
334b4cff454SVipin Bhandari /* Setting whether data read or write */
335b4cff454SVipin Bhandari if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE)
336b4cff454SVipin Bhandari cmd_reg |= MMCCMD_DTRW;
337b4cff454SVipin Bhandari
338b4cff454SVipin Bhandari if (host->bus_mode == MMC_BUSMODE_PUSHPULL)
339b4cff454SVipin Bhandari cmd_reg |= MMCCMD_PPLEN;
340b4cff454SVipin Bhandari
341b4cff454SVipin Bhandari /* set Command timeout */
342b4cff454SVipin Bhandari writel(0x1FFF, host->base + DAVINCI_MMCTOR);
343b4cff454SVipin Bhandari
344b4cff454SVipin Bhandari /* Enable interrupt (calculate here, defer until FIFO is stuffed). */
345b4cff454SVipin Bhandari im_val = MMCST0_RSPDNE | MMCST0_CRCRS | MMCST0_TOUTRS;
346b4cff454SVipin Bhandari if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
347b4cff454SVipin Bhandari im_val |= MMCST0_DATDNE | MMCST0_CRCWR;
348b4cff454SVipin Bhandari
349b4cff454SVipin Bhandari if (!host->do_dma)
350b4cff454SVipin Bhandari im_val |= MMCST0_DXRDY;
351b4cff454SVipin Bhandari } else if (host->data_dir == DAVINCI_MMC_DATADIR_READ) {
352b4cff454SVipin Bhandari im_val |= MMCST0_DATDNE | MMCST0_CRCRD | MMCST0_TOUTRD;
353b4cff454SVipin Bhandari
354b4cff454SVipin Bhandari if (!host->do_dma)
355b4cff454SVipin Bhandari im_val |= MMCST0_DRRDY;
356b4cff454SVipin Bhandari }
357b4cff454SVipin Bhandari
358b4cff454SVipin Bhandari /*
359b4cff454SVipin Bhandari * Before non-DMA WRITE commands the controller needs priming:
360b4cff454SVipin Bhandari * FIFO should be populated with 32 bytes i.e. whatever is the FIFO size
361b4cff454SVipin Bhandari */
362b4cff454SVipin Bhandari if (!host->do_dma && (host->data_dir == DAVINCI_MMC_DATADIR_WRITE))
363b4cff454SVipin Bhandari davinci_fifo_data_trans(host, rw_threshold);
364b4cff454SVipin Bhandari
365b4cff454SVipin Bhandari writel(cmd->arg, host->base + DAVINCI_MMCARGHL);
366b4cff454SVipin Bhandari writel(cmd_reg, host->base + DAVINCI_MMCCMD);
367ee698f50SIdo Yariv
368ee698f50SIdo Yariv host->active_request = true;
369ee698f50SIdo Yariv
370ee698f50SIdo Yariv if (!host->do_dma && host->bytes_left <= poll_threshold) {
371ee698f50SIdo Yariv u32 count = poll_loopcount;
372ee698f50SIdo Yariv
373ee698f50SIdo Yariv while (host->active_request && count--) {
374ee698f50SIdo Yariv mmc_davinci_irq(0, host);
375ee698f50SIdo Yariv cpu_relax();
376ee698f50SIdo Yariv }
377ee698f50SIdo Yariv }
378ee698f50SIdo Yariv
379ee698f50SIdo Yariv if (host->active_request)
380b4cff454SVipin Bhandari writel(im_val, host->base + DAVINCI_MMCIM);
381b4cff454SVipin Bhandari }
382b4cff454SVipin Bhandari
383b4cff454SVipin Bhandari /*----------------------------------------------------------------------*/
384b4cff454SVipin Bhandari
385b4cff454SVipin Bhandari /* DMA infrastructure */
386b4cff454SVipin Bhandari
davinci_abort_dma(struct mmc_davinci_host * host)387b4cff454SVipin Bhandari static void davinci_abort_dma(struct mmc_davinci_host *host)
388b4cff454SVipin Bhandari {
3895413da81SMatt Porter struct dma_chan *sync_dev;
390b4cff454SVipin Bhandari
391b4cff454SVipin Bhandari if (host->data_dir == DAVINCI_MMC_DATADIR_READ)
3925413da81SMatt Porter sync_dev = host->dma_rx;
393b4cff454SVipin Bhandari else
3945413da81SMatt Porter sync_dev = host->dma_tx;
395b4cff454SVipin Bhandari
3965413da81SMatt Porter dmaengine_terminate_all(sync_dev);
397b4cff454SVipin Bhandari }
398b4cff454SVipin Bhandari
mmc_davinci_send_dma_request(struct mmc_davinci_host * host,struct mmc_data * data)3995413da81SMatt Porter static int mmc_davinci_send_dma_request(struct mmc_davinci_host *host,
400b4cff454SVipin Bhandari struct mmc_data *data)
401b4cff454SVipin Bhandari {
4025413da81SMatt Porter struct dma_chan *chan;
4035413da81SMatt Porter struct dma_async_tx_descriptor *desc;
4045413da81SMatt Porter int ret = 0;
405b4cff454SVipin Bhandari
406b4cff454SVipin Bhandari if (host->data_dir == DAVINCI_MMC_DATADIR_WRITE) {
4075413da81SMatt Porter struct dma_slave_config dma_tx_conf = {
4085413da81SMatt Porter .direction = DMA_MEM_TO_DEV,
4095413da81SMatt Porter .dst_addr = host->mem_res->start + DAVINCI_MMCDXR,
4105413da81SMatt Porter .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
4115413da81SMatt Porter .dst_maxburst =
4125413da81SMatt Porter rw_threshold / DMA_SLAVE_BUSWIDTH_4_BYTES,
4135413da81SMatt Porter };
4145413da81SMatt Porter chan = host->dma_tx;
4155413da81SMatt Porter dmaengine_slave_config(host->dma_tx, &dma_tx_conf);
4165413da81SMatt Porter
4175413da81SMatt Porter desc = dmaengine_prep_slave_sg(host->dma_tx,
4185413da81SMatt Porter data->sg,
4195413da81SMatt Porter host->sg_len,
4205413da81SMatt Porter DMA_MEM_TO_DEV,
4215413da81SMatt Porter DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
4225413da81SMatt Porter if (!desc) {
4235413da81SMatt Porter dev_dbg(mmc_dev(host->mmc),
4245413da81SMatt Porter "failed to allocate DMA TX descriptor");
4255413da81SMatt Porter ret = -1;
4265413da81SMatt Porter goto out;
4275413da81SMatt Porter }
428b4cff454SVipin Bhandari } else {
4295413da81SMatt Porter struct dma_slave_config dma_rx_conf = {
4305413da81SMatt Porter .direction = DMA_DEV_TO_MEM,
4315413da81SMatt Porter .src_addr = host->mem_res->start + DAVINCI_MMCDRR,
4325413da81SMatt Porter .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
4335413da81SMatt Porter .src_maxburst =
4345413da81SMatt Porter rw_threshold / DMA_SLAVE_BUSWIDTH_4_BYTES,
4355413da81SMatt Porter };
4365413da81SMatt Porter chan = host->dma_rx;
4375413da81SMatt Porter dmaengine_slave_config(host->dma_rx, &dma_rx_conf);
4385413da81SMatt Porter
4395413da81SMatt Porter desc = dmaengine_prep_slave_sg(host->dma_rx,
4405413da81SMatt Porter data->sg,
4415413da81SMatt Porter host->sg_len,
4425413da81SMatt Porter DMA_DEV_TO_MEM,
4435413da81SMatt Porter DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
4445413da81SMatt Porter if (!desc) {
4455413da81SMatt Porter dev_dbg(mmc_dev(host->mmc),
4465413da81SMatt Porter "failed to allocate DMA RX descriptor");
4475413da81SMatt Porter ret = -1;
4485413da81SMatt Porter goto out;
4495413da81SMatt Porter }
450b4cff454SVipin Bhandari }
451b4cff454SVipin Bhandari
4525413da81SMatt Porter dmaengine_submit(desc);
4535413da81SMatt Porter dma_async_issue_pending(chan);
454b4cff454SVipin Bhandari
4555413da81SMatt Porter out:
4565413da81SMatt Porter return ret;
457b4cff454SVipin Bhandari }
458b4cff454SVipin Bhandari
mmc_davinci_start_dma_transfer(struct mmc_davinci_host * host,struct mmc_data * data)459b4cff454SVipin Bhandari static int mmc_davinci_start_dma_transfer(struct mmc_davinci_host *host,
460b4cff454SVipin Bhandari struct mmc_data *data)
461b4cff454SVipin Bhandari {
462b4cff454SVipin Bhandari int i;
463b4cff454SVipin Bhandari int mask = rw_threshold - 1;
4645413da81SMatt Porter int ret = 0;
465b4cff454SVipin Bhandari
466b4cff454SVipin Bhandari host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
467feeef096SHeiner Kallweit mmc_get_dma_dir(data));
468b4cff454SVipin Bhandari
469b4cff454SVipin Bhandari /* no individual DMA segment should need a partial FIFO */
470b4cff454SVipin Bhandari for (i = 0; i < host->sg_len; i++) {
471b4cff454SVipin Bhandari if (sg_dma_len(data->sg + i) & mask) {
472b4cff454SVipin Bhandari dma_unmap_sg(mmc_dev(host->mmc),
473b4cff454SVipin Bhandari data->sg, data->sg_len,
474feeef096SHeiner Kallweit mmc_get_dma_dir(data));
475b4cff454SVipin Bhandari return -1;
476b4cff454SVipin Bhandari }
477b4cff454SVipin Bhandari }
478b4cff454SVipin Bhandari
479b4cff454SVipin Bhandari host->do_dma = 1;
4805413da81SMatt Porter ret = mmc_davinci_send_dma_request(host, data);
481b4cff454SVipin Bhandari
4825413da81SMatt Porter return ret;
483b4cff454SVipin Bhandari }
484b4cff454SVipin Bhandari
davinci_release_dma_channels(struct mmc_davinci_host * host)4856478f4e1SDavid Lechner static void davinci_release_dma_channels(struct mmc_davinci_host *host)
486b4cff454SVipin Bhandari {
487b4cff454SVipin Bhandari if (!host->use_dma)
488b4cff454SVipin Bhandari return;
489b4cff454SVipin Bhandari
4905413da81SMatt Porter dma_release_channel(host->dma_tx);
4915413da81SMatt Porter dma_release_channel(host->dma_rx);
492b4cff454SVipin Bhandari }
493b4cff454SVipin Bhandari
davinci_acquire_dma_channels(struct mmc_davinci_host * host)4946478f4e1SDavid Lechner static int davinci_acquire_dma_channels(struct mmc_davinci_host *host)
495b4cff454SVipin Bhandari {
4960a4d7236SPeter Ujfalusi host->dma_tx = dma_request_chan(mmc_dev(host->mmc), "tx");
4970a4d7236SPeter Ujfalusi if (IS_ERR(host->dma_tx)) {
4985413da81SMatt Porter dev_err(mmc_dev(host->mmc), "Can't get dma_tx channel\n");
4990a4d7236SPeter Ujfalusi return PTR_ERR(host->dma_tx);
500b4cff454SVipin Bhandari }
501b4cff454SVipin Bhandari
5020a4d7236SPeter Ujfalusi host->dma_rx = dma_request_chan(mmc_dev(host->mmc), "rx");
5030a4d7236SPeter Ujfalusi if (IS_ERR(host->dma_rx)) {
5045413da81SMatt Porter dev_err(mmc_dev(host->mmc), "Can't get dma_rx channel\n");
5050a4d7236SPeter Ujfalusi dma_release_channel(host->dma_tx);
5060a4d7236SPeter Ujfalusi return PTR_ERR(host->dma_rx);
507b4cff454SVipin Bhandari }
508b4cff454SVipin Bhandari
509b4cff454SVipin Bhandari return 0;
510b4cff454SVipin Bhandari }
511b4cff454SVipin Bhandari
512b4cff454SVipin Bhandari /*----------------------------------------------------------------------*/
513b4cff454SVipin Bhandari
514b4cff454SVipin Bhandari static void
mmc_davinci_prepare_data(struct mmc_davinci_host * host,struct mmc_request * req)515b4cff454SVipin Bhandari mmc_davinci_prepare_data(struct mmc_davinci_host *host, struct mmc_request *req)
516b4cff454SVipin Bhandari {
517b4cff454SVipin Bhandari int fifo_lev = (rw_threshold == 32) ? MMCFIFOCTL_FIFOLEV : 0;
518b4cff454SVipin Bhandari int timeout;
519b4cff454SVipin Bhandari struct mmc_data *data = req->data;
520b4cff454SVipin Bhandari
521b4cff454SVipin Bhandari if (host->version == MMC_CTLR_VERSION_2)
522b4cff454SVipin Bhandari fifo_lev = (rw_threshold == 64) ? MMCFIFOCTL_FIFOLEV : 0;
523b4cff454SVipin Bhandari
524b4cff454SVipin Bhandari host->data = data;
525b4cff454SVipin Bhandari if (data == NULL) {
526b4cff454SVipin Bhandari host->data_dir = DAVINCI_MMC_DATADIR_NONE;
527b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCBLEN);
528b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCNBLK);
529b4cff454SVipin Bhandari return;
530b4cff454SVipin Bhandari }
531b4cff454SVipin Bhandari
532bbb66fcbSJaehoon Chung dev_dbg(mmc_dev(host->mmc), "%s, %d blocks of %d bytes\n",
533b4cff454SVipin Bhandari (data->flags & MMC_DATA_WRITE) ? "write" : "read",
534b4cff454SVipin Bhandari data->blocks, data->blksz);
535b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), " DTO %d cycles + %d ns\n",
536b4cff454SVipin Bhandari data->timeout_clks, data->timeout_ns);
537b4cff454SVipin Bhandari timeout = data->timeout_clks +
538b4cff454SVipin Bhandari (data->timeout_ns / host->ns_in_one_cycle);
539b4cff454SVipin Bhandari if (timeout > 0xffff)
540b4cff454SVipin Bhandari timeout = 0xffff;
541b4cff454SVipin Bhandari
542b4cff454SVipin Bhandari writel(timeout, host->base + DAVINCI_MMCTOD);
543b4cff454SVipin Bhandari writel(data->blocks, host->base + DAVINCI_MMCNBLK);
544b4cff454SVipin Bhandari writel(data->blksz, host->base + DAVINCI_MMCBLEN);
545b4cff454SVipin Bhandari
546b4cff454SVipin Bhandari /* Configure the FIFO */
547bbb66fcbSJaehoon Chung if (data->flags & MMC_DATA_WRITE) {
548b4cff454SVipin Bhandari host->data_dir = DAVINCI_MMC_DATADIR_WRITE;
549b4cff454SVipin Bhandari writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR | MMCFIFOCTL_FIFORST,
550b4cff454SVipin Bhandari host->base + DAVINCI_MMCFIFOCTL);
551b4cff454SVipin Bhandari writel(fifo_lev | MMCFIFOCTL_FIFODIR_WR,
552b4cff454SVipin Bhandari host->base + DAVINCI_MMCFIFOCTL);
553bbb66fcbSJaehoon Chung } else {
554b4cff454SVipin Bhandari host->data_dir = DAVINCI_MMC_DATADIR_READ;
555b4cff454SVipin Bhandari writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD | MMCFIFOCTL_FIFORST,
556b4cff454SVipin Bhandari host->base + DAVINCI_MMCFIFOCTL);
557b4cff454SVipin Bhandari writel(fifo_lev | MMCFIFOCTL_FIFODIR_RD,
558b4cff454SVipin Bhandari host->base + DAVINCI_MMCFIFOCTL);
559b4cff454SVipin Bhandari }
560b4cff454SVipin Bhandari
561b4cff454SVipin Bhandari host->buffer = NULL;
562b4cff454SVipin Bhandari host->bytes_left = data->blocks * data->blksz;
563b4cff454SVipin Bhandari
564b4cff454SVipin Bhandari /* For now we try to use DMA whenever we won't need partial FIFO
565b4cff454SVipin Bhandari * reads or writes, either for the whole transfer (as tested here)
566b4cff454SVipin Bhandari * or for any individual scatterlist segment (tested when we call
567b4cff454SVipin Bhandari * start_dma_transfer).
568b4cff454SVipin Bhandari *
569b4cff454SVipin Bhandari * While we *could* change that, unusual block sizes are rarely
570b4cff454SVipin Bhandari * used. The occasional fallback to PIO should't hurt.
571b4cff454SVipin Bhandari */
572b4cff454SVipin Bhandari if (host->use_dma && (host->bytes_left & (rw_threshold - 1)) == 0
573b4cff454SVipin Bhandari && mmc_davinci_start_dma_transfer(host, data) == 0) {
574b4cff454SVipin Bhandari /* zero this to ensure we take no PIO paths */
575b4cff454SVipin Bhandari host->bytes_left = 0;
576b4cff454SVipin Bhandari } else {
577b4cff454SVipin Bhandari /* Revert to CPU Copy */
578b4cff454SVipin Bhandari host->sg_len = data->sg_len;
579b4cff454SVipin Bhandari host->sg = host->data->sg;
580b4cff454SVipin Bhandari mmc_davinci_sg_to_buf(host);
581b4cff454SVipin Bhandari }
582b4cff454SVipin Bhandari }
583b4cff454SVipin Bhandari
mmc_davinci_request(struct mmc_host * mmc,struct mmc_request * req)584b4cff454SVipin Bhandari static void mmc_davinci_request(struct mmc_host *mmc, struct mmc_request *req)
585b4cff454SVipin Bhandari {
586b4cff454SVipin Bhandari struct mmc_davinci_host *host = mmc_priv(mmc);
587b4cff454SVipin Bhandari unsigned long timeout = jiffies + msecs_to_jiffies(900);
588b4cff454SVipin Bhandari u32 mmcst1 = 0;
589b4cff454SVipin Bhandari
590b4cff454SVipin Bhandari /* Card may still be sending BUSY after a previous operation,
591b4cff454SVipin Bhandari * typically some kind of write. If so, we can't proceed yet.
592b4cff454SVipin Bhandari */
593b4cff454SVipin Bhandari while (time_before(jiffies, timeout)) {
594b4cff454SVipin Bhandari mmcst1 = readl(host->base + DAVINCI_MMCST1);
595b4cff454SVipin Bhandari if (!(mmcst1 & MMCST1_BUSY))
596b4cff454SVipin Bhandari break;
597b4cff454SVipin Bhandari cpu_relax();
598b4cff454SVipin Bhandari }
599b4cff454SVipin Bhandari if (mmcst1 & MMCST1_BUSY) {
600b4cff454SVipin Bhandari dev_err(mmc_dev(host->mmc), "still BUSY? bad ... \n");
601b4cff454SVipin Bhandari req->cmd->error = -ETIMEDOUT;
602b4cff454SVipin Bhandari mmc_request_done(mmc, req);
603b4cff454SVipin Bhandari return;
604b4cff454SVipin Bhandari }
605b4cff454SVipin Bhandari
606b4cff454SVipin Bhandari host->do_dma = 0;
607b4cff454SVipin Bhandari mmc_davinci_prepare_data(host, req);
608b4cff454SVipin Bhandari mmc_davinci_start_command(host, req->cmd);
609b4cff454SVipin Bhandari }
610b4cff454SVipin Bhandari
calculate_freq_for_card(struct mmc_davinci_host * host,unsigned int mmc_req_freq)611b4cff454SVipin Bhandari static unsigned int calculate_freq_for_card(struct mmc_davinci_host *host,
612b4cff454SVipin Bhandari unsigned int mmc_req_freq)
613b4cff454SVipin Bhandari {
614b4cff454SVipin Bhandari unsigned int mmc_freq = 0, mmc_pclk = 0, mmc_push_pull_divisor = 0;
615b4cff454SVipin Bhandari
616b4cff454SVipin Bhandari mmc_pclk = host->mmc_input_clk;
617b4cff454SVipin Bhandari if (mmc_req_freq && mmc_pclk > (2 * mmc_req_freq))
618b4cff454SVipin Bhandari mmc_push_pull_divisor = ((unsigned int)mmc_pclk
619b4cff454SVipin Bhandari / (2 * mmc_req_freq)) - 1;
620b4cff454SVipin Bhandari else
621b4cff454SVipin Bhandari mmc_push_pull_divisor = 0;
622b4cff454SVipin Bhandari
623b4cff454SVipin Bhandari mmc_freq = (unsigned int)mmc_pclk
624b4cff454SVipin Bhandari / (2 * (mmc_push_pull_divisor + 1));
625b4cff454SVipin Bhandari
626b4cff454SVipin Bhandari if (mmc_freq > mmc_req_freq)
627b4cff454SVipin Bhandari mmc_push_pull_divisor = mmc_push_pull_divisor + 1;
628b4cff454SVipin Bhandari /* Convert ns to clock cycles */
629b4cff454SVipin Bhandari if (mmc_req_freq <= 400000)
630b4cff454SVipin Bhandari host->ns_in_one_cycle = (1000000) / (((mmc_pclk
631b4cff454SVipin Bhandari / (2 * (mmc_push_pull_divisor + 1)))/1000));
632b4cff454SVipin Bhandari else
633b4cff454SVipin Bhandari host->ns_in_one_cycle = (1000000) / (((mmc_pclk
634b4cff454SVipin Bhandari / (2 * (mmc_push_pull_divisor + 1)))/1000000));
635b4cff454SVipin Bhandari
636b4cff454SVipin Bhandari return mmc_push_pull_divisor;
637b4cff454SVipin Bhandari }
638b4cff454SVipin Bhandari
calculate_clk_divider(struct mmc_host * mmc,struct mmc_ios * ios)6397e30b8deSChaithrika U S static void calculate_clk_divider(struct mmc_host *mmc, struct mmc_ios *ios)
640b4cff454SVipin Bhandari {
641b4cff454SVipin Bhandari unsigned int open_drain_freq = 0, mmc_pclk = 0;
642b4cff454SVipin Bhandari unsigned int mmc_push_pull_freq = 0;
643b4cff454SVipin Bhandari struct mmc_davinci_host *host = mmc_priv(mmc);
644b4cff454SVipin Bhandari
645b4cff454SVipin Bhandari if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
646b4cff454SVipin Bhandari u32 temp;
647b4cff454SVipin Bhandari
648b4cff454SVipin Bhandari /* Ignoring the init clock value passed for fixing the inter
649b4cff454SVipin Bhandari * operability with different cards.
650b4cff454SVipin Bhandari */
651b4cff454SVipin Bhandari open_drain_freq = ((unsigned int)mmc_pclk
652b4cff454SVipin Bhandari / (2 * MMCSD_INIT_CLOCK)) - 1;
653b4cff454SVipin Bhandari
654b4cff454SVipin Bhandari if (open_drain_freq > 0xFF)
655b4cff454SVipin Bhandari open_drain_freq = 0xFF;
656b4cff454SVipin Bhandari
657b4cff454SVipin Bhandari temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK;
658b4cff454SVipin Bhandari temp |= open_drain_freq;
659b4cff454SVipin Bhandari writel(temp, host->base + DAVINCI_MMCCLK);
660b4cff454SVipin Bhandari
661b4cff454SVipin Bhandari /* Convert ns to clock cycles */
662b4cff454SVipin Bhandari host->ns_in_one_cycle = (1000000) / (MMCSD_INIT_CLOCK/1000);
663b4cff454SVipin Bhandari } else {
664b4cff454SVipin Bhandari u32 temp;
665b4cff454SVipin Bhandari mmc_push_pull_freq = calculate_freq_for_card(host, ios->clock);
666b4cff454SVipin Bhandari
667b4cff454SVipin Bhandari if (mmc_push_pull_freq > 0xFF)
668b4cff454SVipin Bhandari mmc_push_pull_freq = 0xFF;
669b4cff454SVipin Bhandari
670b4cff454SVipin Bhandari temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKEN;
671b4cff454SVipin Bhandari writel(temp, host->base + DAVINCI_MMCCLK);
672b4cff454SVipin Bhandari
673b4cff454SVipin Bhandari udelay(10);
674b4cff454SVipin Bhandari
675b4cff454SVipin Bhandari temp = readl(host->base + DAVINCI_MMCCLK) & ~MMCCLK_CLKRT_MASK;
676b4cff454SVipin Bhandari temp |= mmc_push_pull_freq;
677b4cff454SVipin Bhandari writel(temp, host->base + DAVINCI_MMCCLK);
678b4cff454SVipin Bhandari
679b4cff454SVipin Bhandari writel(temp | MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK);
680b4cff454SVipin Bhandari
681b4cff454SVipin Bhandari udelay(10);
682b4cff454SVipin Bhandari }
6837e30b8deSChaithrika U S }
6847e30b8deSChaithrika U S
mmc_davinci_set_ios(struct mmc_host * mmc,struct mmc_ios * ios)6857e30b8deSChaithrika U S static void mmc_davinci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
6867e30b8deSChaithrika U S {
6877e30b8deSChaithrika U S struct mmc_davinci_host *host = mmc_priv(mmc);
6884a9de8adSIdo Yariv struct platform_device *pdev = to_platform_device(mmc->parent);
6894a9de8adSIdo Yariv struct davinci_mmc_config *config = pdev->dev.platform_data;
6907e30b8deSChaithrika U S
6917e30b8deSChaithrika U S dev_dbg(mmc_dev(host->mmc),
6927e30b8deSChaithrika U S "clock %dHz busmode %d powermode %d Vdd %04x\n",
6937e30b8deSChaithrika U S ios->clock, ios->bus_mode, ios->power_mode,
6947e30b8deSChaithrika U S ios->vdd);
695132f1074SVipin Bhandari
6964a9de8adSIdo Yariv switch (ios->power_mode) {
6974a9de8adSIdo Yariv case MMC_POWER_OFF:
6984a9de8adSIdo Yariv if (config && config->set_power)
6994a9de8adSIdo Yariv config->set_power(pdev->id, false);
7004a9de8adSIdo Yariv break;
7014a9de8adSIdo Yariv case MMC_POWER_UP:
7024a9de8adSIdo Yariv if (config && config->set_power)
7034a9de8adSIdo Yariv config->set_power(pdev->id, true);
7044a9de8adSIdo Yariv break;
7054a9de8adSIdo Yariv }
7064a9de8adSIdo Yariv
707132f1074SVipin Bhandari switch (ios->bus_width) {
708132f1074SVipin Bhandari case MMC_BUS_WIDTH_8:
709132f1074SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "Enabling 8 bit mode\n");
710132f1074SVipin Bhandari writel((readl(host->base + DAVINCI_MMCCTL) &
711132f1074SVipin Bhandari ~MMCCTL_WIDTH_4_BIT) | MMCCTL_WIDTH_8_BIT,
712132f1074SVipin Bhandari host->base + DAVINCI_MMCCTL);
713132f1074SVipin Bhandari break;
714132f1074SVipin Bhandari case MMC_BUS_WIDTH_4:
7157e30b8deSChaithrika U S dev_dbg(mmc_dev(host->mmc), "Enabling 4 bit mode\n");
716132f1074SVipin Bhandari if (host->version == MMC_CTLR_VERSION_2)
717132f1074SVipin Bhandari writel((readl(host->base + DAVINCI_MMCCTL) &
718132f1074SVipin Bhandari ~MMCCTL_WIDTH_8_BIT) | MMCCTL_WIDTH_4_BIT,
7197e30b8deSChaithrika U S host->base + DAVINCI_MMCCTL);
720132f1074SVipin Bhandari else
721132f1074SVipin Bhandari writel(readl(host->base + DAVINCI_MMCCTL) |
722132f1074SVipin Bhandari MMCCTL_WIDTH_4_BIT,
7237e30b8deSChaithrika U S host->base + DAVINCI_MMCCTL);
724132f1074SVipin Bhandari break;
725132f1074SVipin Bhandari case MMC_BUS_WIDTH_1:
726132f1074SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "Enabling 1 bit mode\n");
727132f1074SVipin Bhandari if (host->version == MMC_CTLR_VERSION_2)
728132f1074SVipin Bhandari writel(readl(host->base + DAVINCI_MMCCTL) &
729132f1074SVipin Bhandari ~(MMCCTL_WIDTH_8_BIT | MMCCTL_WIDTH_4_BIT),
730132f1074SVipin Bhandari host->base + DAVINCI_MMCCTL);
731132f1074SVipin Bhandari else
732132f1074SVipin Bhandari writel(readl(host->base + DAVINCI_MMCCTL) &
733132f1074SVipin Bhandari ~MMCCTL_WIDTH_4_BIT,
734132f1074SVipin Bhandari host->base + DAVINCI_MMCCTL);
735132f1074SVipin Bhandari break;
7367e30b8deSChaithrika U S }
7377e30b8deSChaithrika U S
7387e30b8deSChaithrika U S calculate_clk_divider(mmc, ios);
739b4cff454SVipin Bhandari
740b4cff454SVipin Bhandari host->bus_mode = ios->bus_mode;
741b4cff454SVipin Bhandari if (ios->power_mode == MMC_POWER_UP) {
742b4cff454SVipin Bhandari unsigned long timeout = jiffies + msecs_to_jiffies(50);
743b4cff454SVipin Bhandari bool lose = true;
744b4cff454SVipin Bhandari
745b4cff454SVipin Bhandari /* Send clock cycles, poll completion */
746b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCARGHL);
747b4cff454SVipin Bhandari writel(MMCCMD_INITCK, host->base + DAVINCI_MMCCMD);
748b4cff454SVipin Bhandari while (time_before(jiffies, timeout)) {
749b4cff454SVipin Bhandari u32 tmp = readl(host->base + DAVINCI_MMCST0);
750b4cff454SVipin Bhandari
751b4cff454SVipin Bhandari if (tmp & MMCST0_RSPDNE) {
752b4cff454SVipin Bhandari lose = false;
753b4cff454SVipin Bhandari break;
754b4cff454SVipin Bhandari }
755b4cff454SVipin Bhandari cpu_relax();
756b4cff454SVipin Bhandari }
757b4cff454SVipin Bhandari if (lose)
758b4cff454SVipin Bhandari dev_warn(mmc_dev(host->mmc), "powerup timeout\n");
759b4cff454SVipin Bhandari }
760b4cff454SVipin Bhandari
761b4cff454SVipin Bhandari /* FIXME on power OFF, reset things ... */
762b4cff454SVipin Bhandari }
763b4cff454SVipin Bhandari
764b4cff454SVipin Bhandari static void
mmc_davinci_xfer_done(struct mmc_davinci_host * host,struct mmc_data * data)765b4cff454SVipin Bhandari mmc_davinci_xfer_done(struct mmc_davinci_host *host, struct mmc_data *data)
766b4cff454SVipin Bhandari {
767b4cff454SVipin Bhandari host->data = NULL;
768b4cff454SVipin Bhandari
769f9db92cbSAlagu Sankar if (host->mmc->caps & MMC_CAP_SDIO_IRQ) {
770f9db92cbSAlagu Sankar /*
771f9db92cbSAlagu Sankar * SDIO Interrupt Detection work-around as suggested by
772f9db92cbSAlagu Sankar * Davinci Errata (TMS320DM355 Silicon Revision 1.1 Errata
773f9db92cbSAlagu Sankar * 2.1.6): Signal SDIO interrupt only if it is enabled by core
774f9db92cbSAlagu Sankar */
775f9db92cbSAlagu Sankar if (host->sdio_int && !(readl(host->base + DAVINCI_SDIOST0) &
776f9db92cbSAlagu Sankar SDIOST0_DAT1_HI)) {
777f9db92cbSAlagu Sankar writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
778f9db92cbSAlagu Sankar mmc_signal_sdio_irq(host->mmc);
779f9db92cbSAlagu Sankar }
780f9db92cbSAlagu Sankar }
781f9db92cbSAlagu Sankar
782b4cff454SVipin Bhandari if (host->do_dma) {
783b4cff454SVipin Bhandari davinci_abort_dma(host);
784b4cff454SVipin Bhandari
785b4cff454SVipin Bhandari dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
786feeef096SHeiner Kallweit mmc_get_dma_dir(data));
787b4cff454SVipin Bhandari host->do_dma = false;
788b4cff454SVipin Bhandari }
789b4cff454SVipin Bhandari host->data_dir = DAVINCI_MMC_DATADIR_NONE;
790b4cff454SVipin Bhandari
791b4cff454SVipin Bhandari if (!data->stop || (host->cmd && host->cmd->error)) {
792b4cff454SVipin Bhandari mmc_request_done(host->mmc, data->mrq);
793b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCIM);
794ee698f50SIdo Yariv host->active_request = false;
795b4cff454SVipin Bhandari } else
796b4cff454SVipin Bhandari mmc_davinci_start_command(host, data->stop);
797b4cff454SVipin Bhandari }
798b4cff454SVipin Bhandari
mmc_davinci_cmd_done(struct mmc_davinci_host * host,struct mmc_command * cmd)799b4cff454SVipin Bhandari static void mmc_davinci_cmd_done(struct mmc_davinci_host *host,
800b4cff454SVipin Bhandari struct mmc_command *cmd)
801b4cff454SVipin Bhandari {
802b4cff454SVipin Bhandari host->cmd = NULL;
803b4cff454SVipin Bhandari
804b4cff454SVipin Bhandari if (cmd->flags & MMC_RSP_PRESENT) {
805b4cff454SVipin Bhandari if (cmd->flags & MMC_RSP_136) {
806b4cff454SVipin Bhandari /* response type 2 */
807b4cff454SVipin Bhandari cmd->resp[3] = readl(host->base + DAVINCI_MMCRSP01);
808b4cff454SVipin Bhandari cmd->resp[2] = readl(host->base + DAVINCI_MMCRSP23);
809b4cff454SVipin Bhandari cmd->resp[1] = readl(host->base + DAVINCI_MMCRSP45);
810b4cff454SVipin Bhandari cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67);
811b4cff454SVipin Bhandari } else {
812b4cff454SVipin Bhandari /* response types 1, 1b, 3, 4, 5, 6 */
813b4cff454SVipin Bhandari cmd->resp[0] = readl(host->base + DAVINCI_MMCRSP67);
814b4cff454SVipin Bhandari }
815b4cff454SVipin Bhandari }
816b4cff454SVipin Bhandari
817b4cff454SVipin Bhandari if (host->data == NULL || cmd->error) {
818b4cff454SVipin Bhandari if (cmd->error == -ETIMEDOUT)
819b4cff454SVipin Bhandari cmd->mrq->cmd->retries = 0;
820b4cff454SVipin Bhandari mmc_request_done(host->mmc, cmd->mrq);
821b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCIM);
822ee698f50SIdo Yariv host->active_request = false;
823b4cff454SVipin Bhandari }
824b4cff454SVipin Bhandari }
825b4cff454SVipin Bhandari
mmc_davinci_reset_ctrl(struct mmc_davinci_host * host,int val)82606de845fSChaithrika U S static inline void mmc_davinci_reset_ctrl(struct mmc_davinci_host *host,
82706de845fSChaithrika U S int val)
828b4cff454SVipin Bhandari {
829b4cff454SVipin Bhandari u32 temp;
830b4cff454SVipin Bhandari
831b4cff454SVipin Bhandari temp = readl(host->base + DAVINCI_MMCCTL);
83206de845fSChaithrika U S if (val) /* reset */
83306de845fSChaithrika U S temp |= MMCCTL_CMDRST | MMCCTL_DATRST;
83406de845fSChaithrika U S else /* enable */
835b4cff454SVipin Bhandari temp &= ~(MMCCTL_CMDRST | MMCCTL_DATRST);
83606de845fSChaithrika U S
837b4cff454SVipin Bhandari writel(temp, host->base + DAVINCI_MMCCTL);
83806de845fSChaithrika U S udelay(10);
83906de845fSChaithrika U S }
84006de845fSChaithrika U S
84106de845fSChaithrika U S static void
davinci_abort_data(struct mmc_davinci_host * host,struct mmc_data * data)84206de845fSChaithrika U S davinci_abort_data(struct mmc_davinci_host *host, struct mmc_data *data)
84306de845fSChaithrika U S {
84406de845fSChaithrika U S mmc_davinci_reset_ctrl(host, 1);
84506de845fSChaithrika U S mmc_davinci_reset_ctrl(host, 0);
846b4cff454SVipin Bhandari }
847b4cff454SVipin Bhandari
mmc_davinci_sdio_irq(int irq,void * dev_id)848f9db92cbSAlagu Sankar static irqreturn_t mmc_davinci_sdio_irq(int irq, void *dev_id)
849f9db92cbSAlagu Sankar {
850f9db92cbSAlagu Sankar struct mmc_davinci_host *host = dev_id;
851f9db92cbSAlagu Sankar unsigned int status;
852f9db92cbSAlagu Sankar
853f9db92cbSAlagu Sankar status = readl(host->base + DAVINCI_SDIOIST);
854f9db92cbSAlagu Sankar if (status & SDIOIST_IOINT) {
855f9db92cbSAlagu Sankar dev_dbg(mmc_dev(host->mmc),
856f9db92cbSAlagu Sankar "SDIO interrupt status %x\n", status);
857f9db92cbSAlagu Sankar writel(status | SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
858f9db92cbSAlagu Sankar mmc_signal_sdio_irq(host->mmc);
859f9db92cbSAlagu Sankar }
860f9db92cbSAlagu Sankar return IRQ_HANDLED;
861f9db92cbSAlagu Sankar }
862f9db92cbSAlagu Sankar
mmc_davinci_irq(int irq,void * dev_id)863b4cff454SVipin Bhandari static irqreturn_t mmc_davinci_irq(int irq, void *dev_id)
864b4cff454SVipin Bhandari {
865b4cff454SVipin Bhandari struct mmc_davinci_host *host = (struct mmc_davinci_host *)dev_id;
866b4cff454SVipin Bhandari unsigned int status, qstatus;
867b4cff454SVipin Bhandari int end_command = 0;
868b4cff454SVipin Bhandari int end_transfer = 0;
869b4cff454SVipin Bhandari struct mmc_data *data = host->data;
870b4cff454SVipin Bhandari
871b4cff454SVipin Bhandari if (host->cmd == NULL && host->data == NULL) {
872b4cff454SVipin Bhandari status = readl(host->base + DAVINCI_MMCST0);
873b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc),
874b4cff454SVipin Bhandari "Spurious interrupt 0x%04x\n", status);
875b4cff454SVipin Bhandari /* Disable the interrupt from mmcsd */
876b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCIM);
877b4cff454SVipin Bhandari return IRQ_NONE;
878b4cff454SVipin Bhandari }
879b4cff454SVipin Bhandari
880b4cff454SVipin Bhandari status = readl(host->base + DAVINCI_MMCST0);
881b4cff454SVipin Bhandari qstatus = status;
882b4cff454SVipin Bhandari
883b4cff454SVipin Bhandari /* handle FIFO first when using PIO for data.
884b4cff454SVipin Bhandari * bytes_left will decrease to zero as I/O progress and status will
885b4cff454SVipin Bhandari * read zero over iteration because this controller status
886b4cff454SVipin Bhandari * register(MMCST0) reports any status only once and it is cleared
887b4cff454SVipin Bhandari * by read. So, it is not unbouned loop even in the case of
888b4cff454SVipin Bhandari * non-dma.
889b4cff454SVipin Bhandari */
890be7b5622SIdo Yariv if (host->bytes_left && (status & (MMCST0_DXRDY | MMCST0_DRRDY))) {
891be7b5622SIdo Yariv unsigned long im_val;
892be7b5622SIdo Yariv
893be7b5622SIdo Yariv /*
894be7b5622SIdo Yariv * If interrupts fire during the following loop, they will be
895be7b5622SIdo Yariv * handled by the handler, but the PIC will still buffer these.
896be7b5622SIdo Yariv * As a result, the handler will be called again to serve these
897be7b5622SIdo Yariv * needlessly. In order to avoid these spurious interrupts,
898be7b5622SIdo Yariv * keep interrupts masked during the loop.
899be7b5622SIdo Yariv */
900be7b5622SIdo Yariv im_val = readl(host->base + DAVINCI_MMCIM);
901be7b5622SIdo Yariv writel(0, host->base + DAVINCI_MMCIM);
902be7b5622SIdo Yariv
903be7b5622SIdo Yariv do {
904b4cff454SVipin Bhandari davinci_fifo_data_trans(host, rw_threshold);
905b4cff454SVipin Bhandari status = readl(host->base + DAVINCI_MMCST0);
906b4cff454SVipin Bhandari qstatus |= status;
907be7b5622SIdo Yariv } while (host->bytes_left &&
908be7b5622SIdo Yariv (status & (MMCST0_DXRDY | MMCST0_DRRDY)));
909be7b5622SIdo Yariv
910be7b5622SIdo Yariv /*
911be7b5622SIdo Yariv * If an interrupt is pending, it is assumed it will fire when
912be7b5622SIdo Yariv * it is unmasked. This assumption is also taken when the MMCIM
913be7b5622SIdo Yariv * is first set. Otherwise, writing to MMCIM after reading the
914be7b5622SIdo Yariv * status is race-prone.
915be7b5622SIdo Yariv */
916be7b5622SIdo Yariv writel(im_val, host->base + DAVINCI_MMCIM);
917b4cff454SVipin Bhandari }
918b4cff454SVipin Bhandari
919b4cff454SVipin Bhandari if (qstatus & MMCST0_DATDNE) {
920b4cff454SVipin Bhandari /* All blocks sent/received, and CRC checks passed */
921b4cff454SVipin Bhandari if (data != NULL) {
922b4cff454SVipin Bhandari if ((host->do_dma == 0) && (host->bytes_left > 0)) {
923b4cff454SVipin Bhandari /* if datasize < rw_threshold
924b4cff454SVipin Bhandari * no RX ints are generated
925b4cff454SVipin Bhandari */
926b4cff454SVipin Bhandari davinci_fifo_data_trans(host, host->bytes_left);
927b4cff454SVipin Bhandari }
928b4cff454SVipin Bhandari end_transfer = 1;
929b4cff454SVipin Bhandari data->bytes_xfered = data->blocks * data->blksz;
930b4cff454SVipin Bhandari } else {
931b4cff454SVipin Bhandari dev_err(mmc_dev(host->mmc),
932b4cff454SVipin Bhandari "DATDNE with no host->data\n");
933b4cff454SVipin Bhandari }
934b4cff454SVipin Bhandari }
935b4cff454SVipin Bhandari
936b4cff454SVipin Bhandari if (qstatus & MMCST0_TOUTRD) {
937b4cff454SVipin Bhandari /* Read data timeout */
938b4cff454SVipin Bhandari data->error = -ETIMEDOUT;
939b4cff454SVipin Bhandari end_transfer = 1;
940b4cff454SVipin Bhandari
941b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc),
942b4cff454SVipin Bhandari "read data timeout, status %x\n",
943b4cff454SVipin Bhandari qstatus);
944b4cff454SVipin Bhandari
945b4cff454SVipin Bhandari davinci_abort_data(host, data);
946b4cff454SVipin Bhandari }
947b4cff454SVipin Bhandari
948b4cff454SVipin Bhandari if (qstatus & (MMCST0_CRCWR | MMCST0_CRCRD)) {
949b4cff454SVipin Bhandari /* Data CRC error */
950b4cff454SVipin Bhandari data->error = -EILSEQ;
951b4cff454SVipin Bhandari end_transfer = 1;
952b4cff454SVipin Bhandari
953b4cff454SVipin Bhandari /* NOTE: this controller uses CRCWR to report both CRC
954b4cff454SVipin Bhandari * errors and timeouts (on writes). MMCDRSP values are
955b4cff454SVipin Bhandari * only weakly documented, but 0x9f was clearly a timeout
956b4cff454SVipin Bhandari * case and the two three-bit patterns in various SD specs
957b4cff454SVipin Bhandari * (101, 010) aren't part of it ...
958b4cff454SVipin Bhandari */
959b4cff454SVipin Bhandari if (qstatus & MMCST0_CRCWR) {
960b4cff454SVipin Bhandari u32 temp = readb(host->base + DAVINCI_MMCDRSP);
961b4cff454SVipin Bhandari
962b4cff454SVipin Bhandari if (temp == 0x9f)
963b4cff454SVipin Bhandari data->error = -ETIMEDOUT;
964b4cff454SVipin Bhandari }
965b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "data %s %s error\n",
966b4cff454SVipin Bhandari (qstatus & MMCST0_CRCWR) ? "write" : "read",
967b4cff454SVipin Bhandari (data->error == -ETIMEDOUT) ? "timeout" : "CRC");
968b4cff454SVipin Bhandari
969b4cff454SVipin Bhandari davinci_abort_data(host, data);
970b4cff454SVipin Bhandari }
971b4cff454SVipin Bhandari
972b4cff454SVipin Bhandari if (qstatus & MMCST0_TOUTRS) {
973b4cff454SVipin Bhandari /* Command timeout */
974b4cff454SVipin Bhandari if (host->cmd) {
975b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc),
976b4cff454SVipin Bhandari "CMD%d timeout, status %x\n",
977b4cff454SVipin Bhandari host->cmd->opcode, qstatus);
978b4cff454SVipin Bhandari host->cmd->error = -ETIMEDOUT;
979b4cff454SVipin Bhandari if (data) {
980b4cff454SVipin Bhandari end_transfer = 1;
981b4cff454SVipin Bhandari davinci_abort_data(host, data);
982b4cff454SVipin Bhandari } else
983b4cff454SVipin Bhandari end_command = 1;
984b4cff454SVipin Bhandari }
985b4cff454SVipin Bhandari }
986b4cff454SVipin Bhandari
987b4cff454SVipin Bhandari if (qstatus & MMCST0_CRCRS) {
988b4cff454SVipin Bhandari /* Command CRC error */
989b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "Command CRC error\n");
990b4cff454SVipin Bhandari if (host->cmd) {
991b4cff454SVipin Bhandari host->cmd->error = -EILSEQ;
992b4cff454SVipin Bhandari end_command = 1;
993b4cff454SVipin Bhandari }
994b4cff454SVipin Bhandari }
995b4cff454SVipin Bhandari
996b4cff454SVipin Bhandari if (qstatus & MMCST0_RSPDNE) {
997b4cff454SVipin Bhandari /* End of command phase */
9988c7f51efSKrzysztof Kozlowski end_command = host->cmd ? 1 : 0;
999b4cff454SVipin Bhandari }
1000b4cff454SVipin Bhandari
1001b4cff454SVipin Bhandari if (end_command)
1002b4cff454SVipin Bhandari mmc_davinci_cmd_done(host, host->cmd);
1003b4cff454SVipin Bhandari if (end_transfer)
1004b4cff454SVipin Bhandari mmc_davinci_xfer_done(host, data);
1005b4cff454SVipin Bhandari return IRQ_HANDLED;
1006b4cff454SVipin Bhandari }
1007b4cff454SVipin Bhandari
mmc_davinci_get_cd(struct mmc_host * mmc)1008b4cff454SVipin Bhandari static int mmc_davinci_get_cd(struct mmc_host *mmc)
1009b4cff454SVipin Bhandari {
1010b4cff454SVipin Bhandari struct platform_device *pdev = to_platform_device(mmc->parent);
1011b4cff454SVipin Bhandari struct davinci_mmc_config *config = pdev->dev.platform_data;
1012b4cff454SVipin Bhandari
1013c8301e79Sahaslam@baylibre.com if (config && config->get_cd)
1014b4cff454SVipin Bhandari return config->get_cd(pdev->id);
1015c8301e79Sahaslam@baylibre.com
1016c8301e79Sahaslam@baylibre.com return mmc_gpio_get_cd(mmc);
1017b4cff454SVipin Bhandari }
1018b4cff454SVipin Bhandari
mmc_davinci_get_ro(struct mmc_host * mmc)1019b4cff454SVipin Bhandari static int mmc_davinci_get_ro(struct mmc_host *mmc)
1020b4cff454SVipin Bhandari {
1021b4cff454SVipin Bhandari struct platform_device *pdev = to_platform_device(mmc->parent);
1022b4cff454SVipin Bhandari struct davinci_mmc_config *config = pdev->dev.platform_data;
1023b4cff454SVipin Bhandari
1024c8301e79Sahaslam@baylibre.com if (config && config->get_ro)
1025b4cff454SVipin Bhandari return config->get_ro(pdev->id);
1026c8301e79Sahaslam@baylibre.com
1027c8301e79Sahaslam@baylibre.com return mmc_gpio_get_ro(mmc);
1028b4cff454SVipin Bhandari }
1029b4cff454SVipin Bhandari
mmc_davinci_enable_sdio_irq(struct mmc_host * mmc,int enable)1030f9db92cbSAlagu Sankar static void mmc_davinci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1031f9db92cbSAlagu Sankar {
1032f9db92cbSAlagu Sankar struct mmc_davinci_host *host = mmc_priv(mmc);
1033f9db92cbSAlagu Sankar
1034f9db92cbSAlagu Sankar if (enable) {
1035f9db92cbSAlagu Sankar if (!(readl(host->base + DAVINCI_SDIOST0) & SDIOST0_DAT1_HI)) {
1036f9db92cbSAlagu Sankar writel(SDIOIST_IOINT, host->base + DAVINCI_SDIOIST);
1037f9db92cbSAlagu Sankar mmc_signal_sdio_irq(host->mmc);
1038f9db92cbSAlagu Sankar } else {
1039f9db92cbSAlagu Sankar host->sdio_int = true;
1040f9db92cbSAlagu Sankar writel(readl(host->base + DAVINCI_SDIOIEN) |
1041f9db92cbSAlagu Sankar SDIOIEN_IOINTEN, host->base + DAVINCI_SDIOIEN);
1042f9db92cbSAlagu Sankar }
1043f9db92cbSAlagu Sankar } else {
1044f9db92cbSAlagu Sankar host->sdio_int = false;
1045f9db92cbSAlagu Sankar writel(readl(host->base + DAVINCI_SDIOIEN) & ~SDIOIEN_IOINTEN,
1046f9db92cbSAlagu Sankar host->base + DAVINCI_SDIOIEN);
1047f9db92cbSAlagu Sankar }
1048f9db92cbSAlagu Sankar }
1049f9db92cbSAlagu Sankar
10502463941fSJulia Lawall static const struct mmc_host_ops mmc_davinci_ops = {
1051b4cff454SVipin Bhandari .request = mmc_davinci_request,
1052b4cff454SVipin Bhandari .set_ios = mmc_davinci_set_ios,
1053b4cff454SVipin Bhandari .get_cd = mmc_davinci_get_cd,
1054b4cff454SVipin Bhandari .get_ro = mmc_davinci_get_ro,
1055f9db92cbSAlagu Sankar .enable_sdio_irq = mmc_davinci_enable_sdio_irq,
1056b4cff454SVipin Bhandari };
1057b4cff454SVipin Bhandari
1058b4cff454SVipin Bhandari /*----------------------------------------------------------------------*/
1059b4cff454SVipin Bhandari
10607e30b8deSChaithrika U S #ifdef CONFIG_CPU_FREQ
mmc_davinci_cpufreq_transition(struct notifier_block * nb,unsigned long val,void * data)10617e30b8deSChaithrika U S static int mmc_davinci_cpufreq_transition(struct notifier_block *nb,
10627e30b8deSChaithrika U S unsigned long val, void *data)
10637e30b8deSChaithrika U S {
10647e30b8deSChaithrika U S struct mmc_davinci_host *host;
10657e30b8deSChaithrika U S unsigned int mmc_pclk;
10667e30b8deSChaithrika U S struct mmc_host *mmc;
10677e30b8deSChaithrika U S unsigned long flags;
10687e30b8deSChaithrika U S
10697e30b8deSChaithrika U S host = container_of(nb, struct mmc_davinci_host, freq_transition);
10707e30b8deSChaithrika U S mmc = host->mmc;
10717e30b8deSChaithrika U S mmc_pclk = clk_get_rate(host->clk);
10727e30b8deSChaithrika U S
10737e30b8deSChaithrika U S if (val == CPUFREQ_POSTCHANGE) {
10747e30b8deSChaithrika U S spin_lock_irqsave(&mmc->lock, flags);
10757e30b8deSChaithrika U S host->mmc_input_clk = mmc_pclk;
10767e30b8deSChaithrika U S calculate_clk_divider(mmc, &mmc->ios);
10777e30b8deSChaithrika U S spin_unlock_irqrestore(&mmc->lock, flags);
10787e30b8deSChaithrika U S }
10797e30b8deSChaithrika U S
10807e30b8deSChaithrika U S return 0;
10817e30b8deSChaithrika U S }
10827e30b8deSChaithrika U S
mmc_davinci_cpufreq_register(struct mmc_davinci_host * host)10837e30b8deSChaithrika U S static inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host)
10847e30b8deSChaithrika U S {
10857e30b8deSChaithrika U S host->freq_transition.notifier_call = mmc_davinci_cpufreq_transition;
10867e30b8deSChaithrika U S
10877e30b8deSChaithrika U S return cpufreq_register_notifier(&host->freq_transition,
10887e30b8deSChaithrika U S CPUFREQ_TRANSITION_NOTIFIER);
10897e30b8deSChaithrika U S }
10907e30b8deSChaithrika U S
mmc_davinci_cpufreq_deregister(struct mmc_davinci_host * host)10917e30b8deSChaithrika U S static inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host)
10927e30b8deSChaithrika U S {
10937e30b8deSChaithrika U S cpufreq_unregister_notifier(&host->freq_transition,
10947e30b8deSChaithrika U S CPUFREQ_TRANSITION_NOTIFIER);
10957e30b8deSChaithrika U S }
10967e30b8deSChaithrika U S #else
mmc_davinci_cpufreq_register(struct mmc_davinci_host * host)10977e30b8deSChaithrika U S static inline int mmc_davinci_cpufreq_register(struct mmc_davinci_host *host)
10987e30b8deSChaithrika U S {
10997e30b8deSChaithrika U S return 0;
11007e30b8deSChaithrika U S }
11017e30b8deSChaithrika U S
mmc_davinci_cpufreq_deregister(struct mmc_davinci_host * host)11027e30b8deSChaithrika U S static inline void mmc_davinci_cpufreq_deregister(struct mmc_davinci_host *host)
11037e30b8deSChaithrika U S {
11047e30b8deSChaithrika U S }
11057e30b8deSChaithrika U S #endif
init_mmcsd_host(struct mmc_davinci_host * host)11069ce58dd7SArnd Bergmann static void init_mmcsd_host(struct mmc_davinci_host *host)
1107b4cff454SVipin Bhandari {
1108b4cff454SVipin Bhandari
110906de845fSChaithrika U S mmc_davinci_reset_ctrl(host, 1);
1110b4cff454SVipin Bhandari
1111b4cff454SVipin Bhandari writel(0, host->base + DAVINCI_MMCCLK);
1112b4cff454SVipin Bhandari writel(MMCCLK_CLKEN, host->base + DAVINCI_MMCCLK);
1113b4cff454SVipin Bhandari
1114b4cff454SVipin Bhandari writel(0x1FFF, host->base + DAVINCI_MMCTOR);
1115b4cff454SVipin Bhandari writel(0xFFFF, host->base + DAVINCI_MMCTOD);
1116b4cff454SVipin Bhandari
111706de845fSChaithrika U S mmc_davinci_reset_ctrl(host, 0);
1118b4cff454SVipin Bhandari }
1119b4cff454SVipin Bhandari
1120ed425fc4SKrzysztof Kozlowski static const struct platform_device_id davinci_mmc_devtype[] = {
1121d7ca4c75SManjunathappa, Prakash {
1122d7ca4c75SManjunathappa, Prakash .name = "dm6441-mmc",
1123d7ca4c75SManjunathappa, Prakash .driver_data = MMC_CTLR_VERSION_1,
1124d7ca4c75SManjunathappa, Prakash }, {
1125d7ca4c75SManjunathappa, Prakash .name = "da830-mmc",
1126d7ca4c75SManjunathappa, Prakash .driver_data = MMC_CTLR_VERSION_2,
1127d7ca4c75SManjunathappa, Prakash },
1128d7ca4c75SManjunathappa, Prakash {},
1129d7ca4c75SManjunathappa, Prakash };
1130d7ca4c75SManjunathappa, Prakash MODULE_DEVICE_TABLE(platform, davinci_mmc_devtype);
1131d7ca4c75SManjunathappa, Prakash
11327b43da4cSManjunathappa, Prakash static const struct of_device_id davinci_mmc_dt_ids[] = {
11337b43da4cSManjunathappa, Prakash {
11347b43da4cSManjunathappa, Prakash .compatible = "ti,dm6441-mmc",
11357b43da4cSManjunathappa, Prakash .data = &davinci_mmc_devtype[MMC_CTLR_VERSION_1],
11367b43da4cSManjunathappa, Prakash },
11377b43da4cSManjunathappa, Prakash {
11387b43da4cSManjunathappa, Prakash .compatible = "ti,da830-mmc",
11397b43da4cSManjunathappa, Prakash .data = &davinci_mmc_devtype[MMC_CTLR_VERSION_2],
11407b43da4cSManjunathappa, Prakash },
11417b43da4cSManjunathappa, Prakash {},
11427b43da4cSManjunathappa, Prakash };
11437b43da4cSManjunathappa, Prakash MODULE_DEVICE_TABLE(of, davinci_mmc_dt_ids);
11447b43da4cSManjunathappa, Prakash
mmc_davinci_parse_pdata(struct mmc_host * mmc)1145c8301e79Sahaslam@baylibre.com static int mmc_davinci_parse_pdata(struct mmc_host *mmc)
11467b43da4cSManjunathappa, Prakash {
1147c8301e79Sahaslam@baylibre.com struct platform_device *pdev = to_platform_device(mmc->parent);
11487b43da4cSManjunathappa, Prakash struct davinci_mmc_config *pdata = pdev->dev.platform_data;
1149c8301e79Sahaslam@baylibre.com struct mmc_davinci_host *host;
11506e628dadSahaslam@baylibre.com int ret;
11517b43da4cSManjunathappa, Prakash
1152c8301e79Sahaslam@baylibre.com if (!pdata)
1153c8301e79Sahaslam@baylibre.com return -EINVAL;
11547b43da4cSManjunathappa, Prakash
1155c8301e79Sahaslam@baylibre.com host = mmc_priv(mmc);
1156c8301e79Sahaslam@baylibre.com if (!host)
1157c8301e79Sahaslam@baylibre.com return -EINVAL;
11587b43da4cSManjunathappa, Prakash
1159c8301e79Sahaslam@baylibre.com if (pdata && pdata->nr_sg)
1160c8301e79Sahaslam@baylibre.com host->nr_sg = pdata->nr_sg - 1;
11617b43da4cSManjunathappa, Prakash
1162c8301e79Sahaslam@baylibre.com if (pdata && (pdata->wires == 4 || pdata->wires == 0))
1163c8301e79Sahaslam@baylibre.com mmc->caps |= MMC_CAP_4_BIT_DATA;
11647b43da4cSManjunathappa, Prakash
1165c8301e79Sahaslam@baylibre.com if (pdata && (pdata->wires == 8))
1166c8301e79Sahaslam@baylibre.com mmc->caps |= (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA);
1167c8301e79Sahaslam@baylibre.com
1168c8301e79Sahaslam@baylibre.com mmc->f_min = 312500;
1169c8301e79Sahaslam@baylibre.com mmc->f_max = 25000000;
1170c8301e79Sahaslam@baylibre.com if (pdata && pdata->max_freq)
1171c8301e79Sahaslam@baylibre.com mmc->f_max = pdata->max_freq;
1172c8301e79Sahaslam@baylibre.com if (pdata && pdata->caps)
1173c8301e79Sahaslam@baylibre.com mmc->caps |= pdata->caps;
1174c8301e79Sahaslam@baylibre.com
11756e628dadSahaslam@baylibre.com /* Register a cd gpio, if there is not one, enable polling */
1176d0052ad9SMichał Mirosław ret = mmc_gpiod_request_cd(mmc, "cd", 0, false, 0);
11776e628dadSahaslam@baylibre.com if (ret == -EPROBE_DEFER)
11786e628dadSahaslam@baylibre.com return ret;
11796e628dadSahaslam@baylibre.com else if (ret)
11806e628dadSahaslam@baylibre.com mmc->caps |= MMC_CAP_NEEDS_POLL;
11816e628dadSahaslam@baylibre.com
1182d0052ad9SMichał Mirosław ret = mmc_gpiod_request_ro(mmc, "wp", 0, 0);
11836e628dadSahaslam@baylibre.com if (ret == -EPROBE_DEFER)
11846e628dadSahaslam@baylibre.com return ret;
11856e628dadSahaslam@baylibre.com
1186c8301e79Sahaslam@baylibre.com return 0;
11877b43da4cSManjunathappa, Prakash }
11887b43da4cSManjunathappa, Prakash
davinci_mmcsd_probe(struct platform_device * pdev)11896478f4e1SDavid Lechner static int davinci_mmcsd_probe(struct platform_device *pdev)
1190b4cff454SVipin Bhandari {
1191b4cff454SVipin Bhandari struct mmc_davinci_host *host = NULL;
1192b4cff454SVipin Bhandari struct mmc_host *mmc = NULL;
1193b4cff454SVipin Bhandari struct resource *r, *mem = NULL;
119462ac52b2SDavid Lechner int ret, irq;
1195b4cff454SVipin Bhandari size_t mem_size;
1196d7ca4c75SManjunathappa, Prakash const struct platform_device_id *id_entry;
1197b4cff454SVipin Bhandari
1198b4cff454SVipin Bhandari r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1199902a8a0bSArnd Bergmann if (!r)
120062ac52b2SDavid Lechner return -ENODEV;
1201902a8a0bSArnd Bergmann irq = platform_get_irq(pdev, 0);
1202902a8a0bSArnd Bergmann if (irq < 0)
1203902a8a0bSArnd Bergmann return irq;
1204b4cff454SVipin Bhandari
1205b4cff454SVipin Bhandari mem_size = resource_size(r);
120662ac52b2SDavid Lechner mem = devm_request_mem_region(&pdev->dev, r->start, mem_size,
120762ac52b2SDavid Lechner pdev->name);
1208b4cff454SVipin Bhandari if (!mem)
120962ac52b2SDavid Lechner return -EBUSY;
1210b4cff454SVipin Bhandari
1211b4cff454SVipin Bhandari mmc = mmc_alloc_host(sizeof(struct mmc_davinci_host), &pdev->dev);
1212b4cff454SVipin Bhandari if (!mmc)
121362ac52b2SDavid Lechner return -ENOMEM;
1214b4cff454SVipin Bhandari
1215b4cff454SVipin Bhandari host = mmc_priv(mmc);
1216b4cff454SVipin Bhandari host->mmc = mmc; /* Important */
1217b4cff454SVipin Bhandari
1218b4cff454SVipin Bhandari host->mem_res = mem;
121962ac52b2SDavid Lechner host->base = devm_ioremap(&pdev->dev, mem->start, mem_size);
122062ac52b2SDavid Lechner if (!host->base) {
122162ac52b2SDavid Lechner ret = -ENOMEM;
122262ac52b2SDavid Lechner goto ioremap_fail;
122362ac52b2SDavid Lechner }
1224b4cff454SVipin Bhandari
122562ac52b2SDavid Lechner host->clk = devm_clk_get(&pdev->dev, NULL);
1226b4cff454SVipin Bhandari if (IS_ERR(host->clk)) {
1227b4cff454SVipin Bhandari ret = PTR_ERR(host->clk);
122862ac52b2SDavid Lechner goto clk_get_fail;
1229b4cff454SVipin Bhandari }
1230e2f3bfbdSDavid Lechner ret = clk_prepare_enable(host->clk);
123162ac52b2SDavid Lechner if (ret)
1232e2f3bfbdSDavid Lechner goto clk_prepare_enable_fail;
123362ac52b2SDavid Lechner
1234b4cff454SVipin Bhandari host->mmc_input_clk = clk_get_rate(host->clk);
1235b4cff454SVipin Bhandari
1236a25ebe4eSBean Huo pdev->id_entry = of_device_get_match_data(&pdev->dev);
1237a25ebe4eSBean Huo if (pdev->id_entry) {
1238c8301e79Sahaslam@baylibre.com ret = mmc_of_parse(mmc);
1239c8301e79Sahaslam@baylibre.com if (ret) {
12403a35e7e1SKrzysztof Kozlowski dev_err_probe(&pdev->dev, ret,
12413a35e7e1SKrzysztof Kozlowski "could not parse of data\n");
1242c8301e79Sahaslam@baylibre.com goto parse_fail;
1243c8301e79Sahaslam@baylibre.com }
1244c8301e79Sahaslam@baylibre.com } else {
1245c8301e79Sahaslam@baylibre.com ret = mmc_davinci_parse_pdata(mmc);
1246c8301e79Sahaslam@baylibre.com if (ret) {
1247c8301e79Sahaslam@baylibre.com dev_err(&pdev->dev,
1248c8301e79Sahaslam@baylibre.com "could not parse platform data: %d\n", ret);
1249c8301e79Sahaslam@baylibre.com goto parse_fail;
1250c8301e79Sahaslam@baylibre.com } }
1251ca2afb6dSSudhakar Rajashekhara
1252ca2afb6dSSudhakar Rajashekhara if (host->nr_sg > MAX_NR_SG || !host->nr_sg)
1253ca2afb6dSSudhakar Rajashekhara host->nr_sg = MAX_NR_SG;
1254ca2afb6dSSudhakar Rajashekhara
1255c8301e79Sahaslam@baylibre.com init_mmcsd_host(host);
1256c8301e79Sahaslam@baylibre.com
1257b4cff454SVipin Bhandari host->use_dma = use_dma;
1258f9db92cbSAlagu Sankar host->mmc_irq = irq;
1259de206744SJulien Delbergue host->sdio_irq = platform_get_irq_optional(pdev, 1);
1260b4cff454SVipin Bhandari
12610a4d7236SPeter Ujfalusi if (host->use_dma) {
12620a4d7236SPeter Ujfalusi ret = davinci_acquire_dma_channels(host);
12630a4d7236SPeter Ujfalusi if (ret == -EPROBE_DEFER)
126462ac52b2SDavid Lechner goto dma_probe_defer;
12650a4d7236SPeter Ujfalusi else if (ret)
1266b4cff454SVipin Bhandari host->use_dma = 0;
12670a4d7236SPeter Ujfalusi }
1268b4cff454SVipin Bhandari
1269132f1074SVipin Bhandari mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY;
1270b4cff454SVipin Bhandari
1271d7ca4c75SManjunathappa, Prakash id_entry = platform_get_device_id(pdev);
1272d7ca4c75SManjunathappa, Prakash if (id_entry)
1273d7ca4c75SManjunathappa, Prakash host->version = id_entry->driver_data;
1274b4cff454SVipin Bhandari
1275b4cff454SVipin Bhandari mmc->ops = &mmc_davinci_ops;
1276b4cff454SVipin Bhandari mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
1277b4cff454SVipin Bhandari
1278b4cff454SVipin Bhandari /* With no iommu coalescing pages, each phys_seg is a hw_seg.
1279b4cff454SVipin Bhandari * Each hw_seg uses one EDMA parameter RAM slot, always one
1280b4cff454SVipin Bhandari * channel and then usually some linked slots.
1281b4cff454SVipin Bhandari */
12825413da81SMatt Porter mmc->max_segs = MAX_NR_SG;
1283b4cff454SVipin Bhandari
1284b4cff454SVipin Bhandari /* EDMA limit per hw segment (one or two MBytes) */
1285b4cff454SVipin Bhandari mmc->max_seg_size = MAX_CCNT * rw_threshold;
1286b4cff454SVipin Bhandari
1287b4cff454SVipin Bhandari /* MMC/SD controller limits for multiblock requests */
1288b4cff454SVipin Bhandari mmc->max_blk_size = 4095; /* BLEN is 12 bits */
1289b4cff454SVipin Bhandari mmc->max_blk_count = 65535; /* NBLK is 16 bits */
1290b4cff454SVipin Bhandari mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1291b4cff454SVipin Bhandari
1292a36274e0SMartin K. Petersen dev_dbg(mmc_dev(host->mmc), "max_segs=%d\n", mmc->max_segs);
1293b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "max_blk_size=%d\n", mmc->max_blk_size);
1294b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "max_req_size=%d\n", mmc->max_req_size);
1295b4cff454SVipin Bhandari dev_dbg(mmc_dev(host->mmc), "max_seg_size=%d\n", mmc->max_seg_size);
1296b4cff454SVipin Bhandari
1297b4cff454SVipin Bhandari platform_set_drvdata(pdev, host);
1298b4cff454SVipin Bhandari
12997e30b8deSChaithrika U S ret = mmc_davinci_cpufreq_register(host);
13007e30b8deSChaithrika U S if (ret) {
13017e30b8deSChaithrika U S dev_err(&pdev->dev, "failed to register cpufreq\n");
13027e30b8deSChaithrika U S goto cpu_freq_fail;
13037e30b8deSChaithrika U S }
13047e30b8deSChaithrika U S
1305b4cff454SVipin Bhandari ret = mmc_add_host(mmc);
1306b4cff454SVipin Bhandari if (ret < 0)
130762ac52b2SDavid Lechner goto mmc_add_host_fail;
1308b4cff454SVipin Bhandari
130962ac52b2SDavid Lechner ret = devm_request_irq(&pdev->dev, irq, mmc_davinci_irq, 0,
131062ac52b2SDavid Lechner mmc_hostname(mmc), host);
1311b4cff454SVipin Bhandari if (ret)
131262ac52b2SDavid Lechner goto request_irq_fail;
1313b4cff454SVipin Bhandari
1314f9db92cbSAlagu Sankar if (host->sdio_irq >= 0) {
131562ac52b2SDavid Lechner ret = devm_request_irq(&pdev->dev, host->sdio_irq,
131662ac52b2SDavid Lechner mmc_davinci_sdio_irq, 0,
1317f9db92cbSAlagu Sankar mmc_hostname(mmc), host);
1318f9db92cbSAlagu Sankar if (!ret)
1319f9db92cbSAlagu Sankar mmc->caps |= MMC_CAP_SDIO_IRQ;
1320f9db92cbSAlagu Sankar }
1321f9db92cbSAlagu Sankar
1322b4cff454SVipin Bhandari rename_region(mem, mmc_hostname(mmc));
1323b4cff454SVipin Bhandari
1324b4cff454SVipin Bhandari dev_info(mmc_dev(host->mmc), "Using %s, %d-bit mode\n",
1325b4cff454SVipin Bhandari host->use_dma ? "DMA" : "PIO",
1326b4cff454SVipin Bhandari (mmc->caps & MMC_CAP_4_BIT_DATA) ? 4 : 1);
1327b4cff454SVipin Bhandari
1328b4cff454SVipin Bhandari return 0;
1329b4cff454SVipin Bhandari
133062ac52b2SDavid Lechner request_irq_fail:
133162ac52b2SDavid Lechner mmc_remove_host(mmc);
133262ac52b2SDavid Lechner mmc_add_host_fail:
13337e30b8deSChaithrika U S mmc_davinci_cpufreq_deregister(host);
13347e30b8deSChaithrika U S cpu_freq_fail:
1335b4cff454SVipin Bhandari davinci_release_dma_channels(host);
1336c8301e79Sahaslam@baylibre.com parse_fail:
133762ac52b2SDavid Lechner dma_probe_defer:
1338e2f3bfbdSDavid Lechner clk_disable_unprepare(host->clk);
1339e2f3bfbdSDavid Lechner clk_prepare_enable_fail:
134062ac52b2SDavid Lechner clk_get_fail:
134162ac52b2SDavid Lechner ioremap_fail:
1342b4cff454SVipin Bhandari mmc_free_host(mmc);
1343b4cff454SVipin Bhandari
1344b4cff454SVipin Bhandari return ret;
1345b4cff454SVipin Bhandari }
1346b4cff454SVipin Bhandari
davinci_mmcsd_remove(struct platform_device * pdev)1347*7590da4cSUwe Kleine-König static void davinci_mmcsd_remove(struct platform_device *pdev)
1348b4cff454SVipin Bhandari {
1349b4cff454SVipin Bhandari struct mmc_davinci_host *host = platform_get_drvdata(pdev);
1350b4cff454SVipin Bhandari
1351b4cff454SVipin Bhandari mmc_remove_host(host->mmc);
135262ac52b2SDavid Lechner mmc_davinci_cpufreq_deregister(host);
1353b4cff454SVipin Bhandari davinci_release_dma_channels(host);
1354e2f3bfbdSDavid Lechner clk_disable_unprepare(host->clk);
1355b4cff454SVipin Bhandari mmc_free_host(host->mmc);
1356b4cff454SVipin Bhandari }
1357b4cff454SVipin Bhandari
1358b4cff454SVipin Bhandari #ifdef CONFIG_PM
davinci_mmcsd_suspend(struct device * dev)1359bbce5802SChaithrika U S static int davinci_mmcsd_suspend(struct device *dev)
1360b4cff454SVipin Bhandari {
1361970f2d90SWolfram Sang struct mmc_davinci_host *host = dev_get_drvdata(dev);
1362b4cff454SVipin Bhandari
1363bbce5802SChaithrika U S writel(0, host->base + DAVINCI_MMCIM);
1364bbce5802SChaithrika U S mmc_davinci_reset_ctrl(host, 1);
1365bbce5802SChaithrika U S clk_disable(host->clk);
1366b4cff454SVipin Bhandari
13675ffdeea5SUlf Hansson return 0;
1368b4cff454SVipin Bhandari }
1369bbce5802SChaithrika U S
davinci_mmcsd_resume(struct device * dev)1370bbce5802SChaithrika U S static int davinci_mmcsd_resume(struct device *dev)
1371bbce5802SChaithrika U S {
1372970f2d90SWolfram Sang struct mmc_davinci_host *host = dev_get_drvdata(dev);
137309e7af76SJiasheng Jiang int ret;
1374bbce5802SChaithrika U S
137509e7af76SJiasheng Jiang ret = clk_enable(host->clk);
137609e7af76SJiasheng Jiang if (ret)
137709e7af76SJiasheng Jiang return ret;
137809e7af76SJiasheng Jiang
1379bbce5802SChaithrika U S mmc_davinci_reset_ctrl(host, 0);
1380bbce5802SChaithrika U S
13815ffdeea5SUlf Hansson return 0;
1382bbce5802SChaithrika U S }
1383bbce5802SChaithrika U S
1384bbce5802SChaithrika U S static const struct dev_pm_ops davinci_mmcsd_pm = {
1385bbce5802SChaithrika U S .suspend = davinci_mmcsd_suspend,
1386bbce5802SChaithrika U S .resume = davinci_mmcsd_resume,
1387bbce5802SChaithrika U S };
1388bbce5802SChaithrika U S
1389bbce5802SChaithrika U S #define davinci_mmcsd_pm_ops (&davinci_mmcsd_pm)
1390b4cff454SVipin Bhandari #else
1391bbce5802SChaithrika U S #define davinci_mmcsd_pm_ops NULL
1392b4cff454SVipin Bhandari #endif
1393b4cff454SVipin Bhandari
1394b4cff454SVipin Bhandari static struct platform_driver davinci_mmcsd_driver = {
1395b4cff454SVipin Bhandari .driver = {
1396b4cff454SVipin Bhandari .name = "davinci_mmc",
139721b2cec6SDouglas Anderson .probe_type = PROBE_PREFER_ASYNCHRONOUS,
1398bbce5802SChaithrika U S .pm = davinci_mmcsd_pm_ops,
13996fad5128SSachin Kamat .of_match_table = davinci_mmc_dt_ids,
1400b4cff454SVipin Bhandari },
14016478f4e1SDavid Lechner .probe = davinci_mmcsd_probe,
1402*7590da4cSUwe Kleine-König .remove_new = davinci_mmcsd_remove,
1403d7ca4c75SManjunathappa, Prakash .id_table = davinci_mmc_devtype,
1404b4cff454SVipin Bhandari };
1405b4cff454SVipin Bhandari
14066478f4e1SDavid Lechner module_platform_driver(davinci_mmcsd_driver);
1407b4cff454SVipin Bhandari
1408b4cff454SVipin Bhandari MODULE_AUTHOR("Texas Instruments India");
1409b4cff454SVipin Bhandari MODULE_LICENSE("GPL");
1410b4cff454SVipin Bhandari MODULE_DESCRIPTION("MMC/SD driver for Davinci MMC controller");
14117f8bea7fSJan Luebbe MODULE_ALIAS("platform:davinci_mmc");
1412b4cff454SVipin Bhandari
1413