1cf4ece53SMasayuki Ohtak /* 27f2732c8STomoya MORINAGA * Copyright (C) 2011 LAPIS Semiconductor Co., Ltd. 3cf4ece53SMasayuki Ohtak * 4cf4ece53SMasayuki Ohtak * This program is free software; you can redistribute it and/or modify 5cf4ece53SMasayuki Ohtak * it under the terms of the GNU General Public License as published by 6cf4ece53SMasayuki Ohtak * the Free Software Foundation; version 2 of the License. 7cf4ece53SMasayuki Ohtak * 8cf4ece53SMasayuki Ohtak * This program is distributed in the hope that it will be useful, 9cf4ece53SMasayuki Ohtak * but WITHOUT ANY WARRANTY; without even the implied warranty of 10cf4ece53SMasayuki Ohtak * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 11cf4ece53SMasayuki Ohtak * GNU General Public License for more details. 12cf4ece53SMasayuki Ohtak * 13cf4ece53SMasayuki Ohtak * You should have received a copy of the GNU General Public License 14cf4ece53SMasayuki Ohtak * along with this program; if not, write to the Free Software 15cf4ece53SMasayuki Ohtak * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA. 16cf4ece53SMasayuki Ohtak */ 17cf4ece53SMasayuki Ohtak 18cf4ece53SMasayuki Ohtak #include <linux/module.h> 19cf4ece53SMasayuki Ohtak #include <linux/kernel.h> 20cf4ece53SMasayuki Ohtak #include <linux/types.h> 21cf4ece53SMasayuki Ohtak #include <linux/fs.h> 22cf4ece53SMasayuki Ohtak #include <linux/uaccess.h> 23cf4ece53SMasayuki Ohtak #include <linux/string.h> 24cf4ece53SMasayuki Ohtak #include <linux/pci.h> 25cf4ece53SMasayuki Ohtak #include <linux/io.h> 26cf4ece53SMasayuki Ohtak #include <linux/delay.h> 27cf4ece53SMasayuki Ohtak #include <linux/mutex.h> 28cf4ece53SMasayuki Ohtak #include <linux/if_ether.h> 29cf4ece53SMasayuki Ohtak #include <linux/ctype.h> 306ae705b2SDenis Turischev #include <linux/dmi.h> 31549ce8f1SZubair Lutfullah Kakakhel #include <linux/of.h> 32cf4ece53SMasayuki Ohtak 33cf4ece53SMasayuki Ohtak #define PHUB_STATUS 0x00 /* Status Register offset */ 34cf4ece53SMasayuki Ohtak #define PHUB_CONTROL 0x04 /* Control Register offset */ 35cf4ece53SMasayuki Ohtak #define PHUB_TIMEOUT 0x05 /* Time out value for Status Register */ 36cf4ece53SMasayuki Ohtak #define PCH_PHUB_ROM_WRITE_ENABLE 0x01 /* Enabling for writing ROM */ 37cf4ece53SMasayuki Ohtak #define PCH_PHUB_ROM_WRITE_DISABLE 0x00 /* Disabling for writing ROM */ 38275640b0STomoya MORINAGA #define PCH_PHUB_MAC_START_ADDR_EG20T 0x14 /* MAC data area start address 39275640b0STomoya MORINAGA offset */ 40275640b0STomoya MORINAGA #define PCH_PHUB_MAC_START_ADDR_ML7223 0x20C /* MAC data area start address 41275640b0STomoya MORINAGA offset */ 42275640b0STomoya MORINAGA #define PCH_PHUB_ROM_START_ADDR_EG20T 0x80 /* ROM data area start address offset 43c47dda7dSTomoya MORINAGA (Intel EG20T PCH)*/ 44c47dda7dSTomoya MORINAGA #define PCH_PHUB_ROM_START_ADDR_ML7213 0x400 /* ROM data area start address 457f2732c8STomoya MORINAGA offset(LAPIS Semicon ML7213) 46c47dda7dSTomoya MORINAGA */ 47275640b0STomoya MORINAGA #define PCH_PHUB_ROM_START_ADDR_ML7223 0x400 /* ROM data area start address 487f2732c8STomoya MORINAGA offset(LAPIS Semicon ML7223) 49275640b0STomoya MORINAGA */ 50cf4ece53SMasayuki Ohtak 51cf4ece53SMasayuki Ohtak /* MAX number of INT_REDUCE_CONTROL registers */ 52cf4ece53SMasayuki Ohtak #define MAX_NUM_INT_REDUCE_CONTROL_REG 128 53cf4ece53SMasayuki Ohtak #define PCI_DEVICE_ID_PCH1_PHUB 0x8801 54cf4ece53SMasayuki Ohtak #define PCH_MINOR_NOS 1 55cf4ece53SMasayuki Ohtak #define CLKCFG_CAN_50MHZ 0x12000000 56cf4ece53SMasayuki Ohtak #define CLKCFG_CANCLK_MASK 0xFF000000 576ae705b2SDenis Turischev #define CLKCFG_UART_MASK 0xFFFFFF 586ae705b2SDenis Turischev 596ae705b2SDenis Turischev /* CM-iTC */ 606ae705b2SDenis Turischev #define CLKCFG_UART_48MHZ (1 << 16) 61bed3d7baSZubair Lutfullah Kakakhel #define CLKCFG_UART_25MHZ (2 << 16) 626ae705b2SDenis Turischev #define CLKCFG_BAUDDIV (2 << 20) 636ae705b2SDenis Turischev #define CLKCFG_PLL2VCO (8 << 9) 646ae705b2SDenis Turischev #define CLKCFG_UARTCLKSEL (1 << 18) 65cf4ece53SMasayuki Ohtak 661a738dcfSTomoya MORINAGA /* Macros for ML7213 */ 671a738dcfSTomoya MORINAGA #define PCI_VENDOR_ID_ROHM 0x10db 681a738dcfSTomoya MORINAGA #define PCI_DEVICE_ID_ROHM_ML7213_PHUB 0x801A 69cf4ece53SMasayuki Ohtak 70275640b0STomoya MORINAGA /* Macros for ML7223 */ 71275640b0STomoya MORINAGA #define PCI_DEVICE_ID_ROHM_ML7223_mPHUB 0x8012 /* for Bus-m */ 72275640b0STomoya MORINAGA #define PCI_DEVICE_ID_ROHM_ML7223_nPHUB 0x8002 /* for Bus-n */ 73275640b0STomoya MORINAGA 74584ad00cSTomoya MORINAGA /* Macros for ML7831 */ 75584ad00cSTomoya MORINAGA #define PCI_DEVICE_ID_ROHM_ML7831_PHUB 0x8801 76584ad00cSTomoya MORINAGA 77cf4ece53SMasayuki Ohtak /* SROM ACCESS Macro */ 78cf4ece53SMasayuki Ohtak #define PCH_WORD_ADDR_MASK (~((1 << 2) - 1)) 79cf4ece53SMasayuki Ohtak 80cf4ece53SMasayuki Ohtak /* Registers address offset */ 81cf4ece53SMasayuki Ohtak #define PCH_PHUB_ID_REG 0x0000 82cf4ece53SMasayuki Ohtak #define PCH_PHUB_QUEUE_PRI_VAL_REG 0x0004 83cf4ece53SMasayuki Ohtak #define PCH_PHUB_RC_QUEUE_MAXSIZE_REG 0x0008 84cf4ece53SMasayuki Ohtak #define PCH_PHUB_BRI_QUEUE_MAXSIZE_REG 0x000C 85cf4ece53SMasayuki Ohtak #define PCH_PHUB_COMP_RESP_TIMEOUT_REG 0x0010 86cf4ece53SMasayuki Ohtak #define PCH_PHUB_BUS_SLAVE_CONTROL_REG 0x0014 87cf4ece53SMasayuki Ohtak #define PCH_PHUB_DEADLOCK_AVOID_TYPE_REG 0x0018 88cf4ece53SMasayuki Ohtak #define PCH_PHUB_INTPIN_REG_WPERMIT_REG0 0x0020 89cf4ece53SMasayuki Ohtak #define PCH_PHUB_INTPIN_REG_WPERMIT_REG1 0x0024 90cf4ece53SMasayuki Ohtak #define PCH_PHUB_INTPIN_REG_WPERMIT_REG2 0x0028 91cf4ece53SMasayuki Ohtak #define PCH_PHUB_INTPIN_REG_WPERMIT_REG3 0x002C 92cf4ece53SMasayuki Ohtak #define PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE 0x0040 93cf4ece53SMasayuki Ohtak #define CLKCFG_REG_OFFSET 0x500 94dd7d7feaSTomoya MORINAGA #define FUNCSEL_REG_OFFSET 0x508 95cf4ece53SMasayuki Ohtak 96cf4ece53SMasayuki Ohtak #define PCH_PHUB_OROM_SIZE 15360 97cf4ece53SMasayuki Ohtak 98cf4ece53SMasayuki Ohtak /** 99cf4ece53SMasayuki Ohtak * struct pch_phub_reg - PHUB register structure 100cf4ece53SMasayuki Ohtak * @phub_id_reg: PHUB_ID register val 101cf4ece53SMasayuki Ohtak * @q_pri_val_reg: QUEUE_PRI_VAL register val 102cf4ece53SMasayuki Ohtak * @rc_q_maxsize_reg: RC_QUEUE_MAXSIZE register val 103cf4ece53SMasayuki Ohtak * @bri_q_maxsize_reg: BRI_QUEUE_MAXSIZE register val 104cf4ece53SMasayuki Ohtak * @comp_resp_timeout_reg: COMP_RESP_TIMEOUT register val 105cf4ece53SMasayuki Ohtak * @bus_slave_control_reg: BUS_SLAVE_CONTROL_REG register val 106cf4ece53SMasayuki Ohtak * @deadlock_avoid_type_reg: DEADLOCK_AVOID_TYPE register val 107cf4ece53SMasayuki Ohtak * @intpin_reg_wpermit_reg0: INTPIN_REG_WPERMIT register 0 val 108cf4ece53SMasayuki Ohtak * @intpin_reg_wpermit_reg1: INTPIN_REG_WPERMIT register 1 val 109cf4ece53SMasayuki Ohtak * @intpin_reg_wpermit_reg2: INTPIN_REG_WPERMIT register 2 val 110cf4ece53SMasayuki Ohtak * @intpin_reg_wpermit_reg3: INTPIN_REG_WPERMIT register 3 val 111cf4ece53SMasayuki Ohtak * @int_reduce_control_reg: INT_REDUCE_CONTROL registers val 112cf4ece53SMasayuki Ohtak * @clkcfg_reg: CLK CFG register val 113dd7d7feaSTomoya MORINAGA * @funcsel_reg: Function select register value 114cf4ece53SMasayuki Ohtak * @pch_phub_base_address: Register base address 115cf4ece53SMasayuki Ohtak * @pch_phub_extrom_base_address: external rom base address 116275640b0STomoya MORINAGA * @pch_mac_start_address: MAC address area start address 117275640b0STomoya MORINAGA * @pch_opt_rom_start_address: Option ROM start address 118275640b0STomoya MORINAGA * @ioh_type: Save IOH type 1199914a0deSTomoya MORINAGA * @pdev: pointer to pci device struct 120cf4ece53SMasayuki Ohtak */ 121cf4ece53SMasayuki Ohtak struct pch_phub_reg { 122cf4ece53SMasayuki Ohtak u32 phub_id_reg; 123cf4ece53SMasayuki Ohtak u32 q_pri_val_reg; 124cf4ece53SMasayuki Ohtak u32 rc_q_maxsize_reg; 125cf4ece53SMasayuki Ohtak u32 bri_q_maxsize_reg; 126cf4ece53SMasayuki Ohtak u32 comp_resp_timeout_reg; 127cf4ece53SMasayuki Ohtak u32 bus_slave_control_reg; 128cf4ece53SMasayuki Ohtak u32 deadlock_avoid_type_reg; 129cf4ece53SMasayuki Ohtak u32 intpin_reg_wpermit_reg0; 130cf4ece53SMasayuki Ohtak u32 intpin_reg_wpermit_reg1; 131cf4ece53SMasayuki Ohtak u32 intpin_reg_wpermit_reg2; 132cf4ece53SMasayuki Ohtak u32 intpin_reg_wpermit_reg3; 133cf4ece53SMasayuki Ohtak u32 int_reduce_control_reg[MAX_NUM_INT_REDUCE_CONTROL_REG]; 134cf4ece53SMasayuki Ohtak u32 clkcfg_reg; 135dd7d7feaSTomoya MORINAGA u32 funcsel_reg; 136cf4ece53SMasayuki Ohtak void __iomem *pch_phub_base_address; 137cf4ece53SMasayuki Ohtak void __iomem *pch_phub_extrom_base_address; 138275640b0STomoya MORINAGA u32 pch_mac_start_address; 139275640b0STomoya MORINAGA u32 pch_opt_rom_start_address; 140275640b0STomoya MORINAGA int ioh_type; 1419914a0deSTomoya MORINAGA struct pci_dev *pdev; 142cf4ece53SMasayuki Ohtak }; 143cf4ece53SMasayuki Ohtak 144cf4ece53SMasayuki Ohtak /* SROM SPEC for MAC address assignment offset */ 145cf4ece53SMasayuki Ohtak static const int pch_phub_mac_offset[ETH_ALEN] = {0x3, 0x2, 0x1, 0x0, 0xb, 0xa}; 146cf4ece53SMasayuki Ohtak 147cf4ece53SMasayuki Ohtak static DEFINE_MUTEX(pch_phub_mutex); 148cf4ece53SMasayuki Ohtak 149cf4ece53SMasayuki Ohtak /** 150cf4ece53SMasayuki Ohtak * pch_phub_read_modify_write_reg() - Reading modifying and writing register 151cf4ece53SMasayuki Ohtak * @reg_addr_offset: Register offset address value. 152cf4ece53SMasayuki Ohtak * @data: Writing value. 153cf4ece53SMasayuki Ohtak * @mask: Mask value. 154cf4ece53SMasayuki Ohtak */ 155cf4ece53SMasayuki Ohtak static void pch_phub_read_modify_write_reg(struct pch_phub_reg *chip, 156cf4ece53SMasayuki Ohtak unsigned int reg_addr_offset, 157cf4ece53SMasayuki Ohtak unsigned int data, unsigned int mask) 158cf4ece53SMasayuki Ohtak { 159cf4ece53SMasayuki Ohtak void __iomem *reg_addr = chip->pch_phub_base_address + reg_addr_offset; 160cf4ece53SMasayuki Ohtak iowrite32(((ioread32(reg_addr) & ~mask)) | data, reg_addr); 161cf4ece53SMasayuki Ohtak } 162cf4ece53SMasayuki Ohtak 1637750efd5SThierry Reding #ifdef CONFIG_PM 164cf4ece53SMasayuki Ohtak /* pch_phub_save_reg_conf - saves register configuration */ 165cf4ece53SMasayuki Ohtak static void pch_phub_save_reg_conf(struct pci_dev *pdev) 166cf4ece53SMasayuki Ohtak { 167cf4ece53SMasayuki Ohtak unsigned int i; 168cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip = pci_get_drvdata(pdev); 169cf4ece53SMasayuki Ohtak 170cf4ece53SMasayuki Ohtak void __iomem *p = chip->pch_phub_base_address; 171cf4ece53SMasayuki Ohtak 172cf4ece53SMasayuki Ohtak chip->phub_id_reg = ioread32(p + PCH_PHUB_ID_REG); 173cf4ece53SMasayuki Ohtak chip->q_pri_val_reg = ioread32(p + PCH_PHUB_QUEUE_PRI_VAL_REG); 174cf4ece53SMasayuki Ohtak chip->rc_q_maxsize_reg = ioread32(p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG); 175cf4ece53SMasayuki Ohtak chip->bri_q_maxsize_reg = ioread32(p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG); 176cf4ece53SMasayuki Ohtak chip->comp_resp_timeout_reg = 177cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_COMP_RESP_TIMEOUT_REG); 178cf4ece53SMasayuki Ohtak chip->bus_slave_control_reg = 179cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_BUS_SLAVE_CONTROL_REG); 180cf4ece53SMasayuki Ohtak chip->deadlock_avoid_type_reg = 181cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG); 182cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg0 = 183cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0); 184cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg1 = 185cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1); 186cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg2 = 187cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2); 188cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg3 = 189cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3); 190cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : " 191cf4ece53SMasayuki Ohtak "chip->phub_id_reg=%x, " 192cf4ece53SMasayuki Ohtak "chip->q_pri_val_reg=%x, " 193cf4ece53SMasayuki Ohtak "chip->rc_q_maxsize_reg=%x, " 194cf4ece53SMasayuki Ohtak "chip->bri_q_maxsize_reg=%x, " 195cf4ece53SMasayuki Ohtak "chip->comp_resp_timeout_reg=%x, " 196cf4ece53SMasayuki Ohtak "chip->bus_slave_control_reg=%x, " 197cf4ece53SMasayuki Ohtak "chip->deadlock_avoid_type_reg=%x, " 198cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg0=%x, " 199cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg1=%x, " 200cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg2=%x, " 201cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg3=%x\n", __func__, 202cf4ece53SMasayuki Ohtak chip->phub_id_reg, 203cf4ece53SMasayuki Ohtak chip->q_pri_val_reg, 204cf4ece53SMasayuki Ohtak chip->rc_q_maxsize_reg, 205cf4ece53SMasayuki Ohtak chip->bri_q_maxsize_reg, 206cf4ece53SMasayuki Ohtak chip->comp_resp_timeout_reg, 207cf4ece53SMasayuki Ohtak chip->bus_slave_control_reg, 208cf4ece53SMasayuki Ohtak chip->deadlock_avoid_type_reg, 209cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg0, 210cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg1, 211cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg2, 212cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg3); 213cf4ece53SMasayuki Ohtak for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) { 214cf4ece53SMasayuki Ohtak chip->int_reduce_control_reg[i] = 215cf4ece53SMasayuki Ohtak ioread32(p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i); 216cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : " 217cf4ece53SMasayuki Ohtak "chip->int_reduce_control_reg[%d]=%x\n", 218cf4ece53SMasayuki Ohtak __func__, i, chip->int_reduce_control_reg[i]); 219cf4ece53SMasayuki Ohtak } 220cf4ece53SMasayuki Ohtak chip->clkcfg_reg = ioread32(p + CLKCFG_REG_OFFSET); 221dd7d7feaSTomoya MORINAGA if ((chip->ioh_type == 2) || (chip->ioh_type == 4)) 222dd7d7feaSTomoya MORINAGA chip->funcsel_reg = ioread32(p + FUNCSEL_REG_OFFSET); 223cf4ece53SMasayuki Ohtak } 224cf4ece53SMasayuki Ohtak 225cf4ece53SMasayuki Ohtak /* pch_phub_restore_reg_conf - restore register configuration */ 226cf4ece53SMasayuki Ohtak static void pch_phub_restore_reg_conf(struct pci_dev *pdev) 227cf4ece53SMasayuki Ohtak { 228cf4ece53SMasayuki Ohtak unsigned int i; 229cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip = pci_get_drvdata(pdev); 230cf4ece53SMasayuki Ohtak void __iomem *p; 231cf4ece53SMasayuki Ohtak p = chip->pch_phub_base_address; 232cf4ece53SMasayuki Ohtak 233cf4ece53SMasayuki Ohtak iowrite32(chip->phub_id_reg, p + PCH_PHUB_ID_REG); 234cf4ece53SMasayuki Ohtak iowrite32(chip->q_pri_val_reg, p + PCH_PHUB_QUEUE_PRI_VAL_REG); 235cf4ece53SMasayuki Ohtak iowrite32(chip->rc_q_maxsize_reg, p + PCH_PHUB_RC_QUEUE_MAXSIZE_REG); 236cf4ece53SMasayuki Ohtak iowrite32(chip->bri_q_maxsize_reg, p + PCH_PHUB_BRI_QUEUE_MAXSIZE_REG); 237cf4ece53SMasayuki Ohtak iowrite32(chip->comp_resp_timeout_reg, 238cf4ece53SMasayuki Ohtak p + PCH_PHUB_COMP_RESP_TIMEOUT_REG); 239cf4ece53SMasayuki Ohtak iowrite32(chip->bus_slave_control_reg, 240cf4ece53SMasayuki Ohtak p + PCH_PHUB_BUS_SLAVE_CONTROL_REG); 241cf4ece53SMasayuki Ohtak iowrite32(chip->deadlock_avoid_type_reg, 242cf4ece53SMasayuki Ohtak p + PCH_PHUB_DEADLOCK_AVOID_TYPE_REG); 243cf4ece53SMasayuki Ohtak iowrite32(chip->intpin_reg_wpermit_reg0, 244cf4ece53SMasayuki Ohtak p + PCH_PHUB_INTPIN_REG_WPERMIT_REG0); 245cf4ece53SMasayuki Ohtak iowrite32(chip->intpin_reg_wpermit_reg1, 246cf4ece53SMasayuki Ohtak p + PCH_PHUB_INTPIN_REG_WPERMIT_REG1); 247cf4ece53SMasayuki Ohtak iowrite32(chip->intpin_reg_wpermit_reg2, 248cf4ece53SMasayuki Ohtak p + PCH_PHUB_INTPIN_REG_WPERMIT_REG2); 249cf4ece53SMasayuki Ohtak iowrite32(chip->intpin_reg_wpermit_reg3, 250cf4ece53SMasayuki Ohtak p + PCH_PHUB_INTPIN_REG_WPERMIT_REG3); 251cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : " 252cf4ece53SMasayuki Ohtak "chip->phub_id_reg=%x, " 253cf4ece53SMasayuki Ohtak "chip->q_pri_val_reg=%x, " 254cf4ece53SMasayuki Ohtak "chip->rc_q_maxsize_reg=%x, " 255cf4ece53SMasayuki Ohtak "chip->bri_q_maxsize_reg=%x, " 256cf4ece53SMasayuki Ohtak "chip->comp_resp_timeout_reg=%x, " 257cf4ece53SMasayuki Ohtak "chip->bus_slave_control_reg=%x, " 258cf4ece53SMasayuki Ohtak "chip->deadlock_avoid_type_reg=%x, " 259cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg0=%x, " 260cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg1=%x, " 261cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg2=%x, " 262cf4ece53SMasayuki Ohtak "chip->intpin_reg_wpermit_reg3=%x\n", __func__, 263cf4ece53SMasayuki Ohtak chip->phub_id_reg, 264cf4ece53SMasayuki Ohtak chip->q_pri_val_reg, 265cf4ece53SMasayuki Ohtak chip->rc_q_maxsize_reg, 266cf4ece53SMasayuki Ohtak chip->bri_q_maxsize_reg, 267cf4ece53SMasayuki Ohtak chip->comp_resp_timeout_reg, 268cf4ece53SMasayuki Ohtak chip->bus_slave_control_reg, 269cf4ece53SMasayuki Ohtak chip->deadlock_avoid_type_reg, 270cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg0, 271cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg1, 272cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg2, 273cf4ece53SMasayuki Ohtak chip->intpin_reg_wpermit_reg3); 274cf4ece53SMasayuki Ohtak for (i = 0; i < MAX_NUM_INT_REDUCE_CONTROL_REG; i++) { 275cf4ece53SMasayuki Ohtak iowrite32(chip->int_reduce_control_reg[i], 276cf4ece53SMasayuki Ohtak p + PCH_PHUB_INT_REDUCE_CONTROL_REG_BASE + 4 * i); 277cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : " 278cf4ece53SMasayuki Ohtak "chip->int_reduce_control_reg[%d]=%x\n", 279cf4ece53SMasayuki Ohtak __func__, i, chip->int_reduce_control_reg[i]); 280cf4ece53SMasayuki Ohtak } 281cf4ece53SMasayuki Ohtak 282cf4ece53SMasayuki Ohtak iowrite32(chip->clkcfg_reg, p + CLKCFG_REG_OFFSET); 283dd7d7feaSTomoya MORINAGA if ((chip->ioh_type == 2) || (chip->ioh_type == 4)) 284dd7d7feaSTomoya MORINAGA iowrite32(chip->funcsel_reg, p + FUNCSEL_REG_OFFSET); 285cf4ece53SMasayuki Ohtak } 2867750efd5SThierry Reding #endif 287cf4ece53SMasayuki Ohtak 288cf4ece53SMasayuki Ohtak /** 289cf4ece53SMasayuki Ohtak * pch_phub_read_serial_rom() - Reading Serial ROM 290cf4ece53SMasayuki Ohtak * @offset_address: Serial ROM offset address to read. 291cf4ece53SMasayuki Ohtak * @data: Read buffer for specified Serial ROM value. 292cf4ece53SMasayuki Ohtak */ 293cf4ece53SMasayuki Ohtak static void pch_phub_read_serial_rom(struct pch_phub_reg *chip, 294cf4ece53SMasayuki Ohtak unsigned int offset_address, u8 *data) 295cf4ece53SMasayuki Ohtak { 296cf4ece53SMasayuki Ohtak void __iomem *mem_addr = chip->pch_phub_extrom_base_address + 297cf4ece53SMasayuki Ohtak offset_address; 298cf4ece53SMasayuki Ohtak 299cf4ece53SMasayuki Ohtak *data = ioread8(mem_addr); 300cf4ece53SMasayuki Ohtak } 301cf4ece53SMasayuki Ohtak 302cf4ece53SMasayuki Ohtak /** 303cf4ece53SMasayuki Ohtak * pch_phub_write_serial_rom() - Writing Serial ROM 304cf4ece53SMasayuki Ohtak * @offset_address: Serial ROM offset address. 305cf4ece53SMasayuki Ohtak * @data: Serial ROM value to write. 306cf4ece53SMasayuki Ohtak */ 307cf4ece53SMasayuki Ohtak static int pch_phub_write_serial_rom(struct pch_phub_reg *chip, 308cf4ece53SMasayuki Ohtak unsigned int offset_address, u8 data) 309cf4ece53SMasayuki Ohtak { 310cf4ece53SMasayuki Ohtak void __iomem *mem_addr = chip->pch_phub_extrom_base_address + 311cf4ece53SMasayuki Ohtak (offset_address & PCH_WORD_ADDR_MASK); 312cf4ece53SMasayuki Ohtak int i; 313cf4ece53SMasayuki Ohtak unsigned int word_data; 314cf4ece53SMasayuki Ohtak unsigned int pos; 315cf4ece53SMasayuki Ohtak unsigned int mask; 316cf4ece53SMasayuki Ohtak pos = (offset_address % 4) * 8; 317cf4ece53SMasayuki Ohtak mask = ~(0xFF << pos); 318cf4ece53SMasayuki Ohtak 319cf4ece53SMasayuki Ohtak iowrite32(PCH_PHUB_ROM_WRITE_ENABLE, 320cf4ece53SMasayuki Ohtak chip->pch_phub_extrom_base_address + PHUB_CONTROL); 321cf4ece53SMasayuki Ohtak 322cf4ece53SMasayuki Ohtak word_data = ioread32(mem_addr); 323cf4ece53SMasayuki Ohtak iowrite32((word_data & mask) | (u32)data << pos, mem_addr); 324cf4ece53SMasayuki Ohtak 325cf4ece53SMasayuki Ohtak i = 0; 326cf4ece53SMasayuki Ohtak while (ioread8(chip->pch_phub_extrom_base_address + 327cf4ece53SMasayuki Ohtak PHUB_STATUS) != 0x00) { 328cf4ece53SMasayuki Ohtak msleep(1); 329cf4ece53SMasayuki Ohtak if (i == PHUB_TIMEOUT) 330cf4ece53SMasayuki Ohtak return -ETIMEDOUT; 331cf4ece53SMasayuki Ohtak i++; 332cf4ece53SMasayuki Ohtak } 333cf4ece53SMasayuki Ohtak 334cf4ece53SMasayuki Ohtak iowrite32(PCH_PHUB_ROM_WRITE_DISABLE, 335cf4ece53SMasayuki Ohtak chip->pch_phub_extrom_base_address + PHUB_CONTROL); 336cf4ece53SMasayuki Ohtak 337cf4ece53SMasayuki Ohtak return 0; 338cf4ece53SMasayuki Ohtak } 339cf4ece53SMasayuki Ohtak 340cf4ece53SMasayuki Ohtak /** 341cf4ece53SMasayuki Ohtak * pch_phub_read_serial_rom_val() - Read Serial ROM value 342cf4ece53SMasayuki Ohtak * @offset_address: Serial ROM address offset value. 343cf4ece53SMasayuki Ohtak * @data: Serial ROM value to read. 344cf4ece53SMasayuki Ohtak */ 345cf4ece53SMasayuki Ohtak static void pch_phub_read_serial_rom_val(struct pch_phub_reg *chip, 346cf4ece53SMasayuki Ohtak unsigned int offset_address, u8 *data) 347cf4ece53SMasayuki Ohtak { 348cf4ece53SMasayuki Ohtak unsigned int mem_addr; 349cf4ece53SMasayuki Ohtak 350275640b0STomoya MORINAGA mem_addr = chip->pch_mac_start_address + 351cf4ece53SMasayuki Ohtak pch_phub_mac_offset[offset_address]; 352cf4ece53SMasayuki Ohtak 353cf4ece53SMasayuki Ohtak pch_phub_read_serial_rom(chip, mem_addr, data); 354cf4ece53SMasayuki Ohtak } 355cf4ece53SMasayuki Ohtak 356cf4ece53SMasayuki Ohtak /** 357cf4ece53SMasayuki Ohtak * pch_phub_write_serial_rom_val() - writing Serial ROM value 358cf4ece53SMasayuki Ohtak * @offset_address: Serial ROM address offset value. 359cf4ece53SMasayuki Ohtak * @data: Serial ROM value. 360cf4ece53SMasayuki Ohtak */ 361cf4ece53SMasayuki Ohtak static int pch_phub_write_serial_rom_val(struct pch_phub_reg *chip, 362cf4ece53SMasayuki Ohtak unsigned int offset_address, u8 data) 363cf4ece53SMasayuki Ohtak { 364cf4ece53SMasayuki Ohtak int retval; 365cf4ece53SMasayuki Ohtak unsigned int mem_addr; 366cf4ece53SMasayuki Ohtak 367275640b0STomoya MORINAGA mem_addr = chip->pch_mac_start_address + 368cf4ece53SMasayuki Ohtak pch_phub_mac_offset[offset_address]; 369cf4ece53SMasayuki Ohtak 370cf4ece53SMasayuki Ohtak retval = pch_phub_write_serial_rom(chip, mem_addr, data); 371cf4ece53SMasayuki Ohtak 372cf4ece53SMasayuki Ohtak return retval; 373cf4ece53SMasayuki Ohtak } 374cf4ece53SMasayuki Ohtak 375cf4ece53SMasayuki Ohtak /* pch_phub_gbe_serial_rom_conf - makes Serial ROM header format configuration 376cf4ece53SMasayuki Ohtak * for Gigabit Ethernet MAC address 377cf4ece53SMasayuki Ohtak */ 378cf4ece53SMasayuki Ohtak static int pch_phub_gbe_serial_rom_conf(struct pch_phub_reg *chip) 379cf4ece53SMasayuki Ohtak { 380cf4ece53SMasayuki Ohtak int retval; 381cf4ece53SMasayuki Ohtak 382cf4ece53SMasayuki Ohtak retval = pch_phub_write_serial_rom(chip, 0x0b, 0xbc); 383cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x0a, 0x10); 384cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x09, 0x01); 385cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x08, 0x02); 386cf4ece53SMasayuki Ohtak 387cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x0f, 0x00); 388cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x0e, 0x00); 389cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x0d, 0x00); 390cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x0c, 0x80); 391cf4ece53SMasayuki Ohtak 392cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x13, 0xbc); 393cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x12, 0x10); 394cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x11, 0x01); 395cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x10, 0x18); 396cf4ece53SMasayuki Ohtak 397cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x1b, 0xbc); 398cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x1a, 0x10); 399cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x19, 0x01); 400cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x18, 0x19); 401cf4ece53SMasayuki Ohtak 402cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x23, 0xbc); 403cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x22, 0x10); 404cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x21, 0x01); 405cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x20, 0x3a); 406cf4ece53SMasayuki Ohtak 407cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x27, 0x01); 408cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x26, 0x00); 409cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x25, 0x00); 410cf4ece53SMasayuki Ohtak retval |= pch_phub_write_serial_rom(chip, 0x24, 0x00); 411cf4ece53SMasayuki Ohtak 412cf4ece53SMasayuki Ohtak return retval; 413cf4ece53SMasayuki Ohtak } 414cf4ece53SMasayuki Ohtak 415275640b0STomoya MORINAGA /* pch_phub_gbe_serial_rom_conf_mp - makes SerialROM header format configuration 416275640b0STomoya MORINAGA * for Gigabit Ethernet MAC address 417275640b0STomoya MORINAGA */ 418275640b0STomoya MORINAGA static int pch_phub_gbe_serial_rom_conf_mp(struct pch_phub_reg *chip) 419275640b0STomoya MORINAGA { 420275640b0STomoya MORINAGA int retval; 421275640b0STomoya MORINAGA u32 offset_addr; 422275640b0STomoya MORINAGA 423275640b0STomoya MORINAGA offset_addr = 0x200; 424275640b0STomoya MORINAGA retval = pch_phub_write_serial_rom(chip, 0x03 + offset_addr, 0xbc); 425275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x02 + offset_addr, 0x00); 426275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x01 + offset_addr, 0x40); 427275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x00 + offset_addr, 0x02); 428275640b0STomoya MORINAGA 429275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x07 + offset_addr, 0x00); 430275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x06 + offset_addr, 0x00); 431275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x05 + offset_addr, 0x00); 432275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x04 + offset_addr, 0x80); 433275640b0STomoya MORINAGA 434275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x0b + offset_addr, 0xbc); 435275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x0a + offset_addr, 0x00); 436275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x09 + offset_addr, 0x40); 437275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x08 + offset_addr, 0x18); 438275640b0STomoya MORINAGA 439275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x13 + offset_addr, 0xbc); 440275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x12 + offset_addr, 0x00); 441275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x11 + offset_addr, 0x40); 442275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x10 + offset_addr, 0x19); 443275640b0STomoya MORINAGA 444275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1b + offset_addr, 0xbc); 445275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1a + offset_addr, 0x00); 446275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x19 + offset_addr, 0x40); 447275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x18 + offset_addr, 0x3a); 448275640b0STomoya MORINAGA 449275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1f + offset_addr, 0x01); 450275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1e + offset_addr, 0x00); 451275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1d + offset_addr, 0x00); 452275640b0STomoya MORINAGA retval |= pch_phub_write_serial_rom(chip, 0x1c + offset_addr, 0x00); 453275640b0STomoya MORINAGA 454275640b0STomoya MORINAGA return retval; 455275640b0STomoya MORINAGA } 456275640b0STomoya MORINAGA 457cf4ece53SMasayuki Ohtak /** 458cf4ece53SMasayuki Ohtak * pch_phub_read_gbe_mac_addr() - Read Gigabit Ethernet MAC address 459cf4ece53SMasayuki Ohtak * @offset_address: Gigabit Ethernet MAC address offset value. 460cf4ece53SMasayuki Ohtak * @data: Buffer of the Gigabit Ethernet MAC address value. 461cf4ece53SMasayuki Ohtak */ 462cf4ece53SMasayuki Ohtak static void pch_phub_read_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data) 463cf4ece53SMasayuki Ohtak { 464cf4ece53SMasayuki Ohtak int i; 465cf4ece53SMasayuki Ohtak for (i = 0; i < ETH_ALEN; i++) 466cf4ece53SMasayuki Ohtak pch_phub_read_serial_rom_val(chip, i, &data[i]); 467cf4ece53SMasayuki Ohtak } 468cf4ece53SMasayuki Ohtak 469cf4ece53SMasayuki Ohtak /** 470cf4ece53SMasayuki Ohtak * pch_phub_write_gbe_mac_addr() - Write MAC address 471cf4ece53SMasayuki Ohtak * @offset_address: Gigabit Ethernet MAC address offset value. 472cf4ece53SMasayuki Ohtak * @data: Gigabit Ethernet MAC address value. 473cf4ece53SMasayuki Ohtak */ 474cf4ece53SMasayuki Ohtak static int pch_phub_write_gbe_mac_addr(struct pch_phub_reg *chip, u8 *data) 475cf4ece53SMasayuki Ohtak { 476cf4ece53SMasayuki Ohtak int retval; 477cf4ece53SMasayuki Ohtak int i; 478cf4ece53SMasayuki Ohtak 4792a988791STomoya MORINAGA if ((chip->ioh_type == 1) || (chip->ioh_type == 5)) /* EG20T or ML7831*/ 480cf4ece53SMasayuki Ohtak retval = pch_phub_gbe_serial_rom_conf(chip); 481275640b0STomoya MORINAGA else /* ML7223 */ 482275640b0STomoya MORINAGA retval = pch_phub_gbe_serial_rom_conf_mp(chip); 483cf4ece53SMasayuki Ohtak if (retval) 484cf4ece53SMasayuki Ohtak return retval; 485cf4ece53SMasayuki Ohtak 486cf4ece53SMasayuki Ohtak for (i = 0; i < ETH_ALEN; i++) { 487cf4ece53SMasayuki Ohtak retval = pch_phub_write_serial_rom_val(chip, i, data[i]); 488cf4ece53SMasayuki Ohtak if (retval) 489cf4ece53SMasayuki Ohtak return retval; 490cf4ece53SMasayuki Ohtak } 491cf4ece53SMasayuki Ohtak 492cf4ece53SMasayuki Ohtak return retval; 493cf4ece53SMasayuki Ohtak } 494cf4ece53SMasayuki Ohtak 495cf4ece53SMasayuki Ohtak static ssize_t pch_phub_bin_read(struct file *filp, struct kobject *kobj, 496cf4ece53SMasayuki Ohtak struct bin_attribute *attr, char *buf, 497cf4ece53SMasayuki Ohtak loff_t off, size_t count) 498cf4ece53SMasayuki Ohtak { 499cf4ece53SMasayuki Ohtak unsigned int rom_signature; 500cf4ece53SMasayuki Ohtak unsigned char rom_length; 501cf4ece53SMasayuki Ohtak unsigned int tmp; 502cf4ece53SMasayuki Ohtak unsigned int addr_offset; 503cf4ece53SMasayuki Ohtak unsigned int orom_size; 504cf4ece53SMasayuki Ohtak int ret; 505cf4ece53SMasayuki Ohtak int err; 5069914a0deSTomoya MORINAGA ssize_t rom_size; 507cf4ece53SMasayuki Ohtak 50885f4f39cSGeliang Tang struct pch_phub_reg *chip = dev_get_drvdata(kobj_to_dev(kobj)); 509cf4ece53SMasayuki Ohtak 510cf4ece53SMasayuki Ohtak ret = mutex_lock_interruptible(&pch_phub_mutex); 511cf4ece53SMasayuki Ohtak if (ret) { 512cf4ece53SMasayuki Ohtak err = -ERESTARTSYS; 513cf4ece53SMasayuki Ohtak goto return_err_nomutex; 514cf4ece53SMasayuki Ohtak } 515cf4ece53SMasayuki Ohtak 516cf4ece53SMasayuki Ohtak /* Get Rom signature */ 5179914a0deSTomoya MORINAGA chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size); 518a75fa128SColin Ian King if (!chip->pch_phub_extrom_base_address) { 519a75fa128SColin Ian King err = -ENODATA; 5209914a0deSTomoya MORINAGA goto exrom_map_err; 521a75fa128SColin Ian King } 5229914a0deSTomoya MORINAGA 523275640b0STomoya MORINAGA pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address, 524275640b0STomoya MORINAGA (unsigned char *)&rom_signature); 525cf4ece53SMasayuki Ohtak rom_signature &= 0xff; 526275640b0STomoya MORINAGA pch_phub_read_serial_rom(chip, chip->pch_opt_rom_start_address + 1, 527275640b0STomoya MORINAGA (unsigned char *)&tmp); 528cf4ece53SMasayuki Ohtak rom_signature |= (tmp & 0xff) << 8; 529cf4ece53SMasayuki Ohtak if (rom_signature == 0xAA55) { 530275640b0STomoya MORINAGA pch_phub_read_serial_rom(chip, 531275640b0STomoya MORINAGA chip->pch_opt_rom_start_address + 2, 532275640b0STomoya MORINAGA &rom_length); 533cf4ece53SMasayuki Ohtak orom_size = rom_length * 512; 534cf4ece53SMasayuki Ohtak if (orom_size < off) { 535cf4ece53SMasayuki Ohtak addr_offset = 0; 536cf4ece53SMasayuki Ohtak goto return_ok; 537cf4ece53SMasayuki Ohtak } 538cf4ece53SMasayuki Ohtak if (orom_size < count) { 539cf4ece53SMasayuki Ohtak addr_offset = 0; 540cf4ece53SMasayuki Ohtak goto return_ok; 541cf4ece53SMasayuki Ohtak } 542cf4ece53SMasayuki Ohtak 543cf4ece53SMasayuki Ohtak for (addr_offset = 0; addr_offset < count; addr_offset++) { 544275640b0STomoya MORINAGA pch_phub_read_serial_rom(chip, 545275640b0STomoya MORINAGA chip->pch_opt_rom_start_address + addr_offset + off, 546cf4ece53SMasayuki Ohtak &buf[addr_offset]); 547cf4ece53SMasayuki Ohtak } 548cf4ece53SMasayuki Ohtak } else { 549cf4ece53SMasayuki Ohtak err = -ENODATA; 550cf4ece53SMasayuki Ohtak goto return_err; 551cf4ece53SMasayuki Ohtak } 552cf4ece53SMasayuki Ohtak return_ok: 5539914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 554cf4ece53SMasayuki Ohtak mutex_unlock(&pch_phub_mutex); 555cf4ece53SMasayuki Ohtak return addr_offset; 556cf4ece53SMasayuki Ohtak 557cf4ece53SMasayuki Ohtak return_err: 5589914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 5599914a0deSTomoya MORINAGA exrom_map_err: 560cf4ece53SMasayuki Ohtak mutex_unlock(&pch_phub_mutex); 561cf4ece53SMasayuki Ohtak return_err_nomutex: 562cf4ece53SMasayuki Ohtak return err; 563cf4ece53SMasayuki Ohtak } 564cf4ece53SMasayuki Ohtak 565cf4ece53SMasayuki Ohtak static ssize_t pch_phub_bin_write(struct file *filp, struct kobject *kobj, 566cf4ece53SMasayuki Ohtak struct bin_attribute *attr, 567cf4ece53SMasayuki Ohtak char *buf, loff_t off, size_t count) 568cf4ece53SMasayuki Ohtak { 569cf4ece53SMasayuki Ohtak int err; 570cf4ece53SMasayuki Ohtak unsigned int addr_offset; 571cf4ece53SMasayuki Ohtak int ret; 5729914a0deSTomoya MORINAGA ssize_t rom_size; 57385f4f39cSGeliang Tang struct pch_phub_reg *chip = dev_get_drvdata(kobj_to_dev(kobj)); 574cf4ece53SMasayuki Ohtak 575cf4ece53SMasayuki Ohtak ret = mutex_lock_interruptible(&pch_phub_mutex); 576cf4ece53SMasayuki Ohtak if (ret) 577cf4ece53SMasayuki Ohtak return -ERESTARTSYS; 578cf4ece53SMasayuki Ohtak 579cf4ece53SMasayuki Ohtak if (off > PCH_PHUB_OROM_SIZE) { 580cf4ece53SMasayuki Ohtak addr_offset = 0; 581cf4ece53SMasayuki Ohtak goto return_ok; 582cf4ece53SMasayuki Ohtak } 583cf4ece53SMasayuki Ohtak if (count > PCH_PHUB_OROM_SIZE) { 584cf4ece53SMasayuki Ohtak addr_offset = 0; 585cf4ece53SMasayuki Ohtak goto return_ok; 586cf4ece53SMasayuki Ohtak } 587cf4ece53SMasayuki Ohtak 5889914a0deSTomoya MORINAGA chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size); 5899914a0deSTomoya MORINAGA if (!chip->pch_phub_extrom_base_address) { 5909914a0deSTomoya MORINAGA err = -ENOMEM; 5919914a0deSTomoya MORINAGA goto exrom_map_err; 5929914a0deSTomoya MORINAGA } 5939914a0deSTomoya MORINAGA 594cf4ece53SMasayuki Ohtak for (addr_offset = 0; addr_offset < count; addr_offset++) { 595cf4ece53SMasayuki Ohtak if (PCH_PHUB_OROM_SIZE < off + addr_offset) 596cf4ece53SMasayuki Ohtak goto return_ok; 597cf4ece53SMasayuki Ohtak 598275640b0STomoya MORINAGA ret = pch_phub_write_serial_rom(chip, 599275640b0STomoya MORINAGA chip->pch_opt_rom_start_address + addr_offset + off, 600cf4ece53SMasayuki Ohtak buf[addr_offset]); 601cf4ece53SMasayuki Ohtak if (ret) { 602cf4ece53SMasayuki Ohtak err = ret; 603cf4ece53SMasayuki Ohtak goto return_err; 604cf4ece53SMasayuki Ohtak } 605cf4ece53SMasayuki Ohtak } 606cf4ece53SMasayuki Ohtak 607cf4ece53SMasayuki Ohtak return_ok: 6089914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 609cf4ece53SMasayuki Ohtak mutex_unlock(&pch_phub_mutex); 610cf4ece53SMasayuki Ohtak return addr_offset; 611cf4ece53SMasayuki Ohtak 612cf4ece53SMasayuki Ohtak return_err: 6139914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 6149914a0deSTomoya MORINAGA 6159914a0deSTomoya MORINAGA exrom_map_err: 616cf4ece53SMasayuki Ohtak mutex_unlock(&pch_phub_mutex); 617cf4ece53SMasayuki Ohtak return err; 618cf4ece53SMasayuki Ohtak } 619cf4ece53SMasayuki Ohtak 620cf4ece53SMasayuki Ohtak static ssize_t show_pch_mac(struct device *dev, struct device_attribute *attr, 621cf4ece53SMasayuki Ohtak char *buf) 622cf4ece53SMasayuki Ohtak { 623cf4ece53SMasayuki Ohtak u8 mac[8]; 624cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip = dev_get_drvdata(dev); 6259914a0deSTomoya MORINAGA ssize_t rom_size; 6269914a0deSTomoya MORINAGA 6279914a0deSTomoya MORINAGA chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size); 6289914a0deSTomoya MORINAGA if (!chip->pch_phub_extrom_base_address) 6299914a0deSTomoya MORINAGA return -ENOMEM; 630cf4ece53SMasayuki Ohtak 631cf4ece53SMasayuki Ohtak pch_phub_read_gbe_mac_addr(chip, mac); 6329914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 633cf4ece53SMasayuki Ohtak 63425b8a88cSAndy Shevchenko return sprintf(buf, "%pM\n", mac); 635cf4ece53SMasayuki Ohtak } 636cf4ece53SMasayuki Ohtak 637cf4ece53SMasayuki Ohtak static ssize_t store_pch_mac(struct device *dev, struct device_attribute *attr, 638cf4ece53SMasayuki Ohtak const char *buf, size_t count) 639cf4ece53SMasayuki Ohtak { 640143e9c76SAndy Shevchenko u8 mac[ETH_ALEN]; 6419914a0deSTomoya MORINAGA ssize_t rom_size; 642cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip = dev_get_drvdata(dev); 643a246b973SAlexander Stein int ret; 644cf4ece53SMasayuki Ohtak 645143e9c76SAndy Shevchenko if (!mac_pton(buf, mac)) 646cf4ece53SMasayuki Ohtak return -EINVAL; 647cf4ece53SMasayuki Ohtak 6489914a0deSTomoya MORINAGA chip->pch_phub_extrom_base_address = pci_map_rom(chip->pdev, &rom_size); 6499914a0deSTomoya MORINAGA if (!chip->pch_phub_extrom_base_address) 6509914a0deSTomoya MORINAGA return -ENOMEM; 6519914a0deSTomoya MORINAGA 652a246b973SAlexander Stein ret = pch_phub_write_gbe_mac_addr(chip, mac); 6539914a0deSTomoya MORINAGA pci_unmap_rom(chip->pdev, chip->pch_phub_extrom_base_address); 654a246b973SAlexander Stein if (ret) 655a246b973SAlexander Stein return ret; 656cf4ece53SMasayuki Ohtak 657cf4ece53SMasayuki Ohtak return count; 658cf4ece53SMasayuki Ohtak } 659cf4ece53SMasayuki Ohtak 660cf4ece53SMasayuki Ohtak static DEVICE_ATTR(pch_mac, S_IRUGO | S_IWUSR, show_pch_mac, store_pch_mac); 661cf4ece53SMasayuki Ohtak 662*57daedf8SBhumika Goyal static const struct bin_attribute pch_bin_attr = { 663cf4ece53SMasayuki Ohtak .attr = { 664cf4ece53SMasayuki Ohtak .name = "pch_firmware", 665cf4ece53SMasayuki Ohtak .mode = S_IRUGO | S_IWUSR, 666cf4ece53SMasayuki Ohtak }, 667cf4ece53SMasayuki Ohtak .size = PCH_PHUB_OROM_SIZE + 1, 668cf4ece53SMasayuki Ohtak .read = pch_phub_bin_read, 669cf4ece53SMasayuki Ohtak .write = pch_phub_bin_write, 670cf4ece53SMasayuki Ohtak }; 671cf4ece53SMasayuki Ohtak 67280c8ae28SBill Pemberton static int pch_phub_probe(struct pci_dev *pdev, 673cf4ece53SMasayuki Ohtak const struct pci_device_id *id) 674cf4ece53SMasayuki Ohtak { 675cf4ece53SMasayuki Ohtak int ret; 676cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip; 677cf4ece53SMasayuki Ohtak 678cf4ece53SMasayuki Ohtak chip = kzalloc(sizeof(struct pch_phub_reg), GFP_KERNEL); 679cf4ece53SMasayuki Ohtak if (chip == NULL) 680cf4ece53SMasayuki Ohtak return -ENOMEM; 681cf4ece53SMasayuki Ohtak 682cf4ece53SMasayuki Ohtak ret = pci_enable_device(pdev); 683cf4ece53SMasayuki Ohtak if (ret) { 684cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, 685cf4ece53SMasayuki Ohtak "%s : pci_enable_device FAILED(ret=%d)", __func__, ret); 686cf4ece53SMasayuki Ohtak goto err_pci_enable_dev; 687cf4ece53SMasayuki Ohtak } 688cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : pci_enable_device returns %d\n", __func__, 689cf4ece53SMasayuki Ohtak ret); 690cf4ece53SMasayuki Ohtak 691cf4ece53SMasayuki Ohtak ret = pci_request_regions(pdev, KBUILD_MODNAME); 692cf4ece53SMasayuki Ohtak if (ret) { 693cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, 694cf4ece53SMasayuki Ohtak "%s : pci_request_regions FAILED(ret=%d)", __func__, ret); 695cf4ece53SMasayuki Ohtak goto err_req_regions; 696cf4ece53SMasayuki Ohtak } 697cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : " 698cf4ece53SMasayuki Ohtak "pci_request_regions returns %d\n", __func__, ret); 699cf4ece53SMasayuki Ohtak 700cf4ece53SMasayuki Ohtak chip->pch_phub_base_address = pci_iomap(pdev, 1, 0); 701cf4ece53SMasayuki Ohtak 702cf4ece53SMasayuki Ohtak 70373ac0e9eSDevendra Naga if (chip->pch_phub_base_address == NULL) { 704cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, "%s : pci_iomap FAILED", __func__); 705cf4ece53SMasayuki Ohtak ret = -ENOMEM; 706cf4ece53SMasayuki Ohtak goto err_pci_iomap; 707cf4ece53SMasayuki Ohtak } 708cf4ece53SMasayuki Ohtak dev_dbg(&pdev->dev, "%s : pci_iomap SUCCESS and value " 709da0d7f98SGreg Kroah-Hartman "in pch_phub_base_address variable is %p\n", __func__, 710da0d7f98SGreg Kroah-Hartman chip->pch_phub_base_address); 711cf4ece53SMasayuki Ohtak 7129914a0deSTomoya MORINAGA chip->pdev = pdev; /* Save pci device struct */ 713cf4ece53SMasayuki Ohtak 714275640b0STomoya MORINAGA if (id->driver_data == 1) { /* EG20T PCH */ 7152b934c62SAlexander Stein const char *board_name; 716549ce8f1SZubair Lutfullah Kakakhel unsigned int prefetch = 0x000affaa; 717549ce8f1SZubair Lutfullah Kakakhel 718549ce8f1SZubair Lutfullah Kakakhel if (pdev->dev.of_node) 719549ce8f1SZubair Lutfullah Kakakhel of_property_read_u32(pdev->dev.of_node, 720549ce8f1SZubair Lutfullah Kakakhel "intel,eg20t-prefetch", 721549ce8f1SZubair Lutfullah Kakakhel &prefetch); 7222b934c62SAlexander Stein 72329ddae2aSWei Yongjun ret = sysfs_create_file(&pdev->dev.kobj, 724c47dda7dSTomoya MORINAGA &dev_attr_pch_mac.attr); 72529ddae2aSWei Yongjun if (ret) 726cf4ece53SMasayuki Ohtak goto err_sysfs_create; 727cf4ece53SMasayuki Ohtak 72829ddae2aSWei Yongjun ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr); 72929ddae2aSWei Yongjun if (ret) 730cf4ece53SMasayuki Ohtak goto exit_bin_attr; 731cf4ece53SMasayuki Ohtak 732c47dda7dSTomoya MORINAGA pch_phub_read_modify_write_reg(chip, 733c47dda7dSTomoya MORINAGA (unsigned int)CLKCFG_REG_OFFSET, 734c47dda7dSTomoya MORINAGA CLKCFG_CAN_50MHZ, 735c47dda7dSTomoya MORINAGA CLKCFG_CANCLK_MASK); 736cf4ece53SMasayuki Ohtak 7376ae705b2SDenis Turischev /* quirk for CM-iTC board */ 7382b934c62SAlexander Stein board_name = dmi_get_system_info(DMI_BOARD_NAME); 7392b934c62SAlexander Stein if (board_name && strstr(board_name, "CM-iTC")) 7406ae705b2SDenis Turischev pch_phub_read_modify_write_reg(chip, 7416ae705b2SDenis Turischev (unsigned int)CLKCFG_REG_OFFSET, 7426ae705b2SDenis Turischev CLKCFG_UART_48MHZ | CLKCFG_BAUDDIV | 7436ae705b2SDenis Turischev CLKCFG_PLL2VCO | CLKCFG_UARTCLKSEL, 7446ae705b2SDenis Turischev CLKCFG_UART_MASK); 7456ae705b2SDenis Turischev 746cf4ece53SMasayuki Ohtak /* set the prefech value */ 747549ce8f1SZubair Lutfullah Kakakhel iowrite32(prefetch, chip->pch_phub_base_address + 0x14); 748cf4ece53SMasayuki Ohtak /* set the interrupt delay value */ 749cf4ece53SMasayuki Ohtak iowrite32(0x25, chip->pch_phub_base_address + 0x44); 750275640b0STomoya MORINAGA chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T; 751275640b0STomoya MORINAGA chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T; 752bed3d7baSZubair Lutfullah Kakakhel 753bed3d7baSZubair Lutfullah Kakakhel /* quirk for MIPS Boston platform */ 754bed3d7baSZubair Lutfullah Kakakhel if (pdev->dev.of_node) { 755bed3d7baSZubair Lutfullah Kakakhel if (of_machine_is_compatible("img,boston")) { 756bed3d7baSZubair Lutfullah Kakakhel pch_phub_read_modify_write_reg(chip, 757bed3d7baSZubair Lutfullah Kakakhel (unsigned int)CLKCFG_REG_OFFSET, 758bed3d7baSZubair Lutfullah Kakakhel CLKCFG_UART_25MHZ, 759bed3d7baSZubair Lutfullah Kakakhel CLKCFG_UART_MASK); 760bed3d7baSZubair Lutfullah Kakakhel } 761bed3d7baSZubair Lutfullah Kakakhel } 762275640b0STomoya MORINAGA } else if (id->driver_data == 2) { /* ML7213 IOH */ 76329ddae2aSWei Yongjun ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr); 76429ddae2aSWei Yongjun if (ret) 765c47dda7dSTomoya MORINAGA goto err_sysfs_create; 766c47dda7dSTomoya MORINAGA /* set the prefech value 767c47dda7dSTomoya MORINAGA * Device2(USB OHCI #1/ USB EHCI #1/ USB Device):a 768c47dda7dSTomoya MORINAGA * Device4(SDIO #0,1,2):f 769c47dda7dSTomoya MORINAGA * Device6(SATA 2):f 770c47dda7dSTomoya MORINAGA * Device8(USB OHCI #0/ USB EHCI #0):a 771c47dda7dSTomoya MORINAGA */ 772c47dda7dSTomoya MORINAGA iowrite32(0x000affa0, chip->pch_phub_base_address + 0x14); 773275640b0STomoya MORINAGA chip->pch_opt_rom_start_address =\ 774275640b0STomoya MORINAGA PCH_PHUB_ROM_START_ADDR_ML7213; 775275640b0STomoya MORINAGA } else if (id->driver_data == 3) { /* ML7223 IOH Bus-m*/ 776275640b0STomoya MORINAGA /* set the prefech value 777275640b0STomoya MORINAGA * Device8(GbE) 778275640b0STomoya MORINAGA */ 779275640b0STomoya MORINAGA iowrite32(0x000a0000, chip->pch_phub_base_address + 0x14); 78020ae6d0bSTomoya MORINAGA /* set the interrupt delay value */ 78120ae6d0bSTomoya MORINAGA iowrite32(0x25, chip->pch_phub_base_address + 0x140); 782275640b0STomoya MORINAGA chip->pch_opt_rom_start_address =\ 783275640b0STomoya MORINAGA PCH_PHUB_ROM_START_ADDR_ML7223; 784275640b0STomoya MORINAGA chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223; 785275640b0STomoya MORINAGA } else if (id->driver_data == 4) { /* ML7223 IOH Bus-n*/ 78629ddae2aSWei Yongjun ret = sysfs_create_file(&pdev->dev.kobj, 787275640b0STomoya MORINAGA &dev_attr_pch_mac.attr); 78829ddae2aSWei Yongjun if (ret) 789275640b0STomoya MORINAGA goto err_sysfs_create; 79029ddae2aSWei Yongjun ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr); 79129ddae2aSWei Yongjun if (ret) 792275640b0STomoya MORINAGA goto exit_bin_attr; 793275640b0STomoya MORINAGA /* set the prefech value 794275640b0STomoya MORINAGA * Device2(USB OHCI #0,1,2,3/ USB EHCI #0):a 795275640b0STomoya MORINAGA * Device4(SDIO #0,1):f 796275640b0STomoya MORINAGA * Device6(SATA 2):f 797275640b0STomoya MORINAGA */ 798275640b0STomoya MORINAGA iowrite32(0x0000ffa0, chip->pch_phub_base_address + 0x14); 799275640b0STomoya MORINAGA chip->pch_opt_rom_start_address =\ 800275640b0STomoya MORINAGA PCH_PHUB_ROM_START_ADDR_ML7223; 801275640b0STomoya MORINAGA chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_ML7223; 802584ad00cSTomoya MORINAGA } else if (id->driver_data == 5) { /* ML7831 */ 80329ddae2aSWei Yongjun ret = sysfs_create_file(&pdev->dev.kobj, 804584ad00cSTomoya MORINAGA &dev_attr_pch_mac.attr); 80529ddae2aSWei Yongjun if (ret) 806584ad00cSTomoya MORINAGA goto err_sysfs_create; 807584ad00cSTomoya MORINAGA 80829ddae2aSWei Yongjun ret = sysfs_create_bin_file(&pdev->dev.kobj, &pch_bin_attr); 80929ddae2aSWei Yongjun if (ret) 810584ad00cSTomoya MORINAGA goto exit_bin_attr; 811584ad00cSTomoya MORINAGA 812584ad00cSTomoya MORINAGA /* set the prefech value */ 813584ad00cSTomoya MORINAGA iowrite32(0x000affaa, chip->pch_phub_base_address + 0x14); 814584ad00cSTomoya MORINAGA /* set the interrupt delay value */ 815584ad00cSTomoya MORINAGA iowrite32(0x25, chip->pch_phub_base_address + 0x44); 816584ad00cSTomoya MORINAGA chip->pch_opt_rom_start_address = PCH_PHUB_ROM_START_ADDR_EG20T; 817584ad00cSTomoya MORINAGA chip->pch_mac_start_address = PCH_PHUB_MAC_START_ADDR_EG20T; 818c47dda7dSTomoya MORINAGA } 819275640b0STomoya MORINAGA 820275640b0STomoya MORINAGA chip->ioh_type = id->driver_data; 821c47dda7dSTomoya MORINAGA pci_set_drvdata(pdev, chip); 822cf4ece53SMasayuki Ohtak 823cf4ece53SMasayuki Ohtak return 0; 824cf4ece53SMasayuki Ohtak exit_bin_attr: 825cf4ece53SMasayuki Ohtak sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr); 826cf4ece53SMasayuki Ohtak 827cf4ece53SMasayuki Ohtak err_sysfs_create: 828cf4ece53SMasayuki Ohtak pci_iounmap(pdev, chip->pch_phub_base_address); 829cf4ece53SMasayuki Ohtak err_pci_iomap: 830cf4ece53SMasayuki Ohtak pci_release_regions(pdev); 831cf4ece53SMasayuki Ohtak err_req_regions: 832cf4ece53SMasayuki Ohtak pci_disable_device(pdev); 833cf4ece53SMasayuki Ohtak err_pci_enable_dev: 834cf4ece53SMasayuki Ohtak kfree(chip); 835cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, "%s returns %d\n", __func__, ret); 836cf4ece53SMasayuki Ohtak return ret; 837cf4ece53SMasayuki Ohtak } 838cf4ece53SMasayuki Ohtak 839486a5c28SBill Pemberton static void pch_phub_remove(struct pci_dev *pdev) 840cf4ece53SMasayuki Ohtak { 841cf4ece53SMasayuki Ohtak struct pch_phub_reg *chip = pci_get_drvdata(pdev); 842cf4ece53SMasayuki Ohtak 843cf4ece53SMasayuki Ohtak sysfs_remove_file(&pdev->dev.kobj, &dev_attr_pch_mac.attr); 844cf4ece53SMasayuki Ohtak sysfs_remove_bin_file(&pdev->dev.kobj, &pch_bin_attr); 845cf4ece53SMasayuki Ohtak pci_iounmap(pdev, chip->pch_phub_base_address); 846cf4ece53SMasayuki Ohtak pci_release_regions(pdev); 847cf4ece53SMasayuki Ohtak pci_disable_device(pdev); 848cf4ece53SMasayuki Ohtak kfree(chip); 849cf4ece53SMasayuki Ohtak } 850cf4ece53SMasayuki Ohtak 851cf4ece53SMasayuki Ohtak #ifdef CONFIG_PM 852cf4ece53SMasayuki Ohtak 853cf4ece53SMasayuki Ohtak static int pch_phub_suspend(struct pci_dev *pdev, pm_message_t state) 854cf4ece53SMasayuki Ohtak { 855cf4ece53SMasayuki Ohtak int ret; 856cf4ece53SMasayuki Ohtak 857cf4ece53SMasayuki Ohtak pch_phub_save_reg_conf(pdev); 858cf4ece53SMasayuki Ohtak ret = pci_save_state(pdev); 859cf4ece53SMasayuki Ohtak if (ret) { 860cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, 861cf4ece53SMasayuki Ohtak " %s -pci_save_state returns %d\n", __func__, ret); 862cf4ece53SMasayuki Ohtak return ret; 863cf4ece53SMasayuki Ohtak } 864cf4ece53SMasayuki Ohtak pci_enable_wake(pdev, PCI_D3hot, 0); 865cf4ece53SMasayuki Ohtak pci_disable_device(pdev); 866cf4ece53SMasayuki Ohtak pci_set_power_state(pdev, pci_choose_state(pdev, state)); 867cf4ece53SMasayuki Ohtak 868cf4ece53SMasayuki Ohtak return 0; 869cf4ece53SMasayuki Ohtak } 870cf4ece53SMasayuki Ohtak 871cf4ece53SMasayuki Ohtak static int pch_phub_resume(struct pci_dev *pdev) 872cf4ece53SMasayuki Ohtak { 873cf4ece53SMasayuki Ohtak int ret; 874cf4ece53SMasayuki Ohtak 875cf4ece53SMasayuki Ohtak pci_set_power_state(pdev, PCI_D0); 876cf4ece53SMasayuki Ohtak pci_restore_state(pdev); 877cf4ece53SMasayuki Ohtak ret = pci_enable_device(pdev); 878cf4ece53SMasayuki Ohtak if (ret) { 879cf4ece53SMasayuki Ohtak dev_err(&pdev->dev, 880cf4ece53SMasayuki Ohtak "%s-pci_enable_device failed(ret=%d) ", __func__, ret); 881cf4ece53SMasayuki Ohtak return ret; 882cf4ece53SMasayuki Ohtak } 883cf4ece53SMasayuki Ohtak 884cf4ece53SMasayuki Ohtak pci_enable_wake(pdev, PCI_D3hot, 0); 885cf4ece53SMasayuki Ohtak pch_phub_restore_reg_conf(pdev); 886cf4ece53SMasayuki Ohtak 887cf4ece53SMasayuki Ohtak return 0; 888cf4ece53SMasayuki Ohtak } 889cf4ece53SMasayuki Ohtak #else 890cf4ece53SMasayuki Ohtak #define pch_phub_suspend NULL 891cf4ece53SMasayuki Ohtak #define pch_phub_resume NULL 892cf4ece53SMasayuki Ohtak #endif /* CONFIG_PM */ 893cf4ece53SMasayuki Ohtak 894e3b9c5ceSArvind Yadav static const struct pci_device_id pch_phub_pcidev_id[] = { 895c47dda7dSTomoya MORINAGA { PCI_VDEVICE(INTEL, PCI_DEVICE_ID_PCH1_PHUB), 1, }, 896c47dda7dSTomoya MORINAGA { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7213_PHUB), 2, }, 897275640b0STomoya MORINAGA { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_mPHUB), 3, }, 898275640b0STomoya MORINAGA { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7223_nPHUB), 4, }, 899584ad00cSTomoya MORINAGA { PCI_VDEVICE(ROHM, PCI_DEVICE_ID_ROHM_ML7831_PHUB), 5, }, 900c47dda7dSTomoya MORINAGA { } 901cf4ece53SMasayuki Ohtak }; 902b2595142SAxel Lin MODULE_DEVICE_TABLE(pci, pch_phub_pcidev_id); 903cf4ece53SMasayuki Ohtak 904cf4ece53SMasayuki Ohtak static struct pci_driver pch_phub_driver = { 905cf4ece53SMasayuki Ohtak .name = "pch_phub", 906cf4ece53SMasayuki Ohtak .id_table = pch_phub_pcidev_id, 907cf4ece53SMasayuki Ohtak .probe = pch_phub_probe, 9082d6bed9cSBill Pemberton .remove = pch_phub_remove, 909cf4ece53SMasayuki Ohtak .suspend = pch_phub_suspend, 910cf4ece53SMasayuki Ohtak .resume = pch_phub_resume 911cf4ece53SMasayuki Ohtak }; 912cf4ece53SMasayuki Ohtak 913cfeb2852SDevendra Naga module_pci_driver(pch_phub_driver); 914cf4ece53SMasayuki Ohtak 9157f2732c8STomoya MORINAGA MODULE_DESCRIPTION("Intel EG20T PCH/LAPIS Semiconductor IOH(ML7213/ML7223) PHUB"); 916cf4ece53SMasayuki Ohtak MODULE_LICENSE("GPL"); 917