1bb3b6552SMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0
2bb3b6552SMauro Carvalho Chehab /*
3bb3b6552SMauro Carvalho Chehab * Device driver for irqs in HISI PMIC IC
4bb3b6552SMauro Carvalho Chehab *
5bb3b6552SMauro Carvalho Chehab * Copyright (c) 2013 Linaro Ltd.
6bb3b6552SMauro Carvalho Chehab * Copyright (c) 2011 Hisilicon.
7bb3b6552SMauro Carvalho Chehab * Copyright (c) 2020-2021 Huawei Technologies Co., Ltd.
8bb3b6552SMauro Carvalho Chehab */
9bb3b6552SMauro Carvalho Chehab
10bb3b6552SMauro Carvalho Chehab #include <linux/bitops.h>
11bb3b6552SMauro Carvalho Chehab #include <linux/interrupt.h>
12bb3b6552SMauro Carvalho Chehab #include <linux/irq.h>
13bb3b6552SMauro Carvalho Chehab #include <linux/module.h>
14bb3b6552SMauro Carvalho Chehab #include <linux/of_gpio.h>
15bb3b6552SMauro Carvalho Chehab #include <linux/platform_device.h>
16bb3b6552SMauro Carvalho Chehab #include <linux/slab.h>
17bb3b6552SMauro Carvalho Chehab #include <linux/irqdomain.h>
18bb3b6552SMauro Carvalho Chehab #include <linux/regmap.h>
19bb3b6552SMauro Carvalho Chehab
20bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq {
21bb3b6552SMauro Carvalho Chehab struct device *dev;
22bb3b6552SMauro Carvalho Chehab struct irq_domain *domain;
23bb3b6552SMauro Carvalho Chehab int irq;
24bb3b6552SMauro Carvalho Chehab unsigned int *irqs;
25bb3b6552SMauro Carvalho Chehab struct regmap *regmap;
26bb3b6552SMauro Carvalho Chehab
27bb3b6552SMauro Carvalho Chehab /* Protect IRQ mask changes */
28bb3b6552SMauro Carvalho Chehab spinlock_t lock;
29bb3b6552SMauro Carvalho Chehab };
30bb3b6552SMauro Carvalho Chehab
31bb3b6552SMauro Carvalho Chehab enum hi6421v600_irq_list {
32bb3b6552SMauro Carvalho Chehab OTMP = 0,
33bb3b6552SMauro Carvalho Chehab VBUS_CONNECT,
34bb3b6552SMauro Carvalho Chehab VBUS_DISCONNECT,
35bb3b6552SMauro Carvalho Chehab ALARMON_R,
36bb3b6552SMauro Carvalho Chehab HOLD_6S,
37bb3b6552SMauro Carvalho Chehab HOLD_1S,
38bb3b6552SMauro Carvalho Chehab POWERKEY_UP,
39bb3b6552SMauro Carvalho Chehab POWERKEY_DOWN,
40bb3b6552SMauro Carvalho Chehab OCP_SCP_R,
41bb3b6552SMauro Carvalho Chehab COUL_R,
42bb3b6552SMauro Carvalho Chehab SIM0_HPD_R,
43bb3b6552SMauro Carvalho Chehab SIM0_HPD_F,
44bb3b6552SMauro Carvalho Chehab SIM1_HPD_R,
45bb3b6552SMauro Carvalho Chehab SIM1_HPD_F,
46bb3b6552SMauro Carvalho Chehab
47bb3b6552SMauro Carvalho Chehab PMIC_IRQ_LIST_MAX
48bb3b6552SMauro Carvalho Chehab };
49bb3b6552SMauro Carvalho Chehab
50bb3b6552SMauro Carvalho Chehab #define HISI_IRQ_BANK_SIZE 2
51bb3b6552SMauro Carvalho Chehab
52bb3b6552SMauro Carvalho Chehab /*
53bb3b6552SMauro Carvalho Chehab * IRQ number for the power key button and mask for both UP and DOWN IRQs
54bb3b6552SMauro Carvalho Chehab */
55bb3b6552SMauro Carvalho Chehab #define HISI_POWERKEY_IRQ_NUM 0
56bb3b6552SMauro Carvalho Chehab #define HISI_IRQ_POWERKEY_UP_DOWN (BIT(POWERKEY_DOWN) | BIT(POWERKEY_UP))
57bb3b6552SMauro Carvalho Chehab
58bb3b6552SMauro Carvalho Chehab /*
59bb3b6552SMauro Carvalho Chehab * Registers for IRQ address and IRQ mask bits
60bb3b6552SMauro Carvalho Chehab *
61bb3b6552SMauro Carvalho Chehab * Please notice that we need to regmap a larger region, as other
62bb3b6552SMauro Carvalho Chehab * registers are used by the irqs.
63bb3b6552SMauro Carvalho Chehab * See drivers/irq/hi6421-irq.c.
64bb3b6552SMauro Carvalho Chehab */
65bb3b6552SMauro Carvalho Chehab #define SOC_PMIC_IRQ_MASK_0_ADDR 0x0202
66bb3b6552SMauro Carvalho Chehab #define SOC_PMIC_IRQ0_ADDR 0x0212
67bb3b6552SMauro Carvalho Chehab
68bb3b6552SMauro Carvalho Chehab /*
69bb3b6552SMauro Carvalho Chehab * The IRQs are mapped as:
70bb3b6552SMauro Carvalho Chehab *
71bb3b6552SMauro Carvalho Chehab * ====================== ============= ============ =====
72bb3b6552SMauro Carvalho Chehab * IRQ MASK REGISTER IRQ REGISTER BIT
73bb3b6552SMauro Carvalho Chehab * ====================== ============= ============ =====
74bb3b6552SMauro Carvalho Chehab * OTMP 0x0202 0x212 bit 0
75bb3b6552SMauro Carvalho Chehab * VBUS_CONNECT 0x0202 0x212 bit 1
76bb3b6552SMauro Carvalho Chehab * VBUS_DISCONNECT 0x0202 0x212 bit 2
77bb3b6552SMauro Carvalho Chehab * ALARMON_R 0x0202 0x212 bit 3
78bb3b6552SMauro Carvalho Chehab * HOLD_6S 0x0202 0x212 bit 4
79bb3b6552SMauro Carvalho Chehab * HOLD_1S 0x0202 0x212 bit 5
80bb3b6552SMauro Carvalho Chehab * POWERKEY_UP 0x0202 0x212 bit 6
81bb3b6552SMauro Carvalho Chehab * POWERKEY_DOWN 0x0202 0x212 bit 7
82bb3b6552SMauro Carvalho Chehab *
83bb3b6552SMauro Carvalho Chehab * OCP_SCP_R 0x0203 0x213 bit 0
84bb3b6552SMauro Carvalho Chehab * COUL_R 0x0203 0x213 bit 1
85bb3b6552SMauro Carvalho Chehab * SIM0_HPD_R 0x0203 0x213 bit 2
86bb3b6552SMauro Carvalho Chehab * SIM0_HPD_F 0x0203 0x213 bit 3
87bb3b6552SMauro Carvalho Chehab * SIM1_HPD_R 0x0203 0x213 bit 4
88bb3b6552SMauro Carvalho Chehab * SIM1_HPD_F 0x0203 0x213 bit 5
89bb3b6552SMauro Carvalho Chehab * ====================== ============= ============ =====
90bb3b6552SMauro Carvalho Chehab *
91bb3b6552SMauro Carvalho Chehab * Each mask register contains 8 bits. The ancillary macros below
92bb3b6552SMauro Carvalho Chehab * convert a number from 0 to 14 into a register address and a bit mask
93bb3b6552SMauro Carvalho Chehab */
94bb3b6552SMauro Carvalho Chehab #define HISI_IRQ_MASK_REG(irq_data) (SOC_PMIC_IRQ_MASK_0_ADDR + \
95bb3b6552SMauro Carvalho Chehab (irqd_to_hwirq(irq_data) / BITS_PER_BYTE))
96bb3b6552SMauro Carvalho Chehab #define HISI_IRQ_MASK_BIT(irq_data) BIT(irqd_to_hwirq(irq_data) & (BITS_PER_BYTE - 1))
97bb3b6552SMauro Carvalho Chehab #define HISI_8BITS_MASK 0xff
98bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_handler(int irq,void * __priv)99bb3b6552SMauro Carvalho Chehab static irqreturn_t hi6421v600_irq_handler(int irq, void *__priv)
100bb3b6552SMauro Carvalho Chehab {
101bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq *priv = __priv;
102bb3b6552SMauro Carvalho Chehab unsigned long pending;
103bb3b6552SMauro Carvalho Chehab unsigned int in;
104bb3b6552SMauro Carvalho Chehab int i, offset;
105bb3b6552SMauro Carvalho Chehab
106bb3b6552SMauro Carvalho Chehab for (i = 0; i < HISI_IRQ_BANK_SIZE; i++) {
107bb3b6552SMauro Carvalho Chehab regmap_read(priv->regmap, SOC_PMIC_IRQ0_ADDR + i, &in);
108bb3b6552SMauro Carvalho Chehab
109bb3b6552SMauro Carvalho Chehab /* Mark pending IRQs as handled */
110bb3b6552SMauro Carvalho Chehab regmap_write(priv->regmap, SOC_PMIC_IRQ0_ADDR + i, in);
111bb3b6552SMauro Carvalho Chehab
112bb3b6552SMauro Carvalho Chehab pending = in & HISI_8BITS_MASK;
113bb3b6552SMauro Carvalho Chehab
114bb3b6552SMauro Carvalho Chehab if (i == HISI_POWERKEY_IRQ_NUM &&
115bb3b6552SMauro Carvalho Chehab (pending & HISI_IRQ_POWERKEY_UP_DOWN) == HISI_IRQ_POWERKEY_UP_DOWN) {
116bb3b6552SMauro Carvalho Chehab /*
117bb3b6552SMauro Carvalho Chehab * If both powerkey down and up IRQs are received,
118bb3b6552SMauro Carvalho Chehab * handle them at the right order
119bb3b6552SMauro Carvalho Chehab */
1201b9855deSSebastian Andrzej Siewior generic_handle_irq_safe(priv->irqs[POWERKEY_DOWN]);
1211b9855deSSebastian Andrzej Siewior generic_handle_irq_safe(priv->irqs[POWERKEY_UP]);
122bb3b6552SMauro Carvalho Chehab pending &= ~HISI_IRQ_POWERKEY_UP_DOWN;
123bb3b6552SMauro Carvalho Chehab }
124bb3b6552SMauro Carvalho Chehab
125bb3b6552SMauro Carvalho Chehab if (!pending)
126bb3b6552SMauro Carvalho Chehab continue;
127bb3b6552SMauro Carvalho Chehab
128bb3b6552SMauro Carvalho Chehab for_each_set_bit(offset, &pending, BITS_PER_BYTE) {
1291b9855deSSebastian Andrzej Siewior generic_handle_irq_safe(priv->irqs[offset + i * BITS_PER_BYTE]);
130bb3b6552SMauro Carvalho Chehab }
131bb3b6552SMauro Carvalho Chehab }
132bb3b6552SMauro Carvalho Chehab
133bb3b6552SMauro Carvalho Chehab return IRQ_HANDLED;
134bb3b6552SMauro Carvalho Chehab }
135bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_mask(struct irq_data * d)136bb3b6552SMauro Carvalho Chehab static void hi6421v600_irq_mask(struct irq_data *d)
137bb3b6552SMauro Carvalho Chehab {
138bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq *priv = irq_data_get_irq_chip_data(d);
139bb3b6552SMauro Carvalho Chehab unsigned long flags;
140bb3b6552SMauro Carvalho Chehab unsigned int data;
141bb3b6552SMauro Carvalho Chehab u32 offset;
142bb3b6552SMauro Carvalho Chehab
143bb3b6552SMauro Carvalho Chehab offset = HISI_IRQ_MASK_REG(d);
144bb3b6552SMauro Carvalho Chehab
145bb3b6552SMauro Carvalho Chehab spin_lock_irqsave(&priv->lock, flags);
146bb3b6552SMauro Carvalho Chehab
147bb3b6552SMauro Carvalho Chehab regmap_read(priv->regmap, offset, &data);
148bb3b6552SMauro Carvalho Chehab data |= HISI_IRQ_MASK_BIT(d);
149bb3b6552SMauro Carvalho Chehab regmap_write(priv->regmap, offset, data);
150bb3b6552SMauro Carvalho Chehab
151bb3b6552SMauro Carvalho Chehab spin_unlock_irqrestore(&priv->lock, flags);
152bb3b6552SMauro Carvalho Chehab }
153bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_unmask(struct irq_data * d)154bb3b6552SMauro Carvalho Chehab static void hi6421v600_irq_unmask(struct irq_data *d)
155bb3b6552SMauro Carvalho Chehab {
156bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq *priv = irq_data_get_irq_chip_data(d);
157bb3b6552SMauro Carvalho Chehab u32 data, offset;
158bb3b6552SMauro Carvalho Chehab unsigned long flags;
159bb3b6552SMauro Carvalho Chehab
160bb3b6552SMauro Carvalho Chehab offset = HISI_IRQ_MASK_REG(d);
161bb3b6552SMauro Carvalho Chehab
162bb3b6552SMauro Carvalho Chehab spin_lock_irqsave(&priv->lock, flags);
163bb3b6552SMauro Carvalho Chehab
164bb3b6552SMauro Carvalho Chehab regmap_read(priv->regmap, offset, &data);
165bb3b6552SMauro Carvalho Chehab data &= ~HISI_IRQ_MASK_BIT(d);
166bb3b6552SMauro Carvalho Chehab regmap_write(priv->regmap, offset, data);
167bb3b6552SMauro Carvalho Chehab
168bb3b6552SMauro Carvalho Chehab spin_unlock_irqrestore(&priv->lock, flags);
169bb3b6552SMauro Carvalho Chehab }
170bb3b6552SMauro Carvalho Chehab
171bb3b6552SMauro Carvalho Chehab static struct irq_chip hi6421v600_pmu_irqchip = {
172bb3b6552SMauro Carvalho Chehab .name = "hi6421v600-irq",
173bb3b6552SMauro Carvalho Chehab .irq_mask = hi6421v600_irq_mask,
174bb3b6552SMauro Carvalho Chehab .irq_unmask = hi6421v600_irq_unmask,
175bb3b6552SMauro Carvalho Chehab .irq_disable = hi6421v600_irq_mask,
176bb3b6552SMauro Carvalho Chehab .irq_enable = hi6421v600_irq_unmask,
177bb3b6552SMauro Carvalho Chehab };
178bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_map(struct irq_domain * d,unsigned int virq,irq_hw_number_t hw)179bb3b6552SMauro Carvalho Chehab static int hi6421v600_irq_map(struct irq_domain *d, unsigned int virq,
180bb3b6552SMauro Carvalho Chehab irq_hw_number_t hw)
181bb3b6552SMauro Carvalho Chehab {
182bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq *priv = d->host_data;
183bb3b6552SMauro Carvalho Chehab
184bb3b6552SMauro Carvalho Chehab irq_set_chip_and_handler_name(virq, &hi6421v600_pmu_irqchip,
185bb3b6552SMauro Carvalho Chehab handle_simple_irq, "hi6421v600");
186bb3b6552SMauro Carvalho Chehab irq_set_chip_data(virq, priv);
187bb3b6552SMauro Carvalho Chehab irq_set_irq_type(virq, IRQ_TYPE_NONE);
188bb3b6552SMauro Carvalho Chehab
189bb3b6552SMauro Carvalho Chehab return 0;
190bb3b6552SMauro Carvalho Chehab }
191bb3b6552SMauro Carvalho Chehab
192bb3b6552SMauro Carvalho Chehab static const struct irq_domain_ops hi6421v600_domain_ops = {
193bb3b6552SMauro Carvalho Chehab .map = hi6421v600_irq_map,
194bb3b6552SMauro Carvalho Chehab .xlate = irq_domain_xlate_twocell,
195bb3b6552SMauro Carvalho Chehab };
196bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_init(struct hi6421v600_irq * priv)197bb3b6552SMauro Carvalho Chehab static void hi6421v600_irq_init(struct hi6421v600_irq *priv)
198bb3b6552SMauro Carvalho Chehab {
199bb3b6552SMauro Carvalho Chehab int i;
200bb3b6552SMauro Carvalho Chehab unsigned int pending;
201bb3b6552SMauro Carvalho Chehab
202bb3b6552SMauro Carvalho Chehab /* Mask all IRQs */
203bb3b6552SMauro Carvalho Chehab for (i = 0; i < HISI_IRQ_BANK_SIZE; i++)
204bb3b6552SMauro Carvalho Chehab regmap_write(priv->regmap, SOC_PMIC_IRQ_MASK_0_ADDR + i,
205bb3b6552SMauro Carvalho Chehab HISI_8BITS_MASK);
206bb3b6552SMauro Carvalho Chehab
207bb3b6552SMauro Carvalho Chehab /* Mark all IRQs as handled */
208bb3b6552SMauro Carvalho Chehab for (i = 0; i < HISI_IRQ_BANK_SIZE; i++) {
209bb3b6552SMauro Carvalho Chehab regmap_read(priv->regmap, SOC_PMIC_IRQ0_ADDR + i, &pending);
210bb3b6552SMauro Carvalho Chehab regmap_write(priv->regmap, SOC_PMIC_IRQ0_ADDR + i,
211bb3b6552SMauro Carvalho Chehab HISI_8BITS_MASK);
212bb3b6552SMauro Carvalho Chehab }
213bb3b6552SMauro Carvalho Chehab }
214bb3b6552SMauro Carvalho Chehab
hi6421v600_irq_probe(struct platform_device * pdev)215bb3b6552SMauro Carvalho Chehab static int hi6421v600_irq_probe(struct platform_device *pdev)
216bb3b6552SMauro Carvalho Chehab {
217bb3b6552SMauro Carvalho Chehab struct device *pmic_dev = pdev->dev.parent;
218bb3b6552SMauro Carvalho Chehab struct device_node *np = pmic_dev->of_node;
219bb3b6552SMauro Carvalho Chehab struct platform_device *pmic_pdev;
220bb3b6552SMauro Carvalho Chehab struct device *dev = &pdev->dev;
221bb3b6552SMauro Carvalho Chehab struct hi6421v600_irq *priv;
222e68ce0faSMauro Carvalho Chehab struct regmap *regmap;
223bb3b6552SMauro Carvalho Chehab unsigned int virq;
224bb3b6552SMauro Carvalho Chehab int i, ret;
225bb3b6552SMauro Carvalho Chehab
226bb3b6552SMauro Carvalho Chehab /*
227bb3b6552SMauro Carvalho Chehab * This driver is meant to be called by hi6421-spmi-core,
228bb3b6552SMauro Carvalho Chehab * which should first set drvdata. If this doesn't happen, hit
229bb3b6552SMauro Carvalho Chehab * a warn on and return.
230bb3b6552SMauro Carvalho Chehab */
231e68ce0faSMauro Carvalho Chehab regmap = dev_get_drvdata(pmic_dev);
232e68ce0faSMauro Carvalho Chehab if (WARN_ON(!regmap))
233bb3b6552SMauro Carvalho Chehab return -ENODEV;
234bb3b6552SMauro Carvalho Chehab
235bb3b6552SMauro Carvalho Chehab priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
236bb3b6552SMauro Carvalho Chehab if (!priv)
237bb3b6552SMauro Carvalho Chehab return -ENOMEM;
238bb3b6552SMauro Carvalho Chehab
239bb3b6552SMauro Carvalho Chehab priv->dev = dev;
240e68ce0faSMauro Carvalho Chehab priv->regmap = regmap;
241bb3b6552SMauro Carvalho Chehab
242bb3b6552SMauro Carvalho Chehab spin_lock_init(&priv->lock);
243bb3b6552SMauro Carvalho Chehab
244bb3b6552SMauro Carvalho Chehab pmic_pdev = container_of(pmic_dev, struct platform_device, dev);
245bb3b6552SMauro Carvalho Chehab
246bb3b6552SMauro Carvalho Chehab priv->irq = platform_get_irq(pmic_pdev, 0);
247*32fd0989SRuan Jinjie if (priv->irq < 0)
248bb3b6552SMauro Carvalho Chehab return priv->irq;
249bb3b6552SMauro Carvalho Chehab
250bb3b6552SMauro Carvalho Chehab platform_set_drvdata(pdev, priv);
251bb3b6552SMauro Carvalho Chehab
252bb3b6552SMauro Carvalho Chehab hi6421v600_irq_init(priv);
253bb3b6552SMauro Carvalho Chehab
254bb3b6552SMauro Carvalho Chehab priv->irqs = devm_kzalloc(dev, PMIC_IRQ_LIST_MAX * sizeof(int), GFP_KERNEL);
255bb3b6552SMauro Carvalho Chehab if (!priv->irqs)
256bb3b6552SMauro Carvalho Chehab return -ENOMEM;
257bb3b6552SMauro Carvalho Chehab
258bb3b6552SMauro Carvalho Chehab priv->domain = irq_domain_add_simple(np, PMIC_IRQ_LIST_MAX, 0,
259bb3b6552SMauro Carvalho Chehab &hi6421v600_domain_ops, priv);
260bb3b6552SMauro Carvalho Chehab if (!priv->domain) {
261bb3b6552SMauro Carvalho Chehab dev_err(dev, "Failed to create IRQ domain\n");
262bb3b6552SMauro Carvalho Chehab return -ENODEV;
263bb3b6552SMauro Carvalho Chehab }
264bb3b6552SMauro Carvalho Chehab
265bb3b6552SMauro Carvalho Chehab for (i = 0; i < PMIC_IRQ_LIST_MAX; i++) {
266bb3b6552SMauro Carvalho Chehab virq = irq_create_mapping(priv->domain, i);
267bb3b6552SMauro Carvalho Chehab if (!virq) {
268bb3b6552SMauro Carvalho Chehab dev_err(dev, "Failed to map H/W IRQ\n");
269bb3b6552SMauro Carvalho Chehab return -ENODEV;
270bb3b6552SMauro Carvalho Chehab }
271bb3b6552SMauro Carvalho Chehab priv->irqs[i] = virq;
272bb3b6552SMauro Carvalho Chehab }
273bb3b6552SMauro Carvalho Chehab
274bb3b6552SMauro Carvalho Chehab ret = devm_request_threaded_irq(dev,
275bb3b6552SMauro Carvalho Chehab priv->irq, hi6421v600_irq_handler,
276bb3b6552SMauro Carvalho Chehab NULL,
277bb3b6552SMauro Carvalho Chehab IRQF_TRIGGER_LOW | IRQF_SHARED | IRQF_NO_SUSPEND,
278bb3b6552SMauro Carvalho Chehab "pmic", priv);
279bb3b6552SMauro Carvalho Chehab if (ret < 0) {
280bb3b6552SMauro Carvalho Chehab dev_err(dev, "Failed to start IRQ handling thread: error %d\n",
281bb3b6552SMauro Carvalho Chehab ret);
282bb3b6552SMauro Carvalho Chehab return ret;
283bb3b6552SMauro Carvalho Chehab }
284bb3b6552SMauro Carvalho Chehab
285bb3b6552SMauro Carvalho Chehab return 0;
286bb3b6552SMauro Carvalho Chehab }
287bb3b6552SMauro Carvalho Chehab
288bb3b6552SMauro Carvalho Chehab static const struct platform_device_id hi6421v600_irq_table[] = {
289bb3b6552SMauro Carvalho Chehab { .name = "hi6421v600-irq" },
290bb3b6552SMauro Carvalho Chehab {},
291bb3b6552SMauro Carvalho Chehab };
292bb3b6552SMauro Carvalho Chehab MODULE_DEVICE_TABLE(platform, hi6421v600_irq_table);
293bb3b6552SMauro Carvalho Chehab
294bb3b6552SMauro Carvalho Chehab static struct platform_driver hi6421v600_irq_driver = {
295bb3b6552SMauro Carvalho Chehab .id_table = hi6421v600_irq_table,
296bb3b6552SMauro Carvalho Chehab .driver = {
297bb3b6552SMauro Carvalho Chehab .name = "hi6421v600-irq",
298bb3b6552SMauro Carvalho Chehab },
299bb3b6552SMauro Carvalho Chehab .probe = hi6421v600_irq_probe,
300bb3b6552SMauro Carvalho Chehab };
301bb3b6552SMauro Carvalho Chehab module_platform_driver(hi6421v600_irq_driver);
302bb3b6552SMauro Carvalho Chehab
303bb3b6552SMauro Carvalho Chehab MODULE_DESCRIPTION("HiSilicon Hi6421v600 IRQ driver");
304bb3b6552SMauro Carvalho Chehab MODULE_LICENSE("GPL v2");
305