12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later 2e51d565fSWolfram Sang /* 3e51d565fSWolfram Sang * at25.c -- support most SPI EEPROMs, such as Atmel AT25 models 4fd307a4aSJiri Prchal * and Cypress FRAMs FM25 models 5e51d565fSWolfram Sang * 6e51d565fSWolfram Sang * Copyright (C) 2006 David Brownell 7e51d565fSWolfram Sang */ 8e51d565fSWolfram Sang 9e51d565fSWolfram Sang #include <linux/kernel.h> 10e51d565fSWolfram Sang #include <linux/module.h> 11e51d565fSWolfram Sang #include <linux/slab.h> 12e51d565fSWolfram Sang #include <linux/delay.h> 13e51d565fSWolfram Sang #include <linux/device.h> 14e51d565fSWolfram Sang #include <linux/sched.h> 15e51d565fSWolfram Sang 165a99f570SAndrew Lunn #include <linux/nvmem-provider.h> 17e51d565fSWolfram Sang #include <linux/spi/spi.h> 18e51d565fSWolfram Sang #include <linux/spi/eeprom.h> 19f60e7074SMika Westerberg #include <linux/property.h> 20fd307a4aSJiri Prchal #include <linux/of.h> 21fd307a4aSJiri Prchal #include <linux/of_device.h> 22fd307a4aSJiri Prchal #include <linux/math.h> 23e51d565fSWolfram Sang 24e51d565fSWolfram Sang /* 25e51d565fSWolfram Sang * NOTE: this is an *EEPROM* driver. The vagaries of product naming 26e51d565fSWolfram Sang * mean that some AT25 products are EEPROMs, and others are FLASH. 27e51d565fSWolfram Sang * Handle FLASH chips with the drivers/mtd/devices/m25p80.c driver, 28e51d565fSWolfram Sang * not this one! 29667aef00SJonathan Neuschäfer * 30667aef00SJonathan Neuschäfer * EEPROMs that can be used with this driver include, for example: 31667aef00SJonathan Neuschäfer * AT25M02, AT25128B 32e51d565fSWolfram Sang */ 33e51d565fSWolfram Sang 34fd307a4aSJiri Prchal #define FM25_SN_LEN 8 /* serial number length */ 35e51d565fSWolfram Sang struct at25_data { 36e51d565fSWolfram Sang struct spi_device *spi; 37e51d565fSWolfram Sang struct mutex lock; 38e51d565fSWolfram Sang struct spi_eeprom chip; 39e51d565fSWolfram Sang unsigned addrlen; 405a99f570SAndrew Lunn struct nvmem_config nvmem_config; 415a99f570SAndrew Lunn struct nvmem_device *nvmem; 42fd307a4aSJiri Prchal u8 sernum[FM25_SN_LEN]; 43e51d565fSWolfram Sang }; 44e51d565fSWolfram Sang 45e51d565fSWolfram Sang #define AT25_WREN 0x06 /* latch the write enable */ 46e51d565fSWolfram Sang #define AT25_WRDI 0x04 /* reset the write enable */ 47e51d565fSWolfram Sang #define AT25_RDSR 0x05 /* read status register */ 48e51d565fSWolfram Sang #define AT25_WRSR 0x01 /* write status register */ 49e51d565fSWolfram Sang #define AT25_READ 0x03 /* read byte(s) */ 50e51d565fSWolfram Sang #define AT25_WRITE 0x02 /* write byte(s)/sector */ 51fd307a4aSJiri Prchal #define FM25_SLEEP 0xb9 /* enter sleep mode */ 52fd307a4aSJiri Prchal #define FM25_RDID 0x9f /* read device ID */ 53fd307a4aSJiri Prchal #define FM25_RDSN 0xc3 /* read S/N */ 54e51d565fSWolfram Sang 55e51d565fSWolfram Sang #define AT25_SR_nRDY 0x01 /* nRDY = write-in-progress */ 56e51d565fSWolfram Sang #define AT25_SR_WEN 0x02 /* write enable (latched) */ 57e51d565fSWolfram Sang #define AT25_SR_BP0 0x04 /* BP for software writeprotect */ 58e51d565fSWolfram Sang #define AT25_SR_BP1 0x08 59e51d565fSWolfram Sang #define AT25_SR_WPEN 0x80 /* writeprotect enable */ 60e51d565fSWolfram Sang 61b4161f0bSIvo Sieben #define AT25_INSTR_BIT3 0x08 /* Additional address bit in instr */ 62e51d565fSWolfram Sang 63fd307a4aSJiri Prchal #define FM25_ID_LEN 9 /* ID length */ 64fd307a4aSJiri Prchal 65e51d565fSWolfram Sang #define EE_MAXADDRLEN 3 /* 24 bit addresses, up to 2 MBytes */ 66e51d565fSWolfram Sang 67e51d565fSWolfram Sang /* Specs often allow 5 msec for a page write, sometimes 20 msec; 68e51d565fSWolfram Sang * it's important to recover from write timeouts. 69e51d565fSWolfram Sang */ 70e51d565fSWolfram Sang #define EE_TIMEOUT 25 71e51d565fSWolfram Sang 72e51d565fSWolfram Sang /*-------------------------------------------------------------------------*/ 73e51d565fSWolfram Sang 74e51d565fSWolfram Sang #define io_limit PAGE_SIZE /* bytes */ 75e51d565fSWolfram Sang 7601973a01SSrinivas Kandagatla static int at25_ee_read(void *priv, unsigned int offset, 7701973a01SSrinivas Kandagatla void *val, size_t count) 78e51d565fSWolfram Sang { 7901973a01SSrinivas Kandagatla struct at25_data *at25 = priv; 8001973a01SSrinivas Kandagatla char *buf = val; 81e51d565fSWolfram Sang u8 command[EE_MAXADDRLEN + 1]; 82e51d565fSWolfram Sang u8 *cp; 83e51d565fSWolfram Sang ssize_t status; 84e51d565fSWolfram Sang struct spi_transfer t[2]; 85e51d565fSWolfram Sang struct spi_message m; 86b4161f0bSIvo Sieben u8 instr; 87e51d565fSWolfram Sang 885a99f570SAndrew Lunn if (unlikely(offset >= at25->chip.byte_len)) 8901973a01SSrinivas Kandagatla return -EINVAL; 905a99f570SAndrew Lunn if ((offset + count) > at25->chip.byte_len) 915a99f570SAndrew Lunn count = at25->chip.byte_len - offset; 9214dd1ff0SDavid Brownell if (unlikely(!count)) 9301973a01SSrinivas Kandagatla return -EINVAL; 9414dd1ff0SDavid Brownell 95e51d565fSWolfram Sang cp = command; 96b4161f0bSIvo Sieben 97b4161f0bSIvo Sieben instr = AT25_READ; 98b4161f0bSIvo Sieben if (at25->chip.flags & EE_INSTR_BIT3_IS_ADDR) 99b4161f0bSIvo Sieben if (offset >= (1U << (at25->addrlen * 8))) 100b4161f0bSIvo Sieben instr |= AT25_INSTR_BIT3; 101b4161f0bSIvo Sieben *cp++ = instr; 102e51d565fSWolfram Sang 103e51d565fSWolfram Sang /* 8/16/24-bit address is written MSB first */ 104e51d565fSWolfram Sang switch (at25->addrlen) { 105e51d565fSWolfram Sang default: /* case 3 */ 106e51d565fSWolfram Sang *cp++ = offset >> 16; 107df561f66SGustavo A. R. Silva fallthrough; 108e51d565fSWolfram Sang case 2: 109e51d565fSWolfram Sang *cp++ = offset >> 8; 110df561f66SGustavo A. R. Silva fallthrough; 111e51d565fSWolfram Sang case 1: 112e51d565fSWolfram Sang case 0: /* can't happen: for better codegen */ 113e51d565fSWolfram Sang *cp++ = offset >> 0; 114e51d565fSWolfram Sang } 115e51d565fSWolfram Sang 116e51d565fSWolfram Sang spi_message_init(&m); 117c84f259cSDevang Panchal memset(t, 0, sizeof(t)); 118e51d565fSWolfram Sang 119e51d565fSWolfram Sang t[0].tx_buf = command; 120e51d565fSWolfram Sang t[0].len = at25->addrlen + 1; 121e51d565fSWolfram Sang spi_message_add_tail(&t[0], &m); 122e51d565fSWolfram Sang 123e51d565fSWolfram Sang t[1].rx_buf = buf; 124e51d565fSWolfram Sang t[1].len = count; 125e51d565fSWolfram Sang spi_message_add_tail(&t[1], &m); 126e51d565fSWolfram Sang 127e51d565fSWolfram Sang mutex_lock(&at25->lock); 128e51d565fSWolfram Sang 129e51d565fSWolfram Sang /* Read it all at once. 130e51d565fSWolfram Sang * 131e51d565fSWolfram Sang * REVISIT that's potentially a problem with large chips, if 132e51d565fSWolfram Sang * other devices on the bus need to be accessed regularly or 133e51d565fSWolfram Sang * this chip is clocked very slowly 134e51d565fSWolfram Sang */ 135e51d565fSWolfram Sang status = spi_sync(at25->spi, &m); 1363936e4c8SAndy Shevchenko dev_dbg(&at25->spi->dev, "read %zu bytes at %d --> %zd\n", 1373936e4c8SAndy Shevchenko count, offset, status); 138e51d565fSWolfram Sang 139e51d565fSWolfram Sang mutex_unlock(&at25->lock); 14001973a01SSrinivas Kandagatla return status; 141e51d565fSWolfram Sang } 142e51d565fSWolfram Sang 143fd307a4aSJiri Prchal /* 144fd307a4aSJiri Prchal * read extra registers as ID or serial number 145fd307a4aSJiri Prchal */ 146fd307a4aSJiri Prchal static int fm25_aux_read(struct at25_data *at25, u8 *buf, uint8_t command, 147fd307a4aSJiri Prchal int len) 148fd307a4aSJiri Prchal { 149fd307a4aSJiri Prchal int status; 150fd307a4aSJiri Prchal struct spi_transfer t[2]; 151fd307a4aSJiri Prchal struct spi_message m; 152fd307a4aSJiri Prchal 153fd307a4aSJiri Prchal spi_message_init(&m); 154fd307a4aSJiri Prchal memset(t, 0, sizeof(t)); 155fd307a4aSJiri Prchal 156fd307a4aSJiri Prchal t[0].tx_buf = &command; 157fd307a4aSJiri Prchal t[0].len = 1; 158fd307a4aSJiri Prchal spi_message_add_tail(&t[0], &m); 159fd307a4aSJiri Prchal 160fd307a4aSJiri Prchal t[1].rx_buf = buf; 161fd307a4aSJiri Prchal t[1].len = len; 162fd307a4aSJiri Prchal spi_message_add_tail(&t[1], &m); 163fd307a4aSJiri Prchal 164fd307a4aSJiri Prchal mutex_lock(&at25->lock); 165fd307a4aSJiri Prchal 166fd307a4aSJiri Prchal status = spi_sync(at25->spi, &m); 167fd307a4aSJiri Prchal dev_dbg(&at25->spi->dev, "read %d aux bytes --> %d\n", len, status); 168fd307a4aSJiri Prchal 169fd307a4aSJiri Prchal mutex_unlock(&at25->lock); 170fd307a4aSJiri Prchal return status; 171fd307a4aSJiri Prchal } 172fd307a4aSJiri Prchal 173fd307a4aSJiri Prchal static ssize_t sernum_show(struct device *dev, struct device_attribute *attr, char *buf) 174fd307a4aSJiri Prchal { 175fd307a4aSJiri Prchal struct at25_data *at25; 176fd307a4aSJiri Prchal 177fd307a4aSJiri Prchal at25 = dev_get_drvdata(dev); 178604288bcSJiri Prchal return sysfs_emit(buf, "%*ph\n", (int)sizeof(at25->sernum), at25->sernum); 179fd307a4aSJiri Prchal } 180fd307a4aSJiri Prchal static DEVICE_ATTR_RO(sernum); 181fd307a4aSJiri Prchal 182fd307a4aSJiri Prchal static struct attribute *sernum_attrs[] = { 183fd307a4aSJiri Prchal &dev_attr_sernum.attr, 184fd307a4aSJiri Prchal NULL, 185fd307a4aSJiri Prchal }; 186fd307a4aSJiri Prchal ATTRIBUTE_GROUPS(sernum); 187fd307a4aSJiri Prchal 18801973a01SSrinivas Kandagatla static int at25_ee_write(void *priv, unsigned int off, void *val, size_t count) 189e51d565fSWolfram Sang { 19001973a01SSrinivas Kandagatla struct at25_data *at25 = priv; 19101973a01SSrinivas Kandagatla const char *buf = val; 19201973a01SSrinivas Kandagatla int status = 0; 193e51d565fSWolfram Sang unsigned buf_size; 194e51d565fSWolfram Sang u8 *bounce; 195e51d565fSWolfram Sang 1965a99f570SAndrew Lunn if (unlikely(off >= at25->chip.byte_len)) 19714dd1ff0SDavid Brownell return -EFBIG; 1985a99f570SAndrew Lunn if ((off + count) > at25->chip.byte_len) 1995a99f570SAndrew Lunn count = at25->chip.byte_len - off; 20014dd1ff0SDavid Brownell if (unlikely(!count)) 20101973a01SSrinivas Kandagatla return -EINVAL; 20214dd1ff0SDavid Brownell 203e51d565fSWolfram Sang /* Temp buffer starts with command and address */ 204e51d565fSWolfram Sang buf_size = at25->chip.page_size; 205e51d565fSWolfram Sang if (buf_size > io_limit) 206e51d565fSWolfram Sang buf_size = io_limit; 207e51d565fSWolfram Sang bounce = kmalloc(buf_size + at25->addrlen + 1, GFP_KERNEL); 208e51d565fSWolfram Sang if (!bounce) 209e51d565fSWolfram Sang return -ENOMEM; 210e51d565fSWolfram Sang 211e51d565fSWolfram Sang /* For write, rollover is within the page ... so we write at 212e51d565fSWolfram Sang * most one page, then manually roll over to the next page. 213e51d565fSWolfram Sang */ 214e51d565fSWolfram Sang mutex_lock(&at25->lock); 215e51d565fSWolfram Sang do { 216e51d565fSWolfram Sang unsigned long timeout, retries; 217e51d565fSWolfram Sang unsigned segment; 218e51d565fSWolfram Sang unsigned offset = (unsigned) off; 219b4161f0bSIvo Sieben u8 *cp = bounce; 220f0d83679SSebastian Heutling int sr; 221b4161f0bSIvo Sieben u8 instr; 222e51d565fSWolfram Sang 223e51d565fSWolfram Sang *cp = AT25_WREN; 224e51d565fSWolfram Sang status = spi_write(at25->spi, cp, 1); 225e51d565fSWolfram Sang if (status < 0) { 2263936e4c8SAndy Shevchenko dev_dbg(&at25->spi->dev, "WREN --> %d\n", status); 227e51d565fSWolfram Sang break; 228e51d565fSWolfram Sang } 229e51d565fSWolfram Sang 230b4161f0bSIvo Sieben instr = AT25_WRITE; 231b4161f0bSIvo Sieben if (at25->chip.flags & EE_INSTR_BIT3_IS_ADDR) 232b4161f0bSIvo Sieben if (offset >= (1U << (at25->addrlen * 8))) 233b4161f0bSIvo Sieben instr |= AT25_INSTR_BIT3; 234b4161f0bSIvo Sieben *cp++ = instr; 235b4161f0bSIvo Sieben 236e51d565fSWolfram Sang /* 8/16/24-bit address is written MSB first */ 237e51d565fSWolfram Sang switch (at25->addrlen) { 238e51d565fSWolfram Sang default: /* case 3 */ 239e51d565fSWolfram Sang *cp++ = offset >> 16; 240df561f66SGustavo A. R. Silva fallthrough; 241e51d565fSWolfram Sang case 2: 242e51d565fSWolfram Sang *cp++ = offset >> 8; 243df561f66SGustavo A. R. Silva fallthrough; 244e51d565fSWolfram Sang case 1: 245e51d565fSWolfram Sang case 0: /* can't happen: for better codegen */ 246e51d565fSWolfram Sang *cp++ = offset >> 0; 247e51d565fSWolfram Sang } 248e51d565fSWolfram Sang 249e51d565fSWolfram Sang /* Write as much of a page as we can */ 250e51d565fSWolfram Sang segment = buf_size - (offset % buf_size); 251e51d565fSWolfram Sang if (segment > count) 252e51d565fSWolfram Sang segment = count; 253e51d565fSWolfram Sang memcpy(cp, buf, segment); 254e51d565fSWolfram Sang status = spi_write(at25->spi, bounce, 255e51d565fSWolfram Sang segment + at25->addrlen + 1); 2563936e4c8SAndy Shevchenko dev_dbg(&at25->spi->dev, "write %u bytes at %u --> %d\n", 2573936e4c8SAndy Shevchenko segment, offset, status); 258e51d565fSWolfram Sang if (status < 0) 259e51d565fSWolfram Sang break; 260e51d565fSWolfram Sang 261e51d565fSWolfram Sang /* REVISIT this should detect (or prevent) failed writes 262e51d565fSWolfram Sang * to readonly sections of the EEPROM... 263e51d565fSWolfram Sang */ 264e51d565fSWolfram Sang 265e51d565fSWolfram Sang /* Wait for non-busy status */ 266e51d565fSWolfram Sang timeout = jiffies + msecs_to_jiffies(EE_TIMEOUT); 267e51d565fSWolfram Sang retries = 0; 268e51d565fSWolfram Sang do { 269e51d565fSWolfram Sang 270e51d565fSWolfram Sang sr = spi_w8r8(at25->spi, AT25_RDSR); 271e51d565fSWolfram Sang if (sr < 0 || (sr & AT25_SR_nRDY)) { 272e51d565fSWolfram Sang dev_dbg(&at25->spi->dev, 273e51d565fSWolfram Sang "rdsr --> %d (%02x)\n", sr, sr); 274e51d565fSWolfram Sang /* at HZ=100, this is sloooow */ 275e51d565fSWolfram Sang msleep(1); 276e51d565fSWolfram Sang continue; 277e51d565fSWolfram Sang } 278e51d565fSWolfram Sang if (!(sr & AT25_SR_nRDY)) 279e51d565fSWolfram Sang break; 280e51d565fSWolfram Sang } while (retries++ < 3 || time_before_eq(jiffies, timeout)); 281e51d565fSWolfram Sang 282f0d83679SSebastian Heutling if ((sr < 0) || (sr & AT25_SR_nRDY)) { 283e51d565fSWolfram Sang dev_err(&at25->spi->dev, 2843936e4c8SAndy Shevchenko "write %u bytes offset %u, timeout after %u msecs\n", 285e51d565fSWolfram Sang segment, offset, 286e51d565fSWolfram Sang jiffies_to_msecs(jiffies - 287e51d565fSWolfram Sang (timeout - EE_TIMEOUT))); 288e51d565fSWolfram Sang status = -ETIMEDOUT; 289e51d565fSWolfram Sang break; 290e51d565fSWolfram Sang } 291e51d565fSWolfram Sang 292e51d565fSWolfram Sang off += segment; 293e51d565fSWolfram Sang buf += segment; 294e51d565fSWolfram Sang count -= segment; 295e51d565fSWolfram Sang 296e51d565fSWolfram Sang } while (count > 0); 297e51d565fSWolfram Sang 298e51d565fSWolfram Sang mutex_unlock(&at25->lock); 299e51d565fSWolfram Sang 300e51d565fSWolfram Sang kfree(bounce); 30101973a01SSrinivas Kandagatla return status; 302e51d565fSWolfram Sang } 303e51d565fSWolfram Sang 304e51d565fSWolfram Sang /*-------------------------------------------------------------------------*/ 305e51d565fSWolfram Sang 306f60e7074SMika Westerberg static int at25_fw_to_chip(struct device *dev, struct spi_eeprom *chip) 307d6ae0d57SDavid Daney { 308d6ae0d57SDavid Daney u32 val; 309d6ae0d57SDavid Daney 310d6ae0d57SDavid Daney memset(chip, 0, sizeof(*chip)); 311f60e7074SMika Westerberg strncpy(chip->name, "at25", sizeof(chip->name)); 312d6ae0d57SDavid Daney 313f60e7074SMika Westerberg if (device_property_read_u32(dev, "size", &val) == 0 || 314f60e7074SMika Westerberg device_property_read_u32(dev, "at25,byte-len", &val) == 0) { 315d6ae0d57SDavid Daney chip->byte_len = val; 316d6ae0d57SDavid Daney } else { 317d6ae0d57SDavid Daney dev_err(dev, "Error: missing \"size\" property\n"); 318d6ae0d57SDavid Daney return -ENODEV; 319d6ae0d57SDavid Daney } 320d6ae0d57SDavid Daney 321f60e7074SMika Westerberg if (device_property_read_u32(dev, "pagesize", &val) == 0 || 322f60e7074SMika Westerberg device_property_read_u32(dev, "at25,page-size", &val) == 0) { 323d3cd0071SChristian Eggers chip->page_size = val; 324d6ae0d57SDavid Daney } else { 325d6ae0d57SDavid Daney dev_err(dev, "Error: missing \"pagesize\" property\n"); 326d6ae0d57SDavid Daney return -ENODEV; 327d6ae0d57SDavid Daney } 328d6ae0d57SDavid Daney 329f60e7074SMika Westerberg if (device_property_read_u32(dev, "at25,addr-mode", &val) == 0) { 330d6ae0d57SDavid Daney chip->flags = (u16)val; 331d6ae0d57SDavid Daney } else { 332f60e7074SMika Westerberg if (device_property_read_u32(dev, "address-width", &val)) { 333d6ae0d57SDavid Daney dev_err(dev, 334d6ae0d57SDavid Daney "Error: missing \"address-width\" property\n"); 335d6ae0d57SDavid Daney return -ENODEV; 336d6ae0d57SDavid Daney } 337d6ae0d57SDavid Daney switch (val) { 338f8d3bc10SGeert Uytterhoeven case 9: 339f8d3bc10SGeert Uytterhoeven chip->flags |= EE_INSTR_BIT3_IS_ADDR; 340df561f66SGustavo A. R. Silva fallthrough; 341d6ae0d57SDavid Daney case 8: 342d6ae0d57SDavid Daney chip->flags |= EE_ADDR1; 343d6ae0d57SDavid Daney break; 344d6ae0d57SDavid Daney case 16: 345d6ae0d57SDavid Daney chip->flags |= EE_ADDR2; 346d6ae0d57SDavid Daney break; 347d6ae0d57SDavid Daney case 24: 348d6ae0d57SDavid Daney chip->flags |= EE_ADDR3; 349d6ae0d57SDavid Daney break; 350d6ae0d57SDavid Daney default: 351d6ae0d57SDavid Daney dev_err(dev, 352d6ae0d57SDavid Daney "Error: bad \"address-width\" property: %u\n", 353d6ae0d57SDavid Daney val); 354d6ae0d57SDavid Daney return -ENODEV; 355d6ae0d57SDavid Daney } 356f60e7074SMika Westerberg if (device_property_present(dev, "read-only")) 357d6ae0d57SDavid Daney chip->flags |= EE_READONLY; 358d6ae0d57SDavid Daney } 359d6ae0d57SDavid Daney return 0; 360d6ae0d57SDavid Daney } 361d6ae0d57SDavid Daney 362fd307a4aSJiri Prchal static const struct of_device_id at25_of_match[] = { 363eab61fb1SJiri Prchal { .compatible = "atmel,at25",}, 364eab61fb1SJiri Prchal { .compatible = "cypress,fm25",}, 365fd307a4aSJiri Prchal { } 366fd307a4aSJiri Prchal }; 367fd307a4aSJiri Prchal MODULE_DEVICE_TABLE(of, at25_of_match); 368fd307a4aSJiri Prchal 369*9e2cd444SMark Brown static const struct spi_device_id at25_spi_ids[] = { 370*9e2cd444SMark Brown { .name = "at25",}, 371*9e2cd444SMark Brown { .name = "fm25",}, 372*9e2cd444SMark Brown { } 373*9e2cd444SMark Brown }; 374*9e2cd444SMark Brown MODULE_DEVICE_TABLE(spi, at25_spi_ids); 375*9e2cd444SMark Brown 376e51d565fSWolfram Sang static int at25_probe(struct spi_device *spi) 377e51d565fSWolfram Sang { 378e51d565fSWolfram Sang struct at25_data *at25 = NULL; 379002176dbSAlexandre Pereira da Silva struct spi_eeprom chip; 380e51d565fSWolfram Sang int err; 381e51d565fSWolfram Sang int sr; 382fd307a4aSJiri Prchal u8 id[FM25_ID_LEN]; 383fd307a4aSJiri Prchal u8 sernum[FM25_SN_LEN]; 384fd307a4aSJiri Prchal int i; 385fd307a4aSJiri Prchal const struct of_device_id *match; 386eab61fb1SJiri Prchal bool is_fram = 0; 387fd307a4aSJiri Prchal 388fd307a4aSJiri Prchal match = of_match_device(of_match_ptr(at25_of_match), &spi->dev); 389eab61fb1SJiri Prchal if (match && !strcmp(match->compatible, "cypress,fm25")) 390eab61fb1SJiri Prchal is_fram = 1; 391e51d565fSWolfram Sang 392e51d565fSWolfram Sang /* Chip description */ 393002176dbSAlexandre Pereira da Silva if (!spi->dev.platform_data) { 394fd307a4aSJiri Prchal if (!is_fram) { 395f60e7074SMika Westerberg err = at25_fw_to_chip(&spi->dev, &chip); 396d6ae0d57SDavid Daney if (err) 39701fe7b43SNikolay Balandin return err; 398fd307a4aSJiri Prchal } 399002176dbSAlexandre Pereira da Silva } else 400002176dbSAlexandre Pereira da Silva chip = *(struct spi_eeprom *)spi->dev.platform_data; 401e51d565fSWolfram Sang 402e51d565fSWolfram Sang /* Ping the chip ... the status register is pretty portable, 403e51d565fSWolfram Sang * unlike probing manufacturer IDs. We do expect that system 404e51d565fSWolfram Sang * firmware didn't write it in the past few milliseconds! 405e51d565fSWolfram Sang */ 406e51d565fSWolfram Sang sr = spi_w8r8(spi, AT25_RDSR); 407e51d565fSWolfram Sang if (sr < 0 || sr & AT25_SR_nRDY) { 408e51d565fSWolfram Sang dev_dbg(&spi->dev, "rdsr --> %d (%02x)\n", sr, sr); 40901fe7b43SNikolay Balandin return -ENXIO; 410e51d565fSWolfram Sang } 411e51d565fSWolfram Sang 41201fe7b43SNikolay Balandin at25 = devm_kzalloc(&spi->dev, sizeof(struct at25_data), GFP_KERNEL); 41301fe7b43SNikolay Balandin if (!at25) 41401fe7b43SNikolay Balandin return -ENOMEM; 415e51d565fSWolfram Sang 416e51d565fSWolfram Sang mutex_init(&at25->lock); 417002176dbSAlexandre Pereira da Silva at25->chip = chip; 41896b2a45cSMark Brown at25->spi = spi; 41941ddcf67SJingoo Han spi_set_drvdata(spi, at25); 420e51d565fSWolfram Sang 421fd307a4aSJiri Prchal if (is_fram) { 422fd307a4aSJiri Prchal /* Get ID of chip */ 423fd307a4aSJiri Prchal fm25_aux_read(at25, id, FM25_RDID, FM25_ID_LEN); 424fd307a4aSJiri Prchal if (id[6] != 0xc2) { 425fd307a4aSJiri Prchal dev_err(&spi->dev, 426fd307a4aSJiri Prchal "Error: no Cypress FRAM (id %02x)\n", id[6]); 427fd307a4aSJiri Prchal return -ENODEV; 428fd307a4aSJiri Prchal } 429fd307a4aSJiri Prchal /* set size found in ID */ 430fd307a4aSJiri Prchal if (id[7] < 0x21 || id[7] > 0x26) { 431fd307a4aSJiri Prchal dev_err(&spi->dev, "Error: unsupported size (id %02x)\n", id[7]); 432fd307a4aSJiri Prchal return -ENODEV; 433fd307a4aSJiri Prchal } 434fd307a4aSJiri Prchal chip.byte_len = int_pow(2, id[7] - 0x21 + 4) * 1024; 435fd307a4aSJiri Prchal 436fd307a4aSJiri Prchal if (at25->chip.byte_len > 64 * 1024) 437fd307a4aSJiri Prchal at25->chip.flags |= EE_ADDR3; 438fd307a4aSJiri Prchal else 439fd307a4aSJiri Prchal at25->chip.flags |= EE_ADDR2; 440fd307a4aSJiri Prchal 441fd307a4aSJiri Prchal if (id[8]) { 442fd307a4aSJiri Prchal fm25_aux_read(at25, sernum, FM25_RDSN, FM25_SN_LEN); 443fd307a4aSJiri Prchal /* swap byte order */ 444fd307a4aSJiri Prchal for (i = 0; i < FM25_SN_LEN; i++) 445fd307a4aSJiri Prchal at25->sernum[i] = sernum[FM25_SN_LEN - 1 - i]; 446fd307a4aSJiri Prchal } 447fd307a4aSJiri Prchal 448fd307a4aSJiri Prchal at25->chip.page_size = PAGE_SIZE; 449fd307a4aSJiri Prchal strncpy(at25->chip.name, "fm25", sizeof(at25->chip.name)); 450fd307a4aSJiri Prchal } 451fd307a4aSJiri Prchal 452fd307a4aSJiri Prchal /* For now we only support 8/16/24 bit addressing */ 453fd307a4aSJiri Prchal if (at25->chip.flags & EE_ADDR1) 454fd307a4aSJiri Prchal at25->addrlen = 1; 455fd307a4aSJiri Prchal else if (at25->chip.flags & EE_ADDR2) 456fd307a4aSJiri Prchal at25->addrlen = 2; 457fd307a4aSJiri Prchal else if (at25->chip.flags & EE_ADDR3) 458fd307a4aSJiri Prchal at25->addrlen = 3; 459fd307a4aSJiri Prchal else { 460fd307a4aSJiri Prchal dev_dbg(&spi->dev, "unsupported address type\n"); 461fd307a4aSJiri Prchal return -EINVAL; 462fd307a4aSJiri Prchal } 463fd307a4aSJiri Prchal 464fd307a4aSJiri Prchal at25->nvmem_config.type = is_fram ? NVMEM_TYPE_FRAM : NVMEM_TYPE_EEPROM; 4655a99f570SAndrew Lunn at25->nvmem_config.name = dev_name(&spi->dev); 4665a99f570SAndrew Lunn at25->nvmem_config.dev = &spi->dev; 4675a99f570SAndrew Lunn at25->nvmem_config.read_only = chip.flags & EE_READONLY; 4685a99f570SAndrew Lunn at25->nvmem_config.root_only = true; 4695a99f570SAndrew Lunn at25->nvmem_config.owner = THIS_MODULE; 4705a99f570SAndrew Lunn at25->nvmem_config.compat = true; 4715a99f570SAndrew Lunn at25->nvmem_config.base_dev = &spi->dev; 47201973a01SSrinivas Kandagatla at25->nvmem_config.reg_read = at25_ee_read; 47301973a01SSrinivas Kandagatla at25->nvmem_config.reg_write = at25_ee_write; 47401973a01SSrinivas Kandagatla at25->nvmem_config.priv = at25; 475284f52acSChristian Eggers at25->nvmem_config.stride = 1; 47601973a01SSrinivas Kandagatla at25->nvmem_config.word_size = 1; 47701973a01SSrinivas Kandagatla at25->nvmem_config.size = chip.byte_len; 478e51d565fSWolfram Sang 47996d08fb4SBartosz Golaszewski at25->nvmem = devm_nvmem_register(&spi->dev, &at25->nvmem_config); 4805a99f570SAndrew Lunn if (IS_ERR(at25->nvmem)) 4815a99f570SAndrew Lunn return PTR_ERR(at25->nvmem); 4825a99f570SAndrew Lunn 483fd307a4aSJiri Prchal dev_info(&spi->dev, "%d %s %s %s%s, pagesize %u\n", 4843936e4c8SAndy Shevchenko (chip.byte_len < 1024) ? chip.byte_len : (chip.byte_len / 1024), 4855a99f570SAndrew Lunn (chip.byte_len < 1024) ? "Byte" : "KByte", 486fd307a4aSJiri Prchal at25->chip.name, is_fram ? "fram" : "eeprom", 487002176dbSAlexandre Pereira da Silva (chip.flags & EE_READONLY) ? " (readonly)" : "", 488e51d565fSWolfram Sang at25->chip.page_size); 489e51d565fSWolfram Sang return 0; 490e51d565fSWolfram Sang } 491e51d565fSWolfram Sang 492e51d565fSWolfram Sang /*-------------------------------------------------------------------------*/ 493e51d565fSWolfram Sang 494e51d565fSWolfram Sang static struct spi_driver at25_driver = { 495e51d565fSWolfram Sang .driver = { 496e51d565fSWolfram Sang .name = "at25", 497fbfdb6edSJan Luebbe .of_match_table = at25_of_match, 498fd307a4aSJiri Prchal .dev_groups = sernum_groups, 499e51d565fSWolfram Sang }, 500e51d565fSWolfram Sang .probe = at25_probe, 501*9e2cd444SMark Brown .id_table = at25_spi_ids, 502e51d565fSWolfram Sang }; 503e51d565fSWolfram Sang 504a3dc3c9eSAxel Lin module_spi_driver(at25_driver); 505e51d565fSWolfram Sang 506e51d565fSWolfram Sang MODULE_DESCRIPTION("Driver for most SPI EEPROMs"); 507e51d565fSWolfram Sang MODULE_AUTHOR("David Brownell"); 508e51d565fSWolfram Sang MODULE_LICENSE("GPL"); 509e0626e38SAnton Vorontsov MODULE_ALIAS("spi:at25"); 510