16f7f0b3dSMichael Neuling /* 26f7f0b3dSMichael Neuling * Copyright 2014 IBM Corp. 36f7f0b3dSMichael Neuling * 46f7f0b3dSMichael Neuling * This program is free software; you can redistribute it and/or 56f7f0b3dSMichael Neuling * modify it under the terms of the GNU General Public License 66f7f0b3dSMichael Neuling * as published by the Free Software Foundation; either version 76f7f0b3dSMichael Neuling * 2 of the License, or (at your option) any later version. 86f7f0b3dSMichael Neuling */ 96f7f0b3dSMichael Neuling 106f7f0b3dSMichael Neuling #include <linux/pci.h> 116f7f0b3dSMichael Neuling #include <misc/cxl.h> 126f7f0b3dSMichael Neuling #include "cxl.h" 136f7f0b3dSMichael Neuling 146f7f0b3dSMichael Neuling static int cxl_pci_probe_mode(struct pci_bus *bus) 156f7f0b3dSMichael Neuling { 166f7f0b3dSMichael Neuling return PCI_PROBE_NORMAL; 176f7f0b3dSMichael Neuling } 186f7f0b3dSMichael Neuling 196f7f0b3dSMichael Neuling static int cxl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type) 206f7f0b3dSMichael Neuling { 216f7f0b3dSMichael Neuling return -ENODEV; 226f7f0b3dSMichael Neuling } 236f7f0b3dSMichael Neuling 246f7f0b3dSMichael Neuling static void cxl_teardown_msi_irqs(struct pci_dev *pdev) 256f7f0b3dSMichael Neuling { 266f7f0b3dSMichael Neuling /* 276f7f0b3dSMichael Neuling * MSI should never be set but need still need to provide this call 286f7f0b3dSMichael Neuling * back. 296f7f0b3dSMichael Neuling */ 306f7f0b3dSMichael Neuling } 316f7f0b3dSMichael Neuling 326f7f0b3dSMichael Neuling static bool cxl_pci_enable_device_hook(struct pci_dev *dev) 336f7f0b3dSMichael Neuling { 346f7f0b3dSMichael Neuling struct pci_controller *phb; 356f7f0b3dSMichael Neuling struct cxl_afu *afu; 36f18a4e1dSFrederic Barrat struct cxl_context *ctx; 376f7f0b3dSMichael Neuling 386f7f0b3dSMichael Neuling phb = pci_bus_to_host(dev->bus); 396f7f0b3dSMichael Neuling afu = (struct cxl_afu *)phb->private_data; 407d1647dcSAndrew Donnellan 410d400f77SChristophe Lombard if (!cxl_ops->link_ok(afu->adapter, afu)) { 427d1647dcSAndrew Donnellan dev_warn(&dev->dev, "%s: Device link is down, refusing to enable AFU\n", __func__); 437d1647dcSAndrew Donnellan return false; 447d1647dcSAndrew Donnellan } 457d1647dcSAndrew Donnellan 46*0617fc0cSChristoph Hellwig dev->dev.archdata.dma_offset = PAGE_OFFSET; 476f7f0b3dSMichael Neuling 48f18a4e1dSFrederic Barrat /* 49f18a4e1dSFrederic Barrat * Allocate a context to do cxl things too. If we eventually do real 50f18a4e1dSFrederic Barrat * DMA ops, we'll need a default context to attach them to 51f18a4e1dSFrederic Barrat */ 52f18a4e1dSFrederic Barrat ctx = cxl_dev_context_init(dev); 53f18a4e1dSFrederic Barrat if (IS_ERR(ctx)) 54f18a4e1dSFrederic Barrat return false; 55f18a4e1dSFrederic Barrat dev->dev.archdata.cxl_ctx = ctx; 56f18a4e1dSFrederic Barrat 57f18a4e1dSFrederic Barrat return (cxl_ops->afu_check_and_enable(afu) == 0); 58f18a4e1dSFrederic Barrat } 59f18a4e1dSFrederic Barrat 60f18a4e1dSFrederic Barrat static void cxl_pci_disable_device(struct pci_dev *dev) 61f18a4e1dSFrederic Barrat { 62f18a4e1dSFrederic Barrat struct cxl_context *ctx = cxl_get_context(dev); 63f18a4e1dSFrederic Barrat 64f18a4e1dSFrederic Barrat if (ctx) { 65f18a4e1dSFrederic Barrat if (ctx->status == STARTED) { 66f18a4e1dSFrederic Barrat dev_err(&dev->dev, "Default context started\n"); 67f18a4e1dSFrederic Barrat return; 68f18a4e1dSFrederic Barrat } 69f18a4e1dSFrederic Barrat dev->dev.archdata.cxl_ctx = NULL; 70f18a4e1dSFrederic Barrat cxl_release_context(ctx); 71f18a4e1dSFrederic Barrat } 726f7f0b3dSMichael Neuling } 736f7f0b3dSMichael Neuling 746f7f0b3dSMichael Neuling static resource_size_t cxl_pci_window_alignment(struct pci_bus *bus, 756f7f0b3dSMichael Neuling unsigned long type) 766f7f0b3dSMichael Neuling { 776f7f0b3dSMichael Neuling return 1; 786f7f0b3dSMichael Neuling } 796f7f0b3dSMichael Neuling 806f7f0b3dSMichael Neuling static void cxl_pci_reset_secondary_bus(struct pci_dev *dev) 816f7f0b3dSMichael Neuling { 826f7f0b3dSMichael Neuling /* Should we do an AFU reset here ? */ 836f7f0b3dSMichael Neuling } 846f7f0b3dSMichael Neuling 856f7f0b3dSMichael Neuling static int cxl_pcie_cfg_record(u8 bus, u8 devfn) 866f7f0b3dSMichael Neuling { 876f7f0b3dSMichael Neuling return (bus << 8) + devfn; 886f7f0b3dSMichael Neuling } 896f7f0b3dSMichael Neuling 9014a3ae34SAndrew Donnellan static inline struct cxl_afu *pci_bus_to_afu(struct pci_bus *bus) 916f7f0b3dSMichael Neuling { 9214a3ae34SAndrew Donnellan struct pci_controller *phb = bus ? pci_bus_to_host(bus) : NULL; 9314a3ae34SAndrew Donnellan 9414a3ae34SAndrew Donnellan return phb ? phb->private_data : NULL; 9514a3ae34SAndrew Donnellan } 9614a3ae34SAndrew Donnellan 97171ed0fcSAndrew Donnellan static void cxl_afu_configured_put(struct cxl_afu *afu) 98171ed0fcSAndrew Donnellan { 99171ed0fcSAndrew Donnellan atomic_dec_if_positive(&afu->configured_state); 100171ed0fcSAndrew Donnellan } 101171ed0fcSAndrew Donnellan 102171ed0fcSAndrew Donnellan static bool cxl_afu_configured_get(struct cxl_afu *afu) 103171ed0fcSAndrew Donnellan { 104171ed0fcSAndrew Donnellan return atomic_inc_unless_negative(&afu->configured_state); 105171ed0fcSAndrew Donnellan } 106171ed0fcSAndrew Donnellan 10714a3ae34SAndrew Donnellan static inline int cxl_pcie_config_info(struct pci_bus *bus, unsigned int devfn, 10814a3ae34SAndrew Donnellan struct cxl_afu *afu, int *_record) 10914a3ae34SAndrew Donnellan { 110d601ea91SFrederic Barrat int record; 1116f7f0b3dSMichael Neuling 112d601ea91SFrederic Barrat record = cxl_pcie_cfg_record(bus->number, devfn); 113d601ea91SFrederic Barrat if (record > afu->crs_num) 1146f7f0b3dSMichael Neuling return PCIBIOS_DEVICE_NOT_FOUND; 1156f7f0b3dSMichael Neuling 116d601ea91SFrederic Barrat *_record = record; 1176f7f0b3dSMichael Neuling return 0; 1186f7f0b3dSMichael Neuling } 1196f7f0b3dSMichael Neuling 1206f7f0b3dSMichael Neuling static int cxl_pcie_read_config(struct pci_bus *bus, unsigned int devfn, 1216f7f0b3dSMichael Neuling int offset, int len, u32 *val) 1226f7f0b3dSMichael Neuling { 123d601ea91SFrederic Barrat int rc, record; 124d601ea91SFrederic Barrat struct cxl_afu *afu; 125d601ea91SFrederic Barrat u8 val8; 126d601ea91SFrederic Barrat u16 val16; 127d601ea91SFrederic Barrat u32 val32; 1286f7f0b3dSMichael Neuling 12914a3ae34SAndrew Donnellan afu = pci_bus_to_afu(bus); 13014a3ae34SAndrew Donnellan /* Grab a reader lock on afu. */ 131171ed0fcSAndrew Donnellan if (afu == NULL || !cxl_afu_configured_get(afu)) 13214a3ae34SAndrew Donnellan return PCIBIOS_DEVICE_NOT_FOUND; 13314a3ae34SAndrew Donnellan 13414a3ae34SAndrew Donnellan rc = cxl_pcie_config_info(bus, devfn, afu, &record); 1356f7f0b3dSMichael Neuling if (rc) 13614a3ae34SAndrew Donnellan goto out; 1376f7f0b3dSMichael Neuling 138d601ea91SFrederic Barrat switch (len) { 139d601ea91SFrederic Barrat case 1: 140d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_read8(afu, record, offset, &val8); 141d601ea91SFrederic Barrat *val = val8; 142d601ea91SFrederic Barrat break; 143d601ea91SFrederic Barrat case 2: 144d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_read16(afu, record, offset, &val16); 145d601ea91SFrederic Barrat *val = val16; 146d601ea91SFrederic Barrat break; 147d601ea91SFrederic Barrat case 4: 148d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_read32(afu, record, offset, &val32); 149d601ea91SFrederic Barrat *val = val32; 150d601ea91SFrederic Barrat break; 151d601ea91SFrederic Barrat default: 152d601ea91SFrederic Barrat WARN_ON(1); 153d601ea91SFrederic Barrat } 154d601ea91SFrederic Barrat 15514a3ae34SAndrew Donnellan out: 156171ed0fcSAndrew Donnellan cxl_afu_configured_put(afu); 15714a3ae34SAndrew Donnellan return rc ? PCIBIOS_DEVICE_NOT_FOUND : PCIBIOS_SUCCESSFUL; 1586f7f0b3dSMichael Neuling } 1596f7f0b3dSMichael Neuling 1606f7f0b3dSMichael Neuling static int cxl_pcie_write_config(struct pci_bus *bus, unsigned int devfn, 1616f7f0b3dSMichael Neuling int offset, int len, u32 val) 1626f7f0b3dSMichael Neuling { 163d601ea91SFrederic Barrat int rc, record; 164d601ea91SFrederic Barrat struct cxl_afu *afu; 1656f7f0b3dSMichael Neuling 16614a3ae34SAndrew Donnellan afu = pci_bus_to_afu(bus); 16714a3ae34SAndrew Donnellan /* Grab a reader lock on afu. */ 168171ed0fcSAndrew Donnellan if (afu == NULL || !cxl_afu_configured_get(afu)) 16914a3ae34SAndrew Donnellan return PCIBIOS_DEVICE_NOT_FOUND; 17014a3ae34SAndrew Donnellan 17114a3ae34SAndrew Donnellan rc = cxl_pcie_config_info(bus, devfn, afu, &record); 1726f7f0b3dSMichael Neuling if (rc) 17314a3ae34SAndrew Donnellan goto out; 1746f7f0b3dSMichael Neuling 175d601ea91SFrederic Barrat switch (len) { 176d601ea91SFrederic Barrat case 1: 177d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_write8(afu, record, offset, val & 0xff); 178d601ea91SFrederic Barrat break; 179d601ea91SFrederic Barrat case 2: 180d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_write16(afu, record, offset, val & 0xffff); 181d601ea91SFrederic Barrat break; 182d601ea91SFrederic Barrat case 4: 183d601ea91SFrederic Barrat rc = cxl_ops->afu_cr_write32(afu, record, offset, val); 184d601ea91SFrederic Barrat break; 185d601ea91SFrederic Barrat default: 186d601ea91SFrederic Barrat WARN_ON(1); 187d601ea91SFrederic Barrat } 1880b3f9c75SDaniel Axtens 18914a3ae34SAndrew Donnellan out: 190171ed0fcSAndrew Donnellan cxl_afu_configured_put(afu); 19114a3ae34SAndrew Donnellan return rc ? PCIBIOS_SET_FAILED : PCIBIOS_SUCCESSFUL; 1926f7f0b3dSMichael Neuling } 1936f7f0b3dSMichael Neuling 1946f7f0b3dSMichael Neuling static struct pci_ops cxl_pcie_pci_ops = 1956f7f0b3dSMichael Neuling { 1966f7f0b3dSMichael Neuling .read = cxl_pcie_read_config, 1976f7f0b3dSMichael Neuling .write = cxl_pcie_write_config, 1986f7f0b3dSMichael Neuling }; 1996f7f0b3dSMichael Neuling 2006f7f0b3dSMichael Neuling 2016f7f0b3dSMichael Neuling static struct pci_controller_ops cxl_pci_controller_ops = 2026f7f0b3dSMichael Neuling { 2036f7f0b3dSMichael Neuling .probe_mode = cxl_pci_probe_mode, 2046f7f0b3dSMichael Neuling .enable_device_hook = cxl_pci_enable_device_hook, 205f18a4e1dSFrederic Barrat .disable_device = cxl_pci_disable_device, 206f18a4e1dSFrederic Barrat .release_device = cxl_pci_disable_device, 2076f7f0b3dSMichael Neuling .window_alignment = cxl_pci_window_alignment, 2086f7f0b3dSMichael Neuling .reset_secondary_bus = cxl_pci_reset_secondary_bus, 2096f7f0b3dSMichael Neuling .setup_msi_irqs = cxl_setup_msi_irqs, 2106f7f0b3dSMichael Neuling .teardown_msi_irqs = cxl_teardown_msi_irqs, 2116f7f0b3dSMichael Neuling }; 2126f7f0b3dSMichael Neuling 2136f7f0b3dSMichael Neuling int cxl_pci_vphb_add(struct cxl_afu *afu) 2146f7f0b3dSMichael Neuling { 215a4307390SFrederic Barrat struct pci_controller *phb; 216d601ea91SFrederic Barrat struct device_node *vphb_dn; 217d601ea91SFrederic Barrat struct device *parent; 2186f7f0b3dSMichael Neuling 219e4f5fc00SIan Munsie /* 220e4f5fc00SIan Munsie * If there are no AFU configuration records we won't have anything to 221e4f5fc00SIan Munsie * expose under the vPHB, so skip creating one, returning success since 222e4f5fc00SIan Munsie * this is still a valid case. This will also opt us out of EEH 223e4f5fc00SIan Munsie * handling since we won't have anything special to do if there are no 224e4f5fc00SIan Munsie * kernel drivers attached to the vPHB, and EEH handling is not yet 225e4f5fc00SIan Munsie * supported in the peer model. 226e4f5fc00SIan Munsie */ 227e4f5fc00SIan Munsie if (!afu->crs_num) 228e4f5fc00SIan Munsie return 0; 229e4f5fc00SIan Munsie 230a4307390SFrederic Barrat /* The parent device is the adapter. Reuse the device node of 231a4307390SFrederic Barrat * the adapter. 232a4307390SFrederic Barrat * We don't seem to care what device node is used for the vPHB, 233a4307390SFrederic Barrat * but tools such as lsvpd walk up the device parents looking 234a4307390SFrederic Barrat * for a valid location code, so we might as well show devices 235a4307390SFrederic Barrat * attached to the adapter as being located on that adapter. 236a4307390SFrederic Barrat */ 237d601ea91SFrederic Barrat parent = afu->adapter->dev.parent; 238a4307390SFrederic Barrat vphb_dn = parent->of_node; 2396f7f0b3dSMichael Neuling 2406f7f0b3dSMichael Neuling /* Alloc and setup PHB data structure */ 241d601ea91SFrederic Barrat phb = pcibios_alloc_controller(vphb_dn); 2426f7f0b3dSMichael Neuling if (!phb) 2436f7f0b3dSMichael Neuling return -ENODEV; 2446f7f0b3dSMichael Neuling 2456f7f0b3dSMichael Neuling /* Setup parent in sysfs */ 246d601ea91SFrederic Barrat phb->parent = parent; 2476f7f0b3dSMichael Neuling 2486f7f0b3dSMichael Neuling /* Setup the PHB using arch provided callback */ 2496f7f0b3dSMichael Neuling phb->ops = &cxl_pcie_pci_ops; 250d601ea91SFrederic Barrat phb->cfg_addr = NULL; 2516fd40f19SAndrew Donnellan phb->cfg_data = NULL; 2526f7f0b3dSMichael Neuling phb->private_data = afu; 2536f7f0b3dSMichael Neuling phb->controller_ops = cxl_pci_controller_ops; 2546f7f0b3dSMichael Neuling 2556f7f0b3dSMichael Neuling /* Scan the bus */ 2566f7f0b3dSMichael Neuling pcibios_scan_phb(phb); 2576f7f0b3dSMichael Neuling if (phb->bus == NULL) 2586f7f0b3dSMichael Neuling return -ENXIO; 2596f7f0b3dSMichael Neuling 2606f38a8b9SAndrew Donnellan /* Set release hook on root bus */ 2616f38a8b9SAndrew Donnellan pci_set_host_bridge_release(to_pci_host_bridge(phb->bus->bridge), 2626f38a8b9SAndrew Donnellan pcibios_free_controller_deferred, 2636f38a8b9SAndrew Donnellan (void *) phb); 2646f38a8b9SAndrew Donnellan 2656f7f0b3dSMichael Neuling /* Claim resources. This might need some rework as well depending 2666f7f0b3dSMichael Neuling * whether we are doing probe-only or not, like assigning unassigned 2676f7f0b3dSMichael Neuling * resources etc... 2686f7f0b3dSMichael Neuling */ 2696f7f0b3dSMichael Neuling pcibios_claim_one_bus(phb->bus); 2706f7f0b3dSMichael Neuling 2716f7f0b3dSMichael Neuling /* Add probed PCI devices to the device model */ 2726f7f0b3dSMichael Neuling pci_bus_add_devices(phb->bus); 2736f7f0b3dSMichael Neuling 2746f7f0b3dSMichael Neuling afu->phb = phb; 2756f7f0b3dSMichael Neuling 2766f7f0b3dSMichael Neuling return 0; 2776f7f0b3dSMichael Neuling } 2786f7f0b3dSMichael Neuling 2796f7f0b3dSMichael Neuling void cxl_pci_vphb_remove(struct cxl_afu *afu) 2806f7f0b3dSMichael Neuling { 2816f7f0b3dSMichael Neuling struct pci_controller *phb; 2826f7f0b3dSMichael Neuling 2836f7f0b3dSMichael Neuling /* If there is no configuration record we won't have one of these */ 2846f7f0b3dSMichael Neuling if (!afu || !afu->phb) 2856f7f0b3dSMichael Neuling return; 2866f7f0b3dSMichael Neuling 2876f7f0b3dSMichael Neuling phb = afu->phb; 2882e1a2556SAndrew Donnellan afu->phb = NULL; 2896f7f0b3dSMichael Neuling 2906f7f0b3dSMichael Neuling pci_remove_root_bus(phb->bus); 2916f38a8b9SAndrew Donnellan /* 2926f38a8b9SAndrew Donnellan * We don't free phb here - that's handled by 2936f38a8b9SAndrew Donnellan * pcibios_free_controller_deferred() 2946f38a8b9SAndrew Donnellan */ 2956f7f0b3dSMichael Neuling } 2966f7f0b3dSMichael Neuling 29717eb3eefSVaibhav Jain bool cxl_pci_is_vphb_device(struct pci_dev *dev) 29817eb3eefSVaibhav Jain { 29917eb3eefSVaibhav Jain struct pci_controller *phb; 30017eb3eefSVaibhav Jain 30117eb3eefSVaibhav Jain phb = pci_bus_to_host(dev->bus); 30217eb3eefSVaibhav Jain 303c8d43cf0SAlastair D'Silva return (phb->ops == &cxl_pcie_pci_ops); 30417eb3eefSVaibhav Jain } 30517eb3eefSVaibhav Jain 3066f7f0b3dSMichael Neuling struct cxl_afu *cxl_pci_to_afu(struct pci_dev *dev) 3076f7f0b3dSMichael Neuling { 3086f7f0b3dSMichael Neuling struct pci_controller *phb; 3096f7f0b3dSMichael Neuling 3106f7f0b3dSMichael Neuling phb = pci_bus_to_host(dev->bus); 3116f7f0b3dSMichael Neuling 3126f7f0b3dSMichael Neuling return (struct cxl_afu *)phb->private_data; 3136f7f0b3dSMichael Neuling } 3146f7f0b3dSMichael Neuling EXPORT_SYMBOL_GPL(cxl_pci_to_afu); 3156f7f0b3dSMichael Neuling 3166f7f0b3dSMichael Neuling unsigned int cxl_pci_to_cfg_record(struct pci_dev *dev) 3176f7f0b3dSMichael Neuling { 3186f7f0b3dSMichael Neuling return cxl_pcie_cfg_record(dev->bus->number, dev->devfn); 3196f7f0b3dSMichael Neuling } 3206f7f0b3dSMichael Neuling EXPORT_SYMBOL_GPL(cxl_pci_to_cfg_record); 321