xref: /openbmc/linux/drivers/misc/cs5535-mfgpt.c (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*25763b3cSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
282dca611SAndres Salomon /*
382dca611SAndres Salomon  * Driver for the CS5535/CS5536 Multi-Function General Purpose Timers (MFGPT)
482dca611SAndres Salomon  *
582dca611SAndres Salomon  * Copyright (C) 2006, Advanced Micro Devices, Inc.
682dca611SAndres Salomon  * Copyright (C) 2007  Andres Salomon <dilinger@debian.org>
782dca611SAndres Salomon  * Copyright (C) 2009  Andres Salomon <dilinger@collabora.co.uk>
882dca611SAndres Salomon  *
982dca611SAndres Salomon  * The MFGPTs are documented in AMD Geode CS5536 Companion Device Data Book.
1082dca611SAndres Salomon  */
1182dca611SAndres Salomon 
1282dca611SAndres Salomon #include <linux/kernel.h>
1382dca611SAndres Salomon #include <linux/spinlock.h>
1482dca611SAndres Salomon #include <linux/interrupt.h>
1582dca611SAndres Salomon #include <linux/module.h>
1669bc6defSAndres Salomon #include <linux/platform_device.h>
1782dca611SAndres Salomon #include <linux/cs5535.h>
185a0e3ad6STejun Heo #include <linux/slab.h>
1982dca611SAndres Salomon 
2082dca611SAndres Salomon #define DRV_NAME "cs5535-mfgpt"
2182dca611SAndres Salomon 
2282dca611SAndres Salomon static int mfgpt_reset_timers;
2382dca611SAndres Salomon module_param_named(mfgptfix, mfgpt_reset_timers, int, 0644);
24945480b1SRichard Weinberger MODULE_PARM_DESC(mfgptfix, "Try to reset the MFGPT timers during init; "
25945480b1SRichard Weinberger 		"required by some broken BIOSes (ie, TinyBIOS < 0.99) or kexec "
26945480b1SRichard Weinberger 		"(1 = reset the MFGPT using an undocumented bit, "
2733facb4dSRichard Weinberger 		"2 = perform a soft reset by unconfiguring all timers); "
2833facb4dSRichard Weinberger 		"use what works best for you.");
2982dca611SAndres Salomon 
3082dca611SAndres Salomon struct cs5535_mfgpt_timer {
3182dca611SAndres Salomon 	struct cs5535_mfgpt_chip *chip;
3282dca611SAndres Salomon 	int nr;
3382dca611SAndres Salomon };
3482dca611SAndres Salomon 
3582dca611SAndres Salomon static struct cs5535_mfgpt_chip {
3682dca611SAndres Salomon 	DECLARE_BITMAP(avail, MFGPT_MAX_TIMERS);
3782dca611SAndres Salomon 	resource_size_t base;
3882dca611SAndres Salomon 
3969bc6defSAndres Salomon 	struct platform_device *pdev;
4082dca611SAndres Salomon 	spinlock_t lock;
4182dca611SAndres Salomon 	int initialized;
4282dca611SAndres Salomon } cs5535_mfgpt_chip;
4382dca611SAndres Salomon 
cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer * timer,int cmp,int event,int enable)4482dca611SAndres Salomon int cs5535_mfgpt_toggle_event(struct cs5535_mfgpt_timer *timer, int cmp,
4582dca611SAndres Salomon 		int event, int enable)
4682dca611SAndres Salomon {
4782dca611SAndres Salomon 	uint32_t msr, mask, value, dummy;
4882dca611SAndres Salomon 	int shift = (cmp == MFGPT_CMP1) ? 0 : 8;
4982dca611SAndres Salomon 
5082dca611SAndres Salomon 	if (!timer) {
5182dca611SAndres Salomon 		WARN_ON(1);
5282dca611SAndres Salomon 		return -EIO;
5382dca611SAndres Salomon 	}
5482dca611SAndres Salomon 
5582dca611SAndres Salomon 	/*
5682dca611SAndres Salomon 	 * The register maps for these are described in sections 6.17.1.x of
5782dca611SAndres Salomon 	 * the AMD Geode CS5536 Companion Device Data Book.
5882dca611SAndres Salomon 	 */
5982dca611SAndres Salomon 	switch (event) {
6082dca611SAndres Salomon 	case MFGPT_EVENT_RESET:
6182dca611SAndres Salomon 		/*
6282dca611SAndres Salomon 		 * XXX: According to the docs, we cannot reset timers above
6382dca611SAndres Salomon 		 * 6; that is, resets for 7 and 8 will be ignored.  Is this
6482dca611SAndres Salomon 		 * a problem?   -dilinger
6582dca611SAndres Salomon 		 */
6682dca611SAndres Salomon 		msr = MSR_MFGPT_NR;
6782dca611SAndres Salomon 		mask = 1 << (timer->nr + 24);
6882dca611SAndres Salomon 		break;
6982dca611SAndres Salomon 
7082dca611SAndres Salomon 	case MFGPT_EVENT_NMI:
7182dca611SAndres Salomon 		msr = MSR_MFGPT_NR;
7282dca611SAndres Salomon 		mask = 1 << (timer->nr + shift);
7382dca611SAndres Salomon 		break;
7482dca611SAndres Salomon 
7582dca611SAndres Salomon 	case MFGPT_EVENT_IRQ:
7682dca611SAndres Salomon 		msr = MSR_MFGPT_IRQ;
7782dca611SAndres Salomon 		mask = 1 << (timer->nr + shift);
7882dca611SAndres Salomon 		break;
7982dca611SAndres Salomon 
8082dca611SAndres Salomon 	default:
8182dca611SAndres Salomon 		return -EIO;
8282dca611SAndres Salomon 	}
8382dca611SAndres Salomon 
8482dca611SAndres Salomon 	rdmsr(msr, value, dummy);
8582dca611SAndres Salomon 
8682dca611SAndres Salomon 	if (enable)
8782dca611SAndres Salomon 		value |= mask;
8882dca611SAndres Salomon 	else
8982dca611SAndres Salomon 		value &= ~mask;
9082dca611SAndres Salomon 
9182dca611SAndres Salomon 	wrmsr(msr, value, dummy);
9282dca611SAndres Salomon 	return 0;
9382dca611SAndres Salomon }
9482dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_toggle_event);
9582dca611SAndres Salomon 
cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer * timer,int cmp,int * irq,int enable)9682dca611SAndres Salomon int cs5535_mfgpt_set_irq(struct cs5535_mfgpt_timer *timer, int cmp, int *irq,
9782dca611SAndres Salomon 		int enable)
9882dca611SAndres Salomon {
9982dca611SAndres Salomon 	uint32_t zsel, lpc, dummy;
10082dca611SAndres Salomon 	int shift;
10182dca611SAndres Salomon 
10282dca611SAndres Salomon 	if (!timer) {
10382dca611SAndres Salomon 		WARN_ON(1);
10482dca611SAndres Salomon 		return -EIO;
10582dca611SAndres Salomon 	}
10682dca611SAndres Salomon 
10782dca611SAndres Salomon 	/*
10882dca611SAndres Salomon 	 * Unfortunately, MFGPTs come in pairs sharing their IRQ lines. If VSA
10982dca611SAndres Salomon 	 * is using the same CMP of the timer's Siamese twin, the IRQ is set to
11082dca611SAndres Salomon 	 * 2, and we mustn't use nor change it.
11182dca611SAndres Salomon 	 * XXX: Likewise, 2 Linux drivers might clash if the 2nd overwrites the
11282dca611SAndres Salomon 	 * IRQ of the 1st. This can only happen if forcing an IRQ, calling this
11382dca611SAndres Salomon 	 * with *irq==0 is safe. Currently there _are_ no 2 drivers.
11482dca611SAndres Salomon 	 */
11582dca611SAndres Salomon 	rdmsr(MSR_PIC_ZSEL_LOW, zsel, dummy);
11682dca611SAndres Salomon 	shift = ((cmp == MFGPT_CMP1 ? 0 : 4) + timer->nr % 4) * 4;
11782dca611SAndres Salomon 	if (((zsel >> shift) & 0xF) == 2)
11882dca611SAndres Salomon 		return -EIO;
11982dca611SAndres Salomon 
12082dca611SAndres Salomon 	/* Choose IRQ: if none supplied, keep IRQ already set or use default */
12182dca611SAndres Salomon 	if (!*irq)
12282dca611SAndres Salomon 		*irq = (zsel >> shift) & 0xF;
12382dca611SAndres Salomon 	if (!*irq)
12482dca611SAndres Salomon 		*irq = CONFIG_CS5535_MFGPT_DEFAULT_IRQ;
12582dca611SAndres Salomon 
12682dca611SAndres Salomon 	/* Can't use IRQ if it's 0 (=disabled), 2, or routed to LPC */
12782dca611SAndres Salomon 	if (*irq < 1 || *irq == 2 || *irq > 15)
12882dca611SAndres Salomon 		return -EIO;
12982dca611SAndres Salomon 	rdmsr(MSR_PIC_IRQM_LPC, lpc, dummy);
13082dca611SAndres Salomon 	if (lpc & (1 << *irq))
13182dca611SAndres Salomon 		return -EIO;
13282dca611SAndres Salomon 
13382dca611SAndres Salomon 	/* All chosen and checked - go for it */
13482dca611SAndres Salomon 	if (cs5535_mfgpt_toggle_event(timer, cmp, MFGPT_EVENT_IRQ, enable))
13582dca611SAndres Salomon 		return -EIO;
13682dca611SAndres Salomon 	if (enable) {
13782dca611SAndres Salomon 		zsel = (zsel & ~(0xF << shift)) | (*irq << shift);
13882dca611SAndres Salomon 		wrmsr(MSR_PIC_ZSEL_LOW, zsel, dummy);
13982dca611SAndres Salomon 	}
14082dca611SAndres Salomon 
14182dca611SAndres Salomon 	return 0;
14282dca611SAndres Salomon }
14382dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_set_irq);
14482dca611SAndres Salomon 
cs5535_mfgpt_alloc_timer(int timer_nr,int domain)14582dca611SAndres Salomon struct cs5535_mfgpt_timer *cs5535_mfgpt_alloc_timer(int timer_nr, int domain)
14682dca611SAndres Salomon {
14782dca611SAndres Salomon 	struct cs5535_mfgpt_chip *mfgpt = &cs5535_mfgpt_chip;
14882dca611SAndres Salomon 	struct cs5535_mfgpt_timer *timer = NULL;
14982dca611SAndres Salomon 	unsigned long flags;
15082dca611SAndres Salomon 	int max;
15182dca611SAndres Salomon 
15282dca611SAndres Salomon 	if (!mfgpt->initialized)
15382dca611SAndres Salomon 		goto done;
15482dca611SAndres Salomon 
15582dca611SAndres Salomon 	/* only allocate timers from the working domain if requested */
15682dca611SAndres Salomon 	if (domain == MFGPT_DOMAIN_WORKING)
15782dca611SAndres Salomon 		max = 6;
15882dca611SAndres Salomon 	else
15982dca611SAndres Salomon 		max = MFGPT_MAX_TIMERS;
16082dca611SAndres Salomon 
16182dca611SAndres Salomon 	if (timer_nr >= max) {
16282dca611SAndres Salomon 		/* programmer error.  silly programmers! */
16382dca611SAndres Salomon 		WARN_ON(1);
16482dca611SAndres Salomon 		goto done;
16582dca611SAndres Salomon 	}
16682dca611SAndres Salomon 
16782dca611SAndres Salomon 	spin_lock_irqsave(&mfgpt->lock, flags);
16882dca611SAndres Salomon 	if (timer_nr < 0) {
16982dca611SAndres Salomon 		unsigned long t;
17082dca611SAndres Salomon 
17182dca611SAndres Salomon 		/* try to find any available timer */
17282dca611SAndres Salomon 		t = find_first_bit(mfgpt->avail, max);
17382dca611SAndres Salomon 		/* set timer_nr to -1 if no timers available */
17482dca611SAndres Salomon 		timer_nr = t < max ? (int) t : -1;
17582dca611SAndres Salomon 	} else {
17682dca611SAndres Salomon 		/* check if the requested timer's available */
1774bbd61fbSChristian Gmeiner 		if (!test_bit(timer_nr, mfgpt->avail))
17882dca611SAndres Salomon 			timer_nr = -1;
17982dca611SAndres Salomon 	}
18082dca611SAndres Salomon 
18182dca611SAndres Salomon 	if (timer_nr >= 0)
18282dca611SAndres Salomon 		/* if timer_nr is not -1, it's an available timer */
18382dca611SAndres Salomon 		__clear_bit(timer_nr, mfgpt->avail);
18482dca611SAndres Salomon 	spin_unlock_irqrestore(&mfgpt->lock, flags);
18582dca611SAndres Salomon 
18682dca611SAndres Salomon 	if (timer_nr < 0)
18782dca611SAndres Salomon 		goto done;
18882dca611SAndres Salomon 
18982dca611SAndres Salomon 	timer = kmalloc(sizeof(*timer), GFP_KERNEL);
19082dca611SAndres Salomon 	if (!timer) {
19182dca611SAndres Salomon 		/* aw hell */
19282dca611SAndres Salomon 		spin_lock_irqsave(&mfgpt->lock, flags);
19382dca611SAndres Salomon 		__set_bit(timer_nr, mfgpt->avail);
19482dca611SAndres Salomon 		spin_unlock_irqrestore(&mfgpt->lock, flags);
19582dca611SAndres Salomon 		goto done;
19682dca611SAndres Salomon 	}
19782dca611SAndres Salomon 	timer->chip = mfgpt;
19882dca611SAndres Salomon 	timer->nr = timer_nr;
19982dca611SAndres Salomon 	dev_info(&mfgpt->pdev->dev, "registered timer %d\n", timer_nr);
20082dca611SAndres Salomon 
20182dca611SAndres Salomon done:
20282dca611SAndres Salomon 	return timer;
20382dca611SAndres Salomon }
20482dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_alloc_timer);
20582dca611SAndres Salomon 
20682dca611SAndres Salomon /*
20782dca611SAndres Salomon  * XXX: This frees the timer memory, but never resets the actual hardware
20882dca611SAndres Salomon  * timer.  The old geode_mfgpt code did this; it would be good to figure
20982dca611SAndres Salomon  * out a way to actually release the hardware timer.  See comments below.
21082dca611SAndres Salomon  */
cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer * timer)21182dca611SAndres Salomon void cs5535_mfgpt_free_timer(struct cs5535_mfgpt_timer *timer)
21282dca611SAndres Salomon {
213ecd62691SJens Rottmann 	unsigned long flags;
214ecd62691SJens Rottmann 	uint16_t val;
215ecd62691SJens Rottmann 
216ecd62691SJens Rottmann 	/* timer can be made available again only if never set up */
217ecd62691SJens Rottmann 	val = cs5535_mfgpt_read(timer, MFGPT_REG_SETUP);
218ecd62691SJens Rottmann 	if (!(val & MFGPT_SETUP_SETUP)) {
219ecd62691SJens Rottmann 		spin_lock_irqsave(&timer->chip->lock, flags);
220ecd62691SJens Rottmann 		__set_bit(timer->nr, timer->chip->avail);
221ecd62691SJens Rottmann 		spin_unlock_irqrestore(&timer->chip->lock, flags);
222ecd62691SJens Rottmann 	}
223ecd62691SJens Rottmann 
22482dca611SAndres Salomon 	kfree(timer);
22582dca611SAndres Salomon }
22682dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_free_timer);
22782dca611SAndres Salomon 
cs5535_mfgpt_read(struct cs5535_mfgpt_timer * timer,uint16_t reg)22882dca611SAndres Salomon uint16_t cs5535_mfgpt_read(struct cs5535_mfgpt_timer *timer, uint16_t reg)
22982dca611SAndres Salomon {
23082dca611SAndres Salomon 	return inw(timer->chip->base + reg + (timer->nr * 8));
23182dca611SAndres Salomon }
23282dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_read);
23382dca611SAndres Salomon 
cs5535_mfgpt_write(struct cs5535_mfgpt_timer * timer,uint16_t reg,uint16_t value)23482dca611SAndres Salomon void cs5535_mfgpt_write(struct cs5535_mfgpt_timer *timer, uint16_t reg,
23582dca611SAndres Salomon 		uint16_t value)
23682dca611SAndres Salomon {
23782dca611SAndres Salomon 	outw(value, timer->chip->base + reg + (timer->nr * 8));
23882dca611SAndres Salomon }
23982dca611SAndres Salomon EXPORT_SYMBOL_GPL(cs5535_mfgpt_write);
24082dca611SAndres Salomon 
24182dca611SAndres Salomon /*
24282dca611SAndres Salomon  * This is a sledgehammer that resets all MFGPT timers. This is required by
24382dca611SAndres Salomon  * some broken BIOSes which leave the system in an unstable state
24482dca611SAndres Salomon  * (TinyBIOS 0.98, for example; fixed in 0.99).  It's uncertain as to
24582dca611SAndres Salomon  * whether or not this secret MSR can be used to release individual timers.
24682dca611SAndres Salomon  * Jordan tells me that he and Mitch once played w/ it, but it's unclear
24782dca611SAndres Salomon  * what the results of that were (and they experienced some instability).
24882dca611SAndres Salomon  */
reset_all_timers(void)24980c8ae28SBill Pemberton static void reset_all_timers(void)
25082dca611SAndres Salomon {
25182dca611SAndres Salomon 	uint32_t val, dummy;
25282dca611SAndres Salomon 
25382dca611SAndres Salomon 	/* The following undocumented bit resets the MFGPT timers */
25482dca611SAndres Salomon 	val = 0xFF; dummy = 0;
25582dca611SAndres Salomon 	wrmsr(MSR_MFGPT_SETUP, val, dummy);
25682dca611SAndres Salomon }
25782dca611SAndres Salomon 
25882dca611SAndres Salomon /*
259945480b1SRichard Weinberger  * This is another sledgehammer to reset all MFGPT timers.
260945480b1SRichard Weinberger  * Instead of using the undocumented bit method it clears
261945480b1SRichard Weinberger  * IRQ, NMI and RESET settings.
262945480b1SRichard Weinberger  */
soft_reset(void)263945480b1SRichard Weinberger static void soft_reset(void)
264945480b1SRichard Weinberger {
265945480b1SRichard Weinberger 	int i;
266945480b1SRichard Weinberger 	struct cs5535_mfgpt_timer t;
267945480b1SRichard Weinberger 
268945480b1SRichard Weinberger 	for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
269945480b1SRichard Weinberger 		t.nr = i;
270945480b1SRichard Weinberger 
271945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_RESET, 0);
272945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_RESET, 0);
273945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_NMI, 0);
274945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_NMI, 0);
275945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP1, MFGPT_EVENT_IRQ, 0);
276945480b1SRichard Weinberger 		cs5535_mfgpt_toggle_event(&t, MFGPT_CMP2, MFGPT_EVENT_IRQ, 0);
277945480b1SRichard Weinberger 	}
278945480b1SRichard Weinberger }
279945480b1SRichard Weinberger 
280945480b1SRichard Weinberger /*
28182dca611SAndres Salomon  * Check whether any MFGPTs are available for the kernel to use.  In most
28282dca611SAndres Salomon  * cases, firmware that uses AMD's VSA code will claim all timers during
28382dca611SAndres Salomon  * bootup; we certainly don't want to take them if they're already in use.
28482dca611SAndres Salomon  * In other cases (such as with VSAless OpenFirmware), the system firmware
28582dca611SAndres Salomon  * leaves timers available for us to use.
28682dca611SAndres Salomon  */
scan_timers(struct cs5535_mfgpt_chip * mfgpt)28780c8ae28SBill Pemberton static int scan_timers(struct cs5535_mfgpt_chip *mfgpt)
28882dca611SAndres Salomon {
28982dca611SAndres Salomon 	struct cs5535_mfgpt_timer timer = { .chip = mfgpt };
29082dca611SAndres Salomon 	unsigned long flags;
29182dca611SAndres Salomon 	int timers = 0;
29282dca611SAndres Salomon 	uint16_t val;
29382dca611SAndres Salomon 	int i;
29482dca611SAndres Salomon 
29582dca611SAndres Salomon 	/* bios workaround */
296945480b1SRichard Weinberger 	if (mfgpt_reset_timers == 1)
29782dca611SAndres Salomon 		reset_all_timers();
298945480b1SRichard Weinberger 	else if (mfgpt_reset_timers == 2)
299945480b1SRichard Weinberger 		soft_reset();
30082dca611SAndres Salomon 
30182dca611SAndres Salomon 	/* just to be safe, protect this section w/ lock */
30282dca611SAndres Salomon 	spin_lock_irqsave(&mfgpt->lock, flags);
30382dca611SAndres Salomon 	for (i = 0; i < MFGPT_MAX_TIMERS; i++) {
30482dca611SAndres Salomon 		timer.nr = i;
30582dca611SAndres Salomon 		val = cs5535_mfgpt_read(&timer, MFGPT_REG_SETUP);
306945480b1SRichard Weinberger 		if (!(val & MFGPT_SETUP_SETUP) || mfgpt_reset_timers == 2) {
30782dca611SAndres Salomon 			__set_bit(i, mfgpt->avail);
30882dca611SAndres Salomon 			timers++;
30982dca611SAndres Salomon 		}
31082dca611SAndres Salomon 	}
31182dca611SAndres Salomon 	spin_unlock_irqrestore(&mfgpt->lock, flags);
31282dca611SAndres Salomon 
31382dca611SAndres Salomon 	return timers;
31482dca611SAndres Salomon }
31582dca611SAndres Salomon 
cs5535_mfgpt_probe(struct platform_device * pdev)31680c8ae28SBill Pemberton static int cs5535_mfgpt_probe(struct platform_device *pdev)
31782dca611SAndres Salomon {
31869bc6defSAndres Salomon 	struct resource *res;
31969bc6defSAndres Salomon 	int err = -EIO, t;
32082dca611SAndres Salomon 
321945480b1SRichard Weinberger 	if (mfgpt_reset_timers < 0 || mfgpt_reset_timers > 2) {
322945480b1SRichard Weinberger 		dev_err(&pdev->dev, "Bad mfgpt_reset_timers value: %i\n",
323945480b1SRichard Weinberger 			mfgpt_reset_timers);
324945480b1SRichard Weinberger 		goto done;
325945480b1SRichard Weinberger 	}
326945480b1SRichard Weinberger 
32782dca611SAndres Salomon 	/* There are two ways to get the MFGPT base address; one is by
32882dca611SAndres Salomon 	 * fetching it from MSR_LBAR_MFGPT, the other is by reading the
32982dca611SAndres Salomon 	 * PCI BAR info.  The latter method is easier (especially across
33082dca611SAndres Salomon 	 * different architectures), so we'll stick with that for now.  If
33182dca611SAndres Salomon 	 * it turns out to be unreliable in the face of crappy BIOSes, we
33282dca611SAndres Salomon 	 * can always go back to using MSRs.. */
33382dca611SAndres Salomon 
33469bc6defSAndres Salomon 	res = platform_get_resource(pdev, IORESOURCE_IO, 0);
33569bc6defSAndres Salomon 	if (!res) {
33669bc6defSAndres Salomon 		dev_err(&pdev->dev, "can't fetch device resource info\n");
33782dca611SAndres Salomon 		goto done;
33882dca611SAndres Salomon 	}
33982dca611SAndres Salomon 
34069bc6defSAndres Salomon 	if (!request_region(res->start, resource_size(res), pdev->name)) {
34169bc6defSAndres Salomon 		dev_err(&pdev->dev, "can't request region\n");
34282dca611SAndres Salomon 		goto done;
34382dca611SAndres Salomon 	}
34482dca611SAndres Salomon 
34582dca611SAndres Salomon 	/* set up the driver-specific struct */
34669bc6defSAndres Salomon 	cs5535_mfgpt_chip.base = res->start;
34782dca611SAndres Salomon 	cs5535_mfgpt_chip.pdev = pdev;
34882dca611SAndres Salomon 	spin_lock_init(&cs5535_mfgpt_chip.lock);
34982dca611SAndres Salomon 
3507eb19812SJoe Perches 	dev_info(&pdev->dev, "reserved resource region %pR\n", res);
35182dca611SAndres Salomon 
35282dca611SAndres Salomon 	/* detect the available timers */
35382dca611SAndres Salomon 	t = scan_timers(&cs5535_mfgpt_chip);
35469bc6defSAndres Salomon 	dev_info(&pdev->dev, "%d MFGPT timers available\n", t);
35582dca611SAndres Salomon 	cs5535_mfgpt_chip.initialized = 1;
35682dca611SAndres Salomon 	return 0;
35782dca611SAndres Salomon 
35882dca611SAndres Salomon done:
35982dca611SAndres Salomon 	return err;
36082dca611SAndres Salomon }
36182dca611SAndres Salomon 
362853a1378SNikanth Karthikesan static struct platform_driver cs5535_mfgpt_driver = {
36369bc6defSAndres Salomon 	.driver = {
36469bc6defSAndres Salomon 		.name = DRV_NAME,
36569bc6defSAndres Salomon 	},
36669bc6defSAndres Salomon 	.probe = cs5535_mfgpt_probe,
36782dca611SAndres Salomon };
36882dca611SAndres Salomon 
36982dca611SAndres Salomon 
cs5535_mfgpt_init(void)37082dca611SAndres Salomon static int __init cs5535_mfgpt_init(void)
37182dca611SAndres Salomon {
372853a1378SNikanth Karthikesan 	return platform_driver_register(&cs5535_mfgpt_driver);
37382dca611SAndres Salomon }
37482dca611SAndres Salomon 
37582dca611SAndres Salomon module_init(cs5535_mfgpt_init);
37682dca611SAndres Salomon 
377d45840d9SAndres Salomon MODULE_AUTHOR("Andres Salomon <dilinger@queued.net>");
37882dca611SAndres Salomon MODULE_DESCRIPTION("CS5535/CS5536 MFGPT timer driver");
37982dca611SAndres Salomon MODULE_LICENSE("GPL");
380ec9d0cf5SAndres Salomon MODULE_ALIAS("platform:" DRV_NAME);
381