1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2ccae7af2SMauro Carvalho Chehab /*
3ccae7af2SMauro Carvalho Chehab * Fitipower FC0013 tuner driver
4ccae7af2SMauro Carvalho Chehab *
5ccae7af2SMauro Carvalho Chehab * Copyright (C) 2012 Hans-Frieder Vogt <hfvogt@gmx.net>
6ccae7af2SMauro Carvalho Chehab * partially based on driver code from Fitipower
7ccae7af2SMauro Carvalho Chehab * Copyright (C) 2010 Fitipower Integrated Technology Inc
8ccae7af2SMauro Carvalho Chehab */
9ccae7af2SMauro Carvalho Chehab
10ccae7af2SMauro Carvalho Chehab #include "fc0013.h"
11ccae7af2SMauro Carvalho Chehab #include "fc0013-priv.h"
12ccae7af2SMauro Carvalho Chehab
fc0013_writereg(struct fc0013_priv * priv,u8 reg,u8 val)13ccae7af2SMauro Carvalho Chehab static int fc0013_writereg(struct fc0013_priv *priv, u8 reg, u8 val)
14ccae7af2SMauro Carvalho Chehab {
15ccae7af2SMauro Carvalho Chehab u8 buf[2] = {reg, val};
16ccae7af2SMauro Carvalho Chehab struct i2c_msg msg = {
17ccae7af2SMauro Carvalho Chehab .addr = priv->addr, .flags = 0, .buf = buf, .len = 2
18ccae7af2SMauro Carvalho Chehab };
19ccae7af2SMauro Carvalho Chehab
20ccae7af2SMauro Carvalho Chehab if (i2c_transfer(priv->i2c, &msg, 1) != 1) {
21ccae7af2SMauro Carvalho Chehab err("I2C write reg failed, reg: %02x, val: %02x", reg, val);
22ccae7af2SMauro Carvalho Chehab return -EREMOTEIO;
23ccae7af2SMauro Carvalho Chehab }
24ccae7af2SMauro Carvalho Chehab return 0;
25ccae7af2SMauro Carvalho Chehab }
26ccae7af2SMauro Carvalho Chehab
fc0013_readreg(struct fc0013_priv * priv,u8 reg,u8 * val)27ccae7af2SMauro Carvalho Chehab static int fc0013_readreg(struct fc0013_priv *priv, u8 reg, u8 *val)
28ccae7af2SMauro Carvalho Chehab {
29ccae7af2SMauro Carvalho Chehab struct i2c_msg msg[2] = {
30ccae7af2SMauro Carvalho Chehab { .addr = priv->addr, .flags = 0, .buf = ®, .len = 1 },
31ccae7af2SMauro Carvalho Chehab { .addr = priv->addr, .flags = I2C_M_RD, .buf = val, .len = 1 },
32ccae7af2SMauro Carvalho Chehab };
33ccae7af2SMauro Carvalho Chehab
34ccae7af2SMauro Carvalho Chehab if (i2c_transfer(priv->i2c, msg, 2) != 2) {
35ccae7af2SMauro Carvalho Chehab err("I2C read reg failed, reg: %02x", reg);
36ccae7af2SMauro Carvalho Chehab return -EREMOTEIO;
37ccae7af2SMauro Carvalho Chehab }
38ccae7af2SMauro Carvalho Chehab return 0;
39ccae7af2SMauro Carvalho Chehab }
40ccae7af2SMauro Carvalho Chehab
fc0013_release(struct dvb_frontend * fe)41f2709c20SMauro Carvalho Chehab static void fc0013_release(struct dvb_frontend *fe)
42f2709c20SMauro Carvalho Chehab {
43f2709c20SMauro Carvalho Chehab kfree(fe->tuner_priv);
44f2709c20SMauro Carvalho Chehab fe->tuner_priv = NULL;
45f2709c20SMauro Carvalho Chehab }
46f2709c20SMauro Carvalho Chehab
fc0013_init(struct dvb_frontend * fe)47ccae7af2SMauro Carvalho Chehab static int fc0013_init(struct dvb_frontend *fe)
48ccae7af2SMauro Carvalho Chehab {
49ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
50ccae7af2SMauro Carvalho Chehab int i, ret = 0;
51ccae7af2SMauro Carvalho Chehab unsigned char reg[] = {
52ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x00: dummy */
53ccae7af2SMauro Carvalho Chehab 0x09, /* reg. 0x01 */
54ccae7af2SMauro Carvalho Chehab 0x16, /* reg. 0x02 */
55ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x03 */
56ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x04 */
57ccae7af2SMauro Carvalho Chehab 0x17, /* reg. 0x05 */
58ccae7af2SMauro Carvalho Chehab 0x02, /* reg. 0x06 */
59ccae7af2SMauro Carvalho Chehab 0x0a, /* reg. 0x07: CHECK */
60ccae7af2SMauro Carvalho Chehab 0xff, /* reg. 0x08: AGC Clock divide by 256, AGC gain 1/256,
61ccae7af2SMauro Carvalho Chehab Loop Bw 1/8 */
62ccae7af2SMauro Carvalho Chehab 0x6f, /* reg. 0x09: enable LoopThrough */
63ccae7af2SMauro Carvalho Chehab 0xb8, /* reg. 0x0a: Disable LO Test Buffer */
64ccae7af2SMauro Carvalho Chehab 0x82, /* reg. 0x0b: CHECK */
65ccae7af2SMauro Carvalho Chehab 0xfc, /* reg. 0x0c: depending on AGC Up-Down mode, may need 0xf8 */
66ccae7af2SMauro Carvalho Chehab 0x01, /* reg. 0x0d: AGC Not Forcing & LNA Forcing, may need 0x02 */
67ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x0e */
68ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x0f */
69ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x10 */
70ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x11 */
71ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x12 */
72ccae7af2SMauro Carvalho Chehab 0x00, /* reg. 0x13 */
73ccae7af2SMauro Carvalho Chehab 0x50, /* reg. 0x14: DVB-t High Gain, UHF.
74ccae7af2SMauro Carvalho Chehab Middle Gain: 0x48, Low Gain: 0x40 */
75ccae7af2SMauro Carvalho Chehab 0x01, /* reg. 0x15 */
76ccae7af2SMauro Carvalho Chehab };
77ccae7af2SMauro Carvalho Chehab
78ccae7af2SMauro Carvalho Chehab switch (priv->xtal_freq) {
79ccae7af2SMauro Carvalho Chehab case FC_XTAL_27_MHZ:
80ccae7af2SMauro Carvalho Chehab case FC_XTAL_28_8_MHZ:
81ccae7af2SMauro Carvalho Chehab reg[0x07] |= 0x20;
82ccae7af2SMauro Carvalho Chehab break;
83ccae7af2SMauro Carvalho Chehab case FC_XTAL_36_MHZ:
84ccae7af2SMauro Carvalho Chehab default:
85ccae7af2SMauro Carvalho Chehab break;
86ccae7af2SMauro Carvalho Chehab }
87ccae7af2SMauro Carvalho Chehab
88ccae7af2SMauro Carvalho Chehab if (priv->dual_master)
89ccae7af2SMauro Carvalho Chehab reg[0x0c] |= 0x02;
90ccae7af2SMauro Carvalho Chehab
91ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
92ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
93ccae7af2SMauro Carvalho Chehab
94ccae7af2SMauro Carvalho Chehab for (i = 1; i < sizeof(reg); i++) {
95ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, i, reg[i]);
96ccae7af2SMauro Carvalho Chehab if (ret)
97ccae7af2SMauro Carvalho Chehab break;
98ccae7af2SMauro Carvalho Chehab }
99ccae7af2SMauro Carvalho Chehab
100ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
101ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
102ccae7af2SMauro Carvalho Chehab
103ccae7af2SMauro Carvalho Chehab if (ret)
104ccae7af2SMauro Carvalho Chehab err("fc0013_writereg failed: %d", ret);
105ccae7af2SMauro Carvalho Chehab
106ccae7af2SMauro Carvalho Chehab return ret;
107ccae7af2SMauro Carvalho Chehab }
108ccae7af2SMauro Carvalho Chehab
fc0013_sleep(struct dvb_frontend * fe)109ccae7af2SMauro Carvalho Chehab static int fc0013_sleep(struct dvb_frontend *fe)
110ccae7af2SMauro Carvalho Chehab {
111ccae7af2SMauro Carvalho Chehab /* nothing to do here */
112ccae7af2SMauro Carvalho Chehab return 0;
113ccae7af2SMauro Carvalho Chehab }
114ccae7af2SMauro Carvalho Chehab
fc0013_rc_cal_add(struct dvb_frontend * fe,int rc_val)115ccae7af2SMauro Carvalho Chehab int fc0013_rc_cal_add(struct dvb_frontend *fe, int rc_val)
116ccae7af2SMauro Carvalho Chehab {
117ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
118ccae7af2SMauro Carvalho Chehab int ret;
119ccae7af2SMauro Carvalho Chehab u8 rc_cal;
120ccae7af2SMauro Carvalho Chehab int val;
121ccae7af2SMauro Carvalho Chehab
122ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
123ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
124ccae7af2SMauro Carvalho Chehab
125ccae7af2SMauro Carvalho Chehab /* push rc_cal value, get rc_cal value */
126ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x10, 0x00);
127ccae7af2SMauro Carvalho Chehab if (ret)
128ccae7af2SMauro Carvalho Chehab goto error_out;
129ccae7af2SMauro Carvalho Chehab
130ccae7af2SMauro Carvalho Chehab /* get rc_cal value */
131ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x10, &rc_cal);
132ccae7af2SMauro Carvalho Chehab if (ret)
133ccae7af2SMauro Carvalho Chehab goto error_out;
134ccae7af2SMauro Carvalho Chehab
135ccae7af2SMauro Carvalho Chehab rc_cal &= 0x0f;
136ccae7af2SMauro Carvalho Chehab
137ccae7af2SMauro Carvalho Chehab val = (int)rc_cal + rc_val;
138ccae7af2SMauro Carvalho Chehab
139ccae7af2SMauro Carvalho Chehab /* forcing rc_cal */
140ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0d, 0x11);
141ccae7af2SMauro Carvalho Chehab if (ret)
142ccae7af2SMauro Carvalho Chehab goto error_out;
143ccae7af2SMauro Carvalho Chehab
144ccae7af2SMauro Carvalho Chehab /* modify rc_cal value */
145ccae7af2SMauro Carvalho Chehab if (val > 15)
146ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x10, 0x0f);
147ccae7af2SMauro Carvalho Chehab else if (val < 0)
148ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x10, 0x00);
149ccae7af2SMauro Carvalho Chehab else
150ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x10, (u8)val);
151ccae7af2SMauro Carvalho Chehab
152ccae7af2SMauro Carvalho Chehab error_out:
153ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
154ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
155ccae7af2SMauro Carvalho Chehab
156ccae7af2SMauro Carvalho Chehab return ret;
157ccae7af2SMauro Carvalho Chehab }
158ccae7af2SMauro Carvalho Chehab EXPORT_SYMBOL(fc0013_rc_cal_add);
159ccae7af2SMauro Carvalho Chehab
fc0013_rc_cal_reset(struct dvb_frontend * fe)160ccae7af2SMauro Carvalho Chehab int fc0013_rc_cal_reset(struct dvb_frontend *fe)
161ccae7af2SMauro Carvalho Chehab {
162ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
163ccae7af2SMauro Carvalho Chehab int ret;
164ccae7af2SMauro Carvalho Chehab
165ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
166ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
167ccae7af2SMauro Carvalho Chehab
168ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0d, 0x01);
169ccae7af2SMauro Carvalho Chehab if (!ret)
170ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x10, 0x00);
171ccae7af2SMauro Carvalho Chehab
172ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
173ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
174ccae7af2SMauro Carvalho Chehab
175ccae7af2SMauro Carvalho Chehab return ret;
176ccae7af2SMauro Carvalho Chehab }
177ccae7af2SMauro Carvalho Chehab EXPORT_SYMBOL(fc0013_rc_cal_reset);
178ccae7af2SMauro Carvalho Chehab
fc0013_set_vhf_track(struct fc0013_priv * priv,u32 freq)179ccae7af2SMauro Carvalho Chehab static int fc0013_set_vhf_track(struct fc0013_priv *priv, u32 freq)
180ccae7af2SMauro Carvalho Chehab {
181ccae7af2SMauro Carvalho Chehab int ret;
182ccae7af2SMauro Carvalho Chehab u8 tmp;
183ccae7af2SMauro Carvalho Chehab
184ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x1d, &tmp);
185ccae7af2SMauro Carvalho Chehab if (ret)
186ccae7af2SMauro Carvalho Chehab goto error_out;
187ccae7af2SMauro Carvalho Chehab tmp &= 0xe3;
188ccae7af2SMauro Carvalho Chehab if (freq <= 177500) { /* VHF Track: 7 */
189ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x1c);
190ccae7af2SMauro Carvalho Chehab } else if (freq <= 184500) { /* VHF Track: 6 */
191ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x18);
192ccae7af2SMauro Carvalho Chehab } else if (freq <= 191500) { /* VHF Track: 5 */
193ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x14);
194ccae7af2SMauro Carvalho Chehab } else if (freq <= 198500) { /* VHF Track: 4 */
195ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x10);
196ccae7af2SMauro Carvalho Chehab } else if (freq <= 205500) { /* VHF Track: 3 */
197ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x0c);
198ccae7af2SMauro Carvalho Chehab } else if (freq <= 219500) { /* VHF Track: 2 */
199ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x08);
200ccae7af2SMauro Carvalho Chehab } else if (freq < 300000) { /* VHF Track: 1 */
201ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x04);
202ccae7af2SMauro Carvalho Chehab } else { /* UHF and GPS */
203ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x1d, tmp | 0x1c);
204ccae7af2SMauro Carvalho Chehab }
205ccae7af2SMauro Carvalho Chehab error_out:
206ccae7af2SMauro Carvalho Chehab return ret;
207ccae7af2SMauro Carvalho Chehab }
208ccae7af2SMauro Carvalho Chehab
fc0013_set_params(struct dvb_frontend * fe)209ccae7af2SMauro Carvalho Chehab static int fc0013_set_params(struct dvb_frontend *fe)
210ccae7af2SMauro Carvalho Chehab {
211ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
212ccae7af2SMauro Carvalho Chehab int i, ret = 0;
213ccae7af2SMauro Carvalho Chehab struct dtv_frontend_properties *p = &fe->dtv_property_cache;
214ccae7af2SMauro Carvalho Chehab u32 freq = p->frequency / 1000;
215ccae7af2SMauro Carvalho Chehab u32 delsys = p->delivery_system;
216ccae7af2SMauro Carvalho Chehab unsigned char reg[7], am, pm, multi, tmp;
217ccae7af2SMauro Carvalho Chehab unsigned long f_vco;
218ccae7af2SMauro Carvalho Chehab unsigned short xtal_freq_khz_2, xin, xdiv;
219f5ca8c24SPeter Senna Tschudin bool vco_select = false;
220ccae7af2SMauro Carvalho Chehab
221ccae7af2SMauro Carvalho Chehab if (fe->callback) {
222ccae7af2SMauro Carvalho Chehab ret = fe->callback(priv->i2c, DVB_FRONTEND_COMPONENT_TUNER,
223ccae7af2SMauro Carvalho Chehab FC_FE_CALLBACK_VHF_ENABLE, (freq > 300000 ? 0 : 1));
224ccae7af2SMauro Carvalho Chehab if (ret)
225ccae7af2SMauro Carvalho Chehab goto exit;
226ccae7af2SMauro Carvalho Chehab }
227ccae7af2SMauro Carvalho Chehab
228ccae7af2SMauro Carvalho Chehab switch (priv->xtal_freq) {
229ccae7af2SMauro Carvalho Chehab case FC_XTAL_27_MHZ:
230ccae7af2SMauro Carvalho Chehab xtal_freq_khz_2 = 27000 / 2;
231ccae7af2SMauro Carvalho Chehab break;
232ccae7af2SMauro Carvalho Chehab case FC_XTAL_36_MHZ:
233ccae7af2SMauro Carvalho Chehab xtal_freq_khz_2 = 36000 / 2;
234ccae7af2SMauro Carvalho Chehab break;
235ccae7af2SMauro Carvalho Chehab case FC_XTAL_28_8_MHZ:
236ccae7af2SMauro Carvalho Chehab default:
237ccae7af2SMauro Carvalho Chehab xtal_freq_khz_2 = 28800 / 2;
238ccae7af2SMauro Carvalho Chehab break;
239ccae7af2SMauro Carvalho Chehab }
240ccae7af2SMauro Carvalho Chehab
241ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
242ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
243ccae7af2SMauro Carvalho Chehab
244ccae7af2SMauro Carvalho Chehab /* set VHF track */
245ccae7af2SMauro Carvalho Chehab ret = fc0013_set_vhf_track(priv, freq);
246ccae7af2SMauro Carvalho Chehab if (ret)
247ccae7af2SMauro Carvalho Chehab goto exit;
248ccae7af2SMauro Carvalho Chehab
249ccae7af2SMauro Carvalho Chehab if (freq < 300000) {
250ccae7af2SMauro Carvalho Chehab /* enable VHF filter */
251ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x07, &tmp);
252ccae7af2SMauro Carvalho Chehab if (ret)
253ccae7af2SMauro Carvalho Chehab goto exit;
254ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x07, tmp | 0x10);
255ccae7af2SMauro Carvalho Chehab if (ret)
256ccae7af2SMauro Carvalho Chehab goto exit;
257ccae7af2SMauro Carvalho Chehab
258ccae7af2SMauro Carvalho Chehab /* disable UHF & disable GPS */
259ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x14, &tmp);
260ccae7af2SMauro Carvalho Chehab if (ret)
261ccae7af2SMauro Carvalho Chehab goto exit;
262ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x14, tmp & 0x1f);
263ccae7af2SMauro Carvalho Chehab if (ret)
264ccae7af2SMauro Carvalho Chehab goto exit;
265ccae7af2SMauro Carvalho Chehab } else if (freq <= 862000) {
266ccae7af2SMauro Carvalho Chehab /* disable VHF filter */
267ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x07, &tmp);
268ccae7af2SMauro Carvalho Chehab if (ret)
269ccae7af2SMauro Carvalho Chehab goto exit;
270ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x07, tmp & 0xef);
271ccae7af2SMauro Carvalho Chehab if (ret)
272ccae7af2SMauro Carvalho Chehab goto exit;
273ccae7af2SMauro Carvalho Chehab
274ccae7af2SMauro Carvalho Chehab /* enable UHF & disable GPS */
275ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x14, &tmp);
276ccae7af2SMauro Carvalho Chehab if (ret)
277ccae7af2SMauro Carvalho Chehab goto exit;
278ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x14, (tmp & 0x1f) | 0x40);
279ccae7af2SMauro Carvalho Chehab if (ret)
280ccae7af2SMauro Carvalho Chehab goto exit;
281ccae7af2SMauro Carvalho Chehab } else {
282ccae7af2SMauro Carvalho Chehab /* disable VHF filter */
283ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x07, &tmp);
284ccae7af2SMauro Carvalho Chehab if (ret)
285ccae7af2SMauro Carvalho Chehab goto exit;
286ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x07, tmp & 0xef);
287ccae7af2SMauro Carvalho Chehab if (ret)
288ccae7af2SMauro Carvalho Chehab goto exit;
289ccae7af2SMauro Carvalho Chehab
290ccae7af2SMauro Carvalho Chehab /* disable UHF & enable GPS */
291ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x14, &tmp);
292ccae7af2SMauro Carvalho Chehab if (ret)
293ccae7af2SMauro Carvalho Chehab goto exit;
294ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x14, (tmp & 0x1f) | 0x20);
295ccae7af2SMauro Carvalho Chehab if (ret)
296ccae7af2SMauro Carvalho Chehab goto exit;
297ccae7af2SMauro Carvalho Chehab }
298ccae7af2SMauro Carvalho Chehab
299ccae7af2SMauro Carvalho Chehab /* select frequency divider and the frequency of VCO */
300ccae7af2SMauro Carvalho Chehab if (freq < 37084) { /* freq * 96 < 3560000 */
301ccae7af2SMauro Carvalho Chehab multi = 96;
302ccae7af2SMauro Carvalho Chehab reg[5] = 0x82;
303ccae7af2SMauro Carvalho Chehab reg[6] = 0x00;
304ccae7af2SMauro Carvalho Chehab } else if (freq < 55625) { /* freq * 64 < 3560000 */
305ccae7af2SMauro Carvalho Chehab multi = 64;
306ccae7af2SMauro Carvalho Chehab reg[5] = 0x02;
307ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
308ccae7af2SMauro Carvalho Chehab } else if (freq < 74167) { /* freq * 48 < 3560000 */
309ccae7af2SMauro Carvalho Chehab multi = 48;
310ccae7af2SMauro Carvalho Chehab reg[5] = 0x42;
311ccae7af2SMauro Carvalho Chehab reg[6] = 0x00;
312ccae7af2SMauro Carvalho Chehab } else if (freq < 111250) { /* freq * 32 < 3560000 */
313ccae7af2SMauro Carvalho Chehab multi = 32;
314ccae7af2SMauro Carvalho Chehab reg[5] = 0x82;
315ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
316ccae7af2SMauro Carvalho Chehab } else if (freq < 148334) { /* freq * 24 < 3560000 */
317ccae7af2SMauro Carvalho Chehab multi = 24;
318ccae7af2SMauro Carvalho Chehab reg[5] = 0x22;
319ccae7af2SMauro Carvalho Chehab reg[6] = 0x00;
320ccae7af2SMauro Carvalho Chehab } else if (freq < 222500) { /* freq * 16 < 3560000 */
321ccae7af2SMauro Carvalho Chehab multi = 16;
322ccae7af2SMauro Carvalho Chehab reg[5] = 0x42;
323ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
324ccae7af2SMauro Carvalho Chehab } else if (freq < 296667) { /* freq * 12 < 3560000 */
325ccae7af2SMauro Carvalho Chehab multi = 12;
326ccae7af2SMauro Carvalho Chehab reg[5] = 0x12;
327ccae7af2SMauro Carvalho Chehab reg[6] = 0x00;
328ccae7af2SMauro Carvalho Chehab } else if (freq < 445000) { /* freq * 8 < 3560000 */
329ccae7af2SMauro Carvalho Chehab multi = 8;
330ccae7af2SMauro Carvalho Chehab reg[5] = 0x22;
331ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
332ccae7af2SMauro Carvalho Chehab } else if (freq < 593334) { /* freq * 6 < 3560000 */
333ccae7af2SMauro Carvalho Chehab multi = 6;
334ccae7af2SMauro Carvalho Chehab reg[5] = 0x0a;
335ccae7af2SMauro Carvalho Chehab reg[6] = 0x00;
336ccae7af2SMauro Carvalho Chehab } else if (freq < 950000) { /* freq * 4 < 3800000 */
337ccae7af2SMauro Carvalho Chehab multi = 4;
338ccae7af2SMauro Carvalho Chehab reg[5] = 0x12;
339ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
340ccae7af2SMauro Carvalho Chehab } else {
341ccae7af2SMauro Carvalho Chehab multi = 2;
342ccae7af2SMauro Carvalho Chehab reg[5] = 0x0a;
343ccae7af2SMauro Carvalho Chehab reg[6] = 0x02;
344ccae7af2SMauro Carvalho Chehab }
345ccae7af2SMauro Carvalho Chehab
346ccae7af2SMauro Carvalho Chehab f_vco = freq * multi;
347ccae7af2SMauro Carvalho Chehab
348ccae7af2SMauro Carvalho Chehab if (f_vco >= 3060000) {
349ccae7af2SMauro Carvalho Chehab reg[6] |= 0x08;
350ccae7af2SMauro Carvalho Chehab vco_select = true;
351ccae7af2SMauro Carvalho Chehab }
352ccae7af2SMauro Carvalho Chehab
353ccae7af2SMauro Carvalho Chehab if (freq >= 45000) {
354ccae7af2SMauro Carvalho Chehab /* From divided value (XDIV) determined the FA and FP value */
355ccae7af2SMauro Carvalho Chehab xdiv = (unsigned short)(f_vco / xtal_freq_khz_2);
356ccae7af2SMauro Carvalho Chehab if ((f_vco - xdiv * xtal_freq_khz_2) >= (xtal_freq_khz_2 / 2))
357ccae7af2SMauro Carvalho Chehab xdiv++;
358ccae7af2SMauro Carvalho Chehab
359ccae7af2SMauro Carvalho Chehab pm = (unsigned char)(xdiv / 8);
360ccae7af2SMauro Carvalho Chehab am = (unsigned char)(xdiv - (8 * pm));
361ccae7af2SMauro Carvalho Chehab
362ccae7af2SMauro Carvalho Chehab if (am < 2) {
363ccae7af2SMauro Carvalho Chehab reg[1] = am + 8;
364ccae7af2SMauro Carvalho Chehab reg[2] = pm - 1;
365ccae7af2SMauro Carvalho Chehab } else {
366ccae7af2SMauro Carvalho Chehab reg[1] = am;
367ccae7af2SMauro Carvalho Chehab reg[2] = pm;
368ccae7af2SMauro Carvalho Chehab }
369ccae7af2SMauro Carvalho Chehab } else {
370ccae7af2SMauro Carvalho Chehab /* fix for frequency less than 45 MHz */
371ccae7af2SMauro Carvalho Chehab reg[1] = 0x06;
372ccae7af2SMauro Carvalho Chehab reg[2] = 0x11;
373ccae7af2SMauro Carvalho Chehab }
374ccae7af2SMauro Carvalho Chehab
375ccae7af2SMauro Carvalho Chehab /* fix clock out */
376ccae7af2SMauro Carvalho Chehab reg[6] |= 0x20;
377ccae7af2SMauro Carvalho Chehab
378ccae7af2SMauro Carvalho Chehab /* From VCO frequency determines the XIN ( fractional part of Delta
379ccae7af2SMauro Carvalho Chehab Sigma PLL) and divided value (XDIV) */
380ccae7af2SMauro Carvalho Chehab xin = (unsigned short)(f_vco - (f_vco / xtal_freq_khz_2) * xtal_freq_khz_2);
381ccae7af2SMauro Carvalho Chehab xin = (xin << 15) / xtal_freq_khz_2;
382ccae7af2SMauro Carvalho Chehab if (xin >= 16384)
383ccae7af2SMauro Carvalho Chehab xin += 32768;
384ccae7af2SMauro Carvalho Chehab
385ccae7af2SMauro Carvalho Chehab reg[3] = xin >> 8;
386ccae7af2SMauro Carvalho Chehab reg[4] = xin & 0xff;
387ccae7af2SMauro Carvalho Chehab
388ccae7af2SMauro Carvalho Chehab if (delsys == SYS_DVBT) {
389ccae7af2SMauro Carvalho Chehab reg[6] &= 0x3f; /* bits 6 and 7 describe the bandwidth */
390ccae7af2SMauro Carvalho Chehab switch (p->bandwidth_hz) {
391ccae7af2SMauro Carvalho Chehab case 6000000:
392ccae7af2SMauro Carvalho Chehab reg[6] |= 0x80;
393ccae7af2SMauro Carvalho Chehab break;
394ccae7af2SMauro Carvalho Chehab case 7000000:
395ccae7af2SMauro Carvalho Chehab reg[6] |= 0x40;
396ccae7af2SMauro Carvalho Chehab break;
397ccae7af2SMauro Carvalho Chehab case 8000000:
398ccae7af2SMauro Carvalho Chehab default:
399ccae7af2SMauro Carvalho Chehab break;
400ccae7af2SMauro Carvalho Chehab }
401ccae7af2SMauro Carvalho Chehab } else {
402ccae7af2SMauro Carvalho Chehab err("%s: modulation type not supported!", __func__);
403ccae7af2SMauro Carvalho Chehab return -EINVAL;
404ccae7af2SMauro Carvalho Chehab }
405ccae7af2SMauro Carvalho Chehab
406ccae7af2SMauro Carvalho Chehab /* modified for Realtek demod */
407ccae7af2SMauro Carvalho Chehab reg[5] |= 0x07;
408ccae7af2SMauro Carvalho Chehab
409ccae7af2SMauro Carvalho Chehab for (i = 1; i <= 6; i++) {
410ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, i, reg[i]);
411ccae7af2SMauro Carvalho Chehab if (ret)
412ccae7af2SMauro Carvalho Chehab goto exit;
413ccae7af2SMauro Carvalho Chehab }
414ccae7af2SMauro Carvalho Chehab
415ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x11, &tmp);
416ccae7af2SMauro Carvalho Chehab if (ret)
417ccae7af2SMauro Carvalho Chehab goto exit;
418ccae7af2SMauro Carvalho Chehab if (multi == 64)
419ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x11, tmp | 0x04);
420ccae7af2SMauro Carvalho Chehab else
421ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x11, tmp & 0xfb);
422ccae7af2SMauro Carvalho Chehab if (ret)
423ccae7af2SMauro Carvalho Chehab goto exit;
424ccae7af2SMauro Carvalho Chehab
425ccae7af2SMauro Carvalho Chehab /* VCO Calibration */
426ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x80);
427ccae7af2SMauro Carvalho Chehab if (!ret)
428ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x00);
429ccae7af2SMauro Carvalho Chehab
430ccae7af2SMauro Carvalho Chehab /* VCO Re-Calibration if needed */
431ccae7af2SMauro Carvalho Chehab if (!ret)
432ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x00);
433ccae7af2SMauro Carvalho Chehab
434ccae7af2SMauro Carvalho Chehab if (!ret) {
435ccae7af2SMauro Carvalho Chehab msleep(10);
436ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x0e, &tmp);
437ccae7af2SMauro Carvalho Chehab }
438ccae7af2SMauro Carvalho Chehab if (ret)
439ccae7af2SMauro Carvalho Chehab goto exit;
440ccae7af2SMauro Carvalho Chehab
441ccae7af2SMauro Carvalho Chehab /* vco selection */
442ccae7af2SMauro Carvalho Chehab tmp &= 0x3f;
443ccae7af2SMauro Carvalho Chehab
444ccae7af2SMauro Carvalho Chehab if (vco_select) {
445ccae7af2SMauro Carvalho Chehab if (tmp > 0x3c) {
446ccae7af2SMauro Carvalho Chehab reg[6] &= ~0x08;
447ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x06, reg[6]);
448ccae7af2SMauro Carvalho Chehab if (!ret)
449ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x80);
450ccae7af2SMauro Carvalho Chehab if (!ret)
451ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x00);
452ccae7af2SMauro Carvalho Chehab }
453ccae7af2SMauro Carvalho Chehab } else {
454ccae7af2SMauro Carvalho Chehab if (tmp < 0x02) {
455ccae7af2SMauro Carvalho Chehab reg[6] |= 0x08;
456ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x06, reg[6]);
457ccae7af2SMauro Carvalho Chehab if (!ret)
458ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x80);
459ccae7af2SMauro Carvalho Chehab if (!ret)
460ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x0e, 0x00);
461ccae7af2SMauro Carvalho Chehab }
462ccae7af2SMauro Carvalho Chehab }
463ccae7af2SMauro Carvalho Chehab
464ccae7af2SMauro Carvalho Chehab priv->frequency = p->frequency;
465ccae7af2SMauro Carvalho Chehab priv->bandwidth = p->bandwidth_hz;
466ccae7af2SMauro Carvalho Chehab
467ccae7af2SMauro Carvalho Chehab exit:
468ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
469ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
470ccae7af2SMauro Carvalho Chehab if (ret)
471ccae7af2SMauro Carvalho Chehab warn("%s: failed: %d", __func__, ret);
472ccae7af2SMauro Carvalho Chehab return ret;
473ccae7af2SMauro Carvalho Chehab }
474ccae7af2SMauro Carvalho Chehab
fc0013_get_frequency(struct dvb_frontend * fe,u32 * frequency)475ccae7af2SMauro Carvalho Chehab static int fc0013_get_frequency(struct dvb_frontend *fe, u32 *frequency)
476ccae7af2SMauro Carvalho Chehab {
477ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
478ccae7af2SMauro Carvalho Chehab *frequency = priv->frequency;
479ccae7af2SMauro Carvalho Chehab return 0;
480ccae7af2SMauro Carvalho Chehab }
481ccae7af2SMauro Carvalho Chehab
fc0013_get_if_frequency(struct dvb_frontend * fe,u32 * frequency)482ccae7af2SMauro Carvalho Chehab static int fc0013_get_if_frequency(struct dvb_frontend *fe, u32 *frequency)
483ccae7af2SMauro Carvalho Chehab {
484ccae7af2SMauro Carvalho Chehab /* always ? */
485ccae7af2SMauro Carvalho Chehab *frequency = 0;
486ccae7af2SMauro Carvalho Chehab return 0;
487ccae7af2SMauro Carvalho Chehab }
488ccae7af2SMauro Carvalho Chehab
fc0013_get_bandwidth(struct dvb_frontend * fe,u32 * bandwidth)489ccae7af2SMauro Carvalho Chehab static int fc0013_get_bandwidth(struct dvb_frontend *fe, u32 *bandwidth)
490ccae7af2SMauro Carvalho Chehab {
491ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
492ccae7af2SMauro Carvalho Chehab *bandwidth = priv->bandwidth;
493ccae7af2SMauro Carvalho Chehab return 0;
494ccae7af2SMauro Carvalho Chehab }
495ccae7af2SMauro Carvalho Chehab
496ccae7af2SMauro Carvalho Chehab #define INPUT_ADC_LEVEL -8
497ccae7af2SMauro Carvalho Chehab
fc0013_get_rf_strength(struct dvb_frontend * fe,u16 * strength)498ccae7af2SMauro Carvalho Chehab static int fc0013_get_rf_strength(struct dvb_frontend *fe, u16 *strength)
499ccae7af2SMauro Carvalho Chehab {
500ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = fe->tuner_priv;
501ccae7af2SMauro Carvalho Chehab int ret;
502ccae7af2SMauro Carvalho Chehab unsigned char tmp;
503ccae7af2SMauro Carvalho Chehab int int_temp, lna_gain, int_lna, tot_agc_gain, power;
504e5c50e13SColin Ian King static const int fc0013_lna_gain_table[] = {
505ccae7af2SMauro Carvalho Chehab /* low gain */
506ccae7af2SMauro Carvalho Chehab -63, -58, -99, -73,
507ccae7af2SMauro Carvalho Chehab -63, -65, -54, -60,
508ccae7af2SMauro Carvalho Chehab /* middle gain */
509ccae7af2SMauro Carvalho Chehab 71, 70, 68, 67,
510ccae7af2SMauro Carvalho Chehab 65, 63, 61, 58,
511ccae7af2SMauro Carvalho Chehab /* high gain */
512ccae7af2SMauro Carvalho Chehab 197, 191, 188, 186,
513ccae7af2SMauro Carvalho Chehab 184, 182, 181, 179,
514ccae7af2SMauro Carvalho Chehab };
515ccae7af2SMauro Carvalho Chehab
516ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
517ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 1); /* open I2C-gate */
518ccae7af2SMauro Carvalho Chehab
519ccae7af2SMauro Carvalho Chehab ret = fc0013_writereg(priv, 0x13, 0x00);
520ccae7af2SMauro Carvalho Chehab if (ret)
521ccae7af2SMauro Carvalho Chehab goto err;
522ccae7af2SMauro Carvalho Chehab
523ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x13, &tmp);
524ccae7af2SMauro Carvalho Chehab if (ret)
525ccae7af2SMauro Carvalho Chehab goto err;
526ccae7af2SMauro Carvalho Chehab int_temp = tmp;
527ccae7af2SMauro Carvalho Chehab
528ccae7af2SMauro Carvalho Chehab ret = fc0013_readreg(priv, 0x14, &tmp);
529ccae7af2SMauro Carvalho Chehab if (ret)
530ccae7af2SMauro Carvalho Chehab goto err;
531ccae7af2SMauro Carvalho Chehab lna_gain = tmp & 0x1f;
532ccae7af2SMauro Carvalho Chehab
533ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
534ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
535ccae7af2SMauro Carvalho Chehab
536ccae7af2SMauro Carvalho Chehab if (lna_gain < ARRAY_SIZE(fc0013_lna_gain_table)) {
537ccae7af2SMauro Carvalho Chehab int_lna = fc0013_lna_gain_table[lna_gain];
538ccae7af2SMauro Carvalho Chehab tot_agc_gain = (abs((int_temp >> 5) - 7) - 2 +
539ccae7af2SMauro Carvalho Chehab (int_temp & 0x1f)) * 2;
540ccae7af2SMauro Carvalho Chehab power = INPUT_ADC_LEVEL - tot_agc_gain - int_lna / 10;
541ccae7af2SMauro Carvalho Chehab
542ccae7af2SMauro Carvalho Chehab if (power >= 45)
543ccae7af2SMauro Carvalho Chehab *strength = 255; /* 100% */
544ccae7af2SMauro Carvalho Chehab else if (power < -95)
545ccae7af2SMauro Carvalho Chehab *strength = 0;
546ccae7af2SMauro Carvalho Chehab else
547ccae7af2SMauro Carvalho Chehab *strength = (power + 95) * 255 / 140;
548ccae7af2SMauro Carvalho Chehab
549ccae7af2SMauro Carvalho Chehab *strength |= *strength << 8;
550ccae7af2SMauro Carvalho Chehab } else {
551ccae7af2SMauro Carvalho Chehab ret = -1;
552ccae7af2SMauro Carvalho Chehab }
553ccae7af2SMauro Carvalho Chehab
554ccae7af2SMauro Carvalho Chehab goto exit;
555ccae7af2SMauro Carvalho Chehab
556ccae7af2SMauro Carvalho Chehab err:
557ccae7af2SMauro Carvalho Chehab if (fe->ops.i2c_gate_ctrl)
558ccae7af2SMauro Carvalho Chehab fe->ops.i2c_gate_ctrl(fe, 0); /* close I2C-gate */
559ccae7af2SMauro Carvalho Chehab exit:
560ccae7af2SMauro Carvalho Chehab if (ret)
561ccae7af2SMauro Carvalho Chehab warn("%s: failed: %d", __func__, ret);
562ccae7af2SMauro Carvalho Chehab return ret;
563ccae7af2SMauro Carvalho Chehab }
564ccae7af2SMauro Carvalho Chehab
565ccae7af2SMauro Carvalho Chehab static const struct dvb_tuner_ops fc0013_tuner_ops = {
566ccae7af2SMauro Carvalho Chehab .info = {
567ccae7af2SMauro Carvalho Chehab .name = "Fitipower FC0013",
568ccae7af2SMauro Carvalho Chehab
569a3f90c75SMauro Carvalho Chehab .frequency_min_hz = 37 * MHz, /* estimate */
570a3f90c75SMauro Carvalho Chehab .frequency_max_hz = 1680 * MHz, /* CHECK */
571ccae7af2SMauro Carvalho Chehab },
572ccae7af2SMauro Carvalho Chehab
573f2709c20SMauro Carvalho Chehab .release = fc0013_release,
574ccae7af2SMauro Carvalho Chehab
575ccae7af2SMauro Carvalho Chehab .init = fc0013_init,
576ccae7af2SMauro Carvalho Chehab .sleep = fc0013_sleep,
577ccae7af2SMauro Carvalho Chehab
578ccae7af2SMauro Carvalho Chehab .set_params = fc0013_set_params,
579ccae7af2SMauro Carvalho Chehab
580ccae7af2SMauro Carvalho Chehab .get_frequency = fc0013_get_frequency,
581ccae7af2SMauro Carvalho Chehab .get_if_frequency = fc0013_get_if_frequency,
582ccae7af2SMauro Carvalho Chehab .get_bandwidth = fc0013_get_bandwidth,
583ccae7af2SMauro Carvalho Chehab
584ccae7af2SMauro Carvalho Chehab .get_rf_strength = fc0013_get_rf_strength,
585ccae7af2SMauro Carvalho Chehab };
586ccae7af2SMauro Carvalho Chehab
fc0013_attach(struct dvb_frontend * fe,struct i2c_adapter * i2c,u8 i2c_address,int dual_master,enum fc001x_xtal_freq xtal_freq)587ccae7af2SMauro Carvalho Chehab struct dvb_frontend *fc0013_attach(struct dvb_frontend *fe,
588ccae7af2SMauro Carvalho Chehab struct i2c_adapter *i2c, u8 i2c_address, int dual_master,
589ccae7af2SMauro Carvalho Chehab enum fc001x_xtal_freq xtal_freq)
590ccae7af2SMauro Carvalho Chehab {
591ccae7af2SMauro Carvalho Chehab struct fc0013_priv *priv = NULL;
592ccae7af2SMauro Carvalho Chehab
593ccae7af2SMauro Carvalho Chehab priv = kzalloc(sizeof(struct fc0013_priv), GFP_KERNEL);
594ccae7af2SMauro Carvalho Chehab if (priv == NULL)
595ccae7af2SMauro Carvalho Chehab return NULL;
596ccae7af2SMauro Carvalho Chehab
597ccae7af2SMauro Carvalho Chehab priv->i2c = i2c;
598ccae7af2SMauro Carvalho Chehab priv->dual_master = dual_master;
599ccae7af2SMauro Carvalho Chehab priv->addr = i2c_address;
600ccae7af2SMauro Carvalho Chehab priv->xtal_freq = xtal_freq;
601ccae7af2SMauro Carvalho Chehab
602ccae7af2SMauro Carvalho Chehab info("Fitipower FC0013 successfully attached.");
603ccae7af2SMauro Carvalho Chehab
604ccae7af2SMauro Carvalho Chehab fe->tuner_priv = priv;
605ccae7af2SMauro Carvalho Chehab
606ccae7af2SMauro Carvalho Chehab memcpy(&fe->ops.tuner_ops, &fc0013_tuner_ops,
607ccae7af2SMauro Carvalho Chehab sizeof(struct dvb_tuner_ops));
608ccae7af2SMauro Carvalho Chehab
609ccae7af2SMauro Carvalho Chehab return fe;
610ccae7af2SMauro Carvalho Chehab }
611*86495af1SGreg Kroah-Hartman EXPORT_SYMBOL_GPL(fc0013_attach);
612ccae7af2SMauro Carvalho Chehab
613ccae7af2SMauro Carvalho Chehab MODULE_DESCRIPTION("Fitipower FC0013 silicon tuner driver");
614ccae7af2SMauro Carvalho Chehab MODULE_AUTHOR("Hans-Frieder Vogt <hfvogt@gmx.net>");
615ccae7af2SMauro Carvalho Chehab MODULE_LICENSE("GPL");
616ccae7af2SMauro Carvalho Chehab MODULE_VERSION("0.2");
617