132cf86f6SMauro Carvalho Chehab /*
232cf86f6SMauro Carvalho Chehab * Driver for Nuvoton Technology Corporation w83667hg/w83677hg-i CIR
332cf86f6SMauro Carvalho Chehab *
432cf86f6SMauro Carvalho Chehab * Copyright (C) 2010 Jarod Wilson <jarod@redhat.com>
532cf86f6SMauro Carvalho Chehab * Copyright (C) 2009 Nuvoton PS Team
632cf86f6SMauro Carvalho Chehab *
732cf86f6SMauro Carvalho Chehab * Special thanks to Nuvoton for providing hardware, spec sheets and
832cf86f6SMauro Carvalho Chehab * sample code upon which portions of this driver are based. Indirect
932cf86f6SMauro Carvalho Chehab * thanks also to Maxim Levitsky, whose ene_ir driver this driver is
1032cf86f6SMauro Carvalho Chehab * modeled after.
1132cf86f6SMauro Carvalho Chehab *
1232cf86f6SMauro Carvalho Chehab * This program is free software; you can redistribute it and/or
1332cf86f6SMauro Carvalho Chehab * modify it under the terms of the GNU General Public License as
1432cf86f6SMauro Carvalho Chehab * published by the Free Software Foundation; either version 2 of the
1532cf86f6SMauro Carvalho Chehab * License, or (at your option) any later version.
1632cf86f6SMauro Carvalho Chehab *
1732cf86f6SMauro Carvalho Chehab * This program is distributed in the hope that it will be useful, but
1832cf86f6SMauro Carvalho Chehab * WITHOUT ANY WARRANTY; without even the implied warranty of
1932cf86f6SMauro Carvalho Chehab * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
2032cf86f6SMauro Carvalho Chehab * General Public License for more details.
2132cf86f6SMauro Carvalho Chehab */
2232cf86f6SMauro Carvalho Chehab
23563cd5ceSJoe Perches #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24563cd5ceSJoe Perches
2532cf86f6SMauro Carvalho Chehab #include <linux/kernel.h>
2632cf86f6SMauro Carvalho Chehab #include <linux/module.h>
2732cf86f6SMauro Carvalho Chehab #include <linux/pnp.h>
2832cf86f6SMauro Carvalho Chehab #include <linux/io.h>
2932cf86f6SMauro Carvalho Chehab #include <linux/interrupt.h>
3032cf86f6SMauro Carvalho Chehab #include <linux/sched.h>
3132cf86f6SMauro Carvalho Chehab #include <linux/slab.h>
326bda9644SMauro Carvalho Chehab #include <media/rc-core.h>
3332cf86f6SMauro Carvalho Chehab #include <linux/pci_ids.h>
3432cf86f6SMauro Carvalho Chehab
3532cf86f6SMauro Carvalho Chehab #include "nuvoton-cir.h"
3632cf86f6SMauro Carvalho Chehab
37449c1fcdSHeiner Kallweit static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt);
38449c1fcdSHeiner Kallweit
39b5cf725cSHeiner Kallweit static const struct nvt_chip nvt_chips[] = {
40b5cf725cSHeiner Kallweit { "w83667hg", NVT_W83667HG },
41b5cf725cSHeiner Kallweit { "NCT6775F", NVT_6775F },
42b5cf725cSHeiner Kallweit { "NCT6776F", NVT_6776F },
43d0b528d5SHeiner Kallweit { "NCT6779D", NVT_6779D },
44b5cf725cSHeiner Kallweit };
45b5cf725cSHeiner Kallweit
nvt_get_dev(const struct nvt_dev * nvt)46b24ccccaSHeiner Kallweit static inline struct device *nvt_get_dev(const struct nvt_dev *nvt)
47b24ccccaSHeiner Kallweit {
48b24ccccaSHeiner Kallweit return nvt->rdev->dev.parent;
49b24ccccaSHeiner Kallweit }
50b24ccccaSHeiner Kallweit
is_w83667hg(struct nvt_dev * nvt)51b5cf725cSHeiner Kallweit static inline bool is_w83667hg(struct nvt_dev *nvt)
52b5cf725cSHeiner Kallweit {
53b5cf725cSHeiner Kallweit return nvt->chip_ver == NVT_W83667HG;
54b5cf725cSHeiner Kallweit }
55b5cf725cSHeiner Kallweit
5632cf86f6SMauro Carvalho Chehab /* write val to config reg */
nvt_cr_write(struct nvt_dev * nvt,u8 val,u8 reg)5732cf86f6SMauro Carvalho Chehab static inline void nvt_cr_write(struct nvt_dev *nvt, u8 val, u8 reg)
5832cf86f6SMauro Carvalho Chehab {
5932cf86f6SMauro Carvalho Chehab outb(reg, nvt->cr_efir);
6032cf86f6SMauro Carvalho Chehab outb(val, nvt->cr_efdr);
6132cf86f6SMauro Carvalho Chehab }
6232cf86f6SMauro Carvalho Chehab
6332cf86f6SMauro Carvalho Chehab /* read val from config reg */
nvt_cr_read(struct nvt_dev * nvt,u8 reg)6432cf86f6SMauro Carvalho Chehab static inline u8 nvt_cr_read(struct nvt_dev *nvt, u8 reg)
6532cf86f6SMauro Carvalho Chehab {
6632cf86f6SMauro Carvalho Chehab outb(reg, nvt->cr_efir);
6732cf86f6SMauro Carvalho Chehab return inb(nvt->cr_efdr);
6832cf86f6SMauro Carvalho Chehab }
6932cf86f6SMauro Carvalho Chehab
7032cf86f6SMauro Carvalho Chehab /* update config register bit without changing other bits */
nvt_set_reg_bit(struct nvt_dev * nvt,u8 val,u8 reg)7132cf86f6SMauro Carvalho Chehab static inline void nvt_set_reg_bit(struct nvt_dev *nvt, u8 val, u8 reg)
7232cf86f6SMauro Carvalho Chehab {
7332cf86f6SMauro Carvalho Chehab u8 tmp = nvt_cr_read(nvt, reg) | val;
7432cf86f6SMauro Carvalho Chehab nvt_cr_write(nvt, tmp, reg);
7532cf86f6SMauro Carvalho Chehab }
7632cf86f6SMauro Carvalho Chehab
7732cf86f6SMauro Carvalho Chehab /* enter extended function mode */
nvt_efm_enable(struct nvt_dev * nvt)783def9ad6SHeiner Kallweit static inline int nvt_efm_enable(struct nvt_dev *nvt)
7932cf86f6SMauro Carvalho Chehab {
803def9ad6SHeiner Kallweit if (!request_muxed_region(nvt->cr_efir, 2, NVT_DRIVER_NAME))
813def9ad6SHeiner Kallweit return -EBUSY;
823def9ad6SHeiner Kallweit
8332cf86f6SMauro Carvalho Chehab /* Enabling Extended Function Mode explicitly requires writing 2x */
8432cf86f6SMauro Carvalho Chehab outb(EFER_EFM_ENABLE, nvt->cr_efir);
8532cf86f6SMauro Carvalho Chehab outb(EFER_EFM_ENABLE, nvt->cr_efir);
863def9ad6SHeiner Kallweit
873def9ad6SHeiner Kallweit return 0;
8832cf86f6SMauro Carvalho Chehab }
8932cf86f6SMauro Carvalho Chehab
9032cf86f6SMauro Carvalho Chehab /* exit extended function mode */
nvt_efm_disable(struct nvt_dev * nvt)9132cf86f6SMauro Carvalho Chehab static inline void nvt_efm_disable(struct nvt_dev *nvt)
9232cf86f6SMauro Carvalho Chehab {
9332cf86f6SMauro Carvalho Chehab outb(EFER_EFM_DISABLE, nvt->cr_efir);
943def9ad6SHeiner Kallweit
953def9ad6SHeiner Kallweit release_region(nvt->cr_efir, 2);
9632cf86f6SMauro Carvalho Chehab }
9732cf86f6SMauro Carvalho Chehab
9832cf86f6SMauro Carvalho Chehab /*
9932cf86f6SMauro Carvalho Chehab * When you want to address a specific logical device, write its logical
10032cf86f6SMauro Carvalho Chehab * device number to CR_LOGICAL_DEV_SEL, then enable/disable by writing
10132cf86f6SMauro Carvalho Chehab * 0x1/0x0 respectively to CR_LOGICAL_DEV_EN.
10232cf86f6SMauro Carvalho Chehab */
nvt_select_logical_dev(struct nvt_dev * nvt,u8 ldev)10332cf86f6SMauro Carvalho Chehab static inline void nvt_select_logical_dev(struct nvt_dev *nvt, u8 ldev)
10432cf86f6SMauro Carvalho Chehab {
1057a89836eSHeiner Kallweit nvt_cr_write(nvt, ldev, CR_LOGICAL_DEV_SEL);
10632cf86f6SMauro Carvalho Chehab }
10732cf86f6SMauro Carvalho Chehab
1080890655cSHeiner Kallweit /* select and enable logical device with setting EFM mode*/
nvt_enable_logical_dev(struct nvt_dev * nvt,u8 ldev)1090890655cSHeiner Kallweit static inline void nvt_enable_logical_dev(struct nvt_dev *nvt, u8 ldev)
1100890655cSHeiner Kallweit {
1110890655cSHeiner Kallweit nvt_efm_enable(nvt);
1120890655cSHeiner Kallweit nvt_select_logical_dev(nvt, ldev);
1130890655cSHeiner Kallweit nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
1140890655cSHeiner Kallweit nvt_efm_disable(nvt);
1150890655cSHeiner Kallweit }
1160890655cSHeiner Kallweit
117a17ede9aSHeiner Kallweit /* select and disable logical device with setting EFM mode*/
nvt_disable_logical_dev(struct nvt_dev * nvt,u8 ldev)118a17ede9aSHeiner Kallweit static inline void nvt_disable_logical_dev(struct nvt_dev *nvt, u8 ldev)
119a17ede9aSHeiner Kallweit {
120a17ede9aSHeiner Kallweit nvt_efm_enable(nvt);
121a17ede9aSHeiner Kallweit nvt_select_logical_dev(nvt, ldev);
122a17ede9aSHeiner Kallweit nvt_cr_write(nvt, LOGICAL_DEV_DISABLE, CR_LOGICAL_DEV_EN);
123a17ede9aSHeiner Kallweit nvt_efm_disable(nvt);
124a17ede9aSHeiner Kallweit }
125a17ede9aSHeiner Kallweit
12632cf86f6SMauro Carvalho Chehab /* write val to cir config register */
nvt_cir_reg_write(struct nvt_dev * nvt,u8 val,u8 offset)12732cf86f6SMauro Carvalho Chehab static inline void nvt_cir_reg_write(struct nvt_dev *nvt, u8 val, u8 offset)
12832cf86f6SMauro Carvalho Chehab {
12932cf86f6SMauro Carvalho Chehab outb(val, nvt->cir_addr + offset);
13032cf86f6SMauro Carvalho Chehab }
13132cf86f6SMauro Carvalho Chehab
13232cf86f6SMauro Carvalho Chehab /* read val from cir config register */
nvt_cir_reg_read(struct nvt_dev * nvt,u8 offset)13332cf86f6SMauro Carvalho Chehab static u8 nvt_cir_reg_read(struct nvt_dev *nvt, u8 offset)
13432cf86f6SMauro Carvalho Chehab {
1357ac7b023SHeiner Kallweit return inb(nvt->cir_addr + offset);
13632cf86f6SMauro Carvalho Chehab }
13732cf86f6SMauro Carvalho Chehab
13832cf86f6SMauro Carvalho Chehab /* write val to cir wake register */
nvt_cir_wake_reg_write(struct nvt_dev * nvt,u8 val,u8 offset)13932cf86f6SMauro Carvalho Chehab static inline void nvt_cir_wake_reg_write(struct nvt_dev *nvt,
14032cf86f6SMauro Carvalho Chehab u8 val, u8 offset)
14132cf86f6SMauro Carvalho Chehab {
14232cf86f6SMauro Carvalho Chehab outb(val, nvt->cir_wake_addr + offset);
14332cf86f6SMauro Carvalho Chehab }
14432cf86f6SMauro Carvalho Chehab
14532cf86f6SMauro Carvalho Chehab /* read val from cir wake config register */
nvt_cir_wake_reg_read(struct nvt_dev * nvt,u8 offset)14632cf86f6SMauro Carvalho Chehab static u8 nvt_cir_wake_reg_read(struct nvt_dev *nvt, u8 offset)
14732cf86f6SMauro Carvalho Chehab {
1487ac7b023SHeiner Kallweit return inb(nvt->cir_wake_addr + offset);
14932cf86f6SMauro Carvalho Chehab }
15032cf86f6SMauro Carvalho Chehab
151fb16aaf5SHeiner Kallweit /* don't override io address if one is set already */
nvt_set_ioaddr(struct nvt_dev * nvt,unsigned long * ioaddr)152fb16aaf5SHeiner Kallweit static void nvt_set_ioaddr(struct nvt_dev *nvt, unsigned long *ioaddr)
153fb16aaf5SHeiner Kallweit {
154fb16aaf5SHeiner Kallweit unsigned long old_addr;
155fb16aaf5SHeiner Kallweit
156fb16aaf5SHeiner Kallweit old_addr = nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8;
157fb16aaf5SHeiner Kallweit old_addr |= nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO);
158fb16aaf5SHeiner Kallweit
159fb16aaf5SHeiner Kallweit if (old_addr)
160fb16aaf5SHeiner Kallweit *ioaddr = old_addr;
161fb16aaf5SHeiner Kallweit else {
162fb16aaf5SHeiner Kallweit nvt_cr_write(nvt, *ioaddr >> 8, CR_CIR_BASE_ADDR_HI);
163fb16aaf5SHeiner Kallweit nvt_cr_write(nvt, *ioaddr & 0xff, CR_CIR_BASE_ADDR_LO);
164fb16aaf5SHeiner Kallweit }
165fb16aaf5SHeiner Kallweit }
166fb16aaf5SHeiner Kallweit
nvt_write_wakeup_codes(struct rc_dev * dev,const u8 * wbuf,int count)16797c12974SAntti Seppälä static void nvt_write_wakeup_codes(struct rc_dev *dev,
16897c12974SAntti Seppälä const u8 *wbuf, int count)
16997c12974SAntti Seppälä {
17097c12974SAntti Seppälä u8 tolerance, config;
17197c12974SAntti Seppälä struct nvt_dev *nvt = dev->priv;
172c1305a40SHeiner Kallweit unsigned long flags;
17397c12974SAntti Seppälä int i;
17497c12974SAntti Seppälä
17597c12974SAntti Seppälä /* hardcode the tolerance to 10% */
17697c12974SAntti Seppälä tolerance = DIV_ROUND_UP(count, 10);
17797c12974SAntti Seppälä
178c1305a40SHeiner Kallweit spin_lock_irqsave(&nvt->lock, flags);
17997c12974SAntti Seppälä
18097c12974SAntti Seppälä nvt_clear_cir_wake_fifo(nvt);
18197c12974SAntti Seppälä nvt_cir_wake_reg_write(nvt, count, CIR_WAKE_FIFO_CMP_DEEP);
18297c12974SAntti Seppälä nvt_cir_wake_reg_write(nvt, tolerance, CIR_WAKE_FIFO_CMP_TOL);
18397c12974SAntti Seppälä
18497c12974SAntti Seppälä config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
18597c12974SAntti Seppälä
18697c12974SAntti Seppälä /* enable writes to wake fifo */
18797c12974SAntti Seppälä nvt_cir_wake_reg_write(nvt, config | CIR_WAKE_IRCON_MODE1,
18897c12974SAntti Seppälä CIR_WAKE_IRCON);
18997c12974SAntti Seppälä
19097c12974SAntti Seppälä if (count)
19197c12974SAntti Seppälä pr_info("Wake samples (%d) =", count);
19297c12974SAntti Seppälä else
19397c12974SAntti Seppälä pr_info("Wake sample fifo cleared");
19497c12974SAntti Seppälä
19597c12974SAntti Seppälä for (i = 0; i < count; i++)
19697c12974SAntti Seppälä nvt_cir_wake_reg_write(nvt, wbuf[i], CIR_WAKE_WR_FIFO_DATA);
19797c12974SAntti Seppälä
19897c12974SAntti Seppälä nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
19997c12974SAntti Seppälä
200c1305a40SHeiner Kallweit spin_unlock_irqrestore(&nvt->lock, flags);
20197c12974SAntti Seppälä }
20297c12974SAntti Seppälä
wakeup_data_show(struct device * dev,struct device_attribute * attr,char * buf)20302212001SHeiner Kallweit static ssize_t wakeup_data_show(struct device *dev,
20402212001SHeiner Kallweit struct device_attribute *attr,
20502212001SHeiner Kallweit char *buf)
206449c1fcdSHeiner Kallweit {
207449c1fcdSHeiner Kallweit struct rc_dev *rc_dev = to_rc_dev(dev);
208449c1fcdSHeiner Kallweit struct nvt_dev *nvt = rc_dev->priv;
20902212001SHeiner Kallweit int fifo_len, duration;
210449c1fcdSHeiner Kallweit unsigned long flags;
21102212001SHeiner Kallweit ssize_t buf_len = 0;
212449c1fcdSHeiner Kallweit int i;
213449c1fcdSHeiner Kallweit
21473d4576dSHeiner Kallweit spin_lock_irqsave(&nvt->lock, flags);
215449c1fcdSHeiner Kallweit
216449c1fcdSHeiner Kallweit fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
21702212001SHeiner Kallweit fifo_len = min(fifo_len, WAKEUP_MAX_SIZE);
218449c1fcdSHeiner Kallweit
219449c1fcdSHeiner Kallweit /* go to first element to be read */
22002212001SHeiner Kallweit while (nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX))
221449c1fcdSHeiner Kallweit nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
222449c1fcdSHeiner Kallweit
22302212001SHeiner Kallweit for (i = 0; i < fifo_len; i++) {
22402212001SHeiner Kallweit duration = nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY);
22502212001SHeiner Kallweit duration = (duration & BUF_LEN_MASK) * SAMPLE_PERIOD;
2264345e2e5STakashi Iwai buf_len += scnprintf(buf + buf_len, PAGE_SIZE - buf_len,
22702212001SHeiner Kallweit "%d ", duration);
22802212001SHeiner Kallweit }
2294345e2e5STakashi Iwai buf_len += scnprintf(buf + buf_len, PAGE_SIZE - buf_len, "\n");
230449c1fcdSHeiner Kallweit
23173d4576dSHeiner Kallweit spin_unlock_irqrestore(&nvt->lock, flags);
232449c1fcdSHeiner Kallweit
23302212001SHeiner Kallweit return buf_len;
234449c1fcdSHeiner Kallweit }
235449c1fcdSHeiner Kallweit
wakeup_data_store(struct device * dev,struct device_attribute * attr,const char * buf,size_t len)23602212001SHeiner Kallweit static ssize_t wakeup_data_store(struct device *dev,
23702212001SHeiner Kallweit struct device_attribute *attr,
23802212001SHeiner Kallweit const char *buf, size_t len)
239449c1fcdSHeiner Kallweit {
240449c1fcdSHeiner Kallweit struct rc_dev *rc_dev = to_rc_dev(dev);
24197c12974SAntti Seppälä u8 wake_buf[WAKEUP_MAX_SIZE];
24202212001SHeiner Kallweit char **argv;
24302212001SHeiner Kallweit int i, count;
24402212001SHeiner Kallweit unsigned int val;
24502212001SHeiner Kallweit ssize_t ret;
246449c1fcdSHeiner Kallweit
24702212001SHeiner Kallweit argv = argv_split(GFP_KERNEL, buf, &count);
24802212001SHeiner Kallweit if (!argv)
24902212001SHeiner Kallweit return -ENOMEM;
25002212001SHeiner Kallweit if (!count || count > WAKEUP_MAX_SIZE) {
25102212001SHeiner Kallweit ret = -EINVAL;
25202212001SHeiner Kallweit goto out;
25302212001SHeiner Kallweit }
25402212001SHeiner Kallweit
25502212001SHeiner Kallweit for (i = 0; i < count; i++) {
25602212001SHeiner Kallweit ret = kstrtouint(argv[i], 10, &val);
25702212001SHeiner Kallweit if (ret)
25802212001SHeiner Kallweit goto out;
25902212001SHeiner Kallweit val = DIV_ROUND_CLOSEST(val, SAMPLE_PERIOD);
26002212001SHeiner Kallweit if (!val || val > 0x7f) {
26102212001SHeiner Kallweit ret = -EINVAL;
26202212001SHeiner Kallweit goto out;
26302212001SHeiner Kallweit }
26402212001SHeiner Kallweit wake_buf[i] = val;
26502212001SHeiner Kallweit /* sequence must start with a pulse */
26602212001SHeiner Kallweit if (i % 2 == 0)
26702212001SHeiner Kallweit wake_buf[i] |= BUF_PULSE_BIT;
26802212001SHeiner Kallweit }
269449c1fcdSHeiner Kallweit
27097c12974SAntti Seppälä nvt_write_wakeup_codes(rc_dev, wake_buf, count);
271449c1fcdSHeiner Kallweit
27202212001SHeiner Kallweit ret = len;
27302212001SHeiner Kallweit out:
27402212001SHeiner Kallweit argv_free(argv);
27502212001SHeiner Kallweit return ret;
276449c1fcdSHeiner Kallweit }
27702212001SHeiner Kallweit static DEVICE_ATTR_RW(wakeup_data);
278449c1fcdSHeiner Kallweit
27932cf86f6SMauro Carvalho Chehab /* dump current cir register contents */
cir_dump_regs(struct nvt_dev * nvt)28032cf86f6SMauro Carvalho Chehab static void cir_dump_regs(struct nvt_dev *nvt)
28132cf86f6SMauro Carvalho Chehab {
28232cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
28332cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
28432cf86f6SMauro Carvalho Chehab
285563cd5ceSJoe Perches pr_info("%s: Dump CIR logical device registers:\n", NVT_DRIVER_NAME);
286563cd5ceSJoe Perches pr_info(" * CR CIR ACTIVE : 0x%x\n",
28732cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
288563cd5ceSJoe Perches pr_info(" * CR CIR BASE ADDR: 0x%x\n",
28932cf86f6SMauro Carvalho Chehab (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
29032cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
291563cd5ceSJoe Perches pr_info(" * CR CIR IRQ NUM: 0x%x\n",
29232cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
29332cf86f6SMauro Carvalho Chehab
29432cf86f6SMauro Carvalho Chehab nvt_efm_disable(nvt);
29532cf86f6SMauro Carvalho Chehab
296563cd5ceSJoe Perches pr_info("%s: Dump CIR registers:\n", NVT_DRIVER_NAME);
297563cd5ceSJoe Perches pr_info(" * IRCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRCON));
298563cd5ceSJoe Perches pr_info(" * IRSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRSTS));
299563cd5ceSJoe Perches pr_info(" * IREN: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IREN));
300563cd5ceSJoe Perches pr_info(" * RXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_RXFCONT));
301563cd5ceSJoe Perches pr_info(" * CP: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CP));
302563cd5ceSJoe Perches pr_info(" * CC: 0x%x\n", nvt_cir_reg_read(nvt, CIR_CC));
303563cd5ceSJoe Perches pr_info(" * SLCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCH));
304563cd5ceSJoe Perches pr_info(" * SLCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SLCL));
305563cd5ceSJoe Perches pr_info(" * FIFOCON: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FIFOCON));
306563cd5ceSJoe Perches pr_info(" * IRFIFOSTS: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFIFOSTS));
307563cd5ceSJoe Perches pr_info(" * SRXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_SRXFIFO));
308563cd5ceSJoe Perches pr_info(" * TXFCONT: 0x%x\n", nvt_cir_reg_read(nvt, CIR_TXFCONT));
309563cd5ceSJoe Perches pr_info(" * STXFIFO: 0x%x\n", nvt_cir_reg_read(nvt, CIR_STXFIFO));
310563cd5ceSJoe Perches pr_info(" * FCCH: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCH));
311563cd5ceSJoe Perches pr_info(" * FCCL: 0x%x\n", nvt_cir_reg_read(nvt, CIR_FCCL));
312563cd5ceSJoe Perches pr_info(" * IRFSM: 0x%x\n", nvt_cir_reg_read(nvt, CIR_IRFSM));
31332cf86f6SMauro Carvalho Chehab }
31432cf86f6SMauro Carvalho Chehab
31532cf86f6SMauro Carvalho Chehab /* dump current cir wake register contents */
cir_wake_dump_regs(struct nvt_dev * nvt)31632cf86f6SMauro Carvalho Chehab static void cir_wake_dump_regs(struct nvt_dev *nvt)
31732cf86f6SMauro Carvalho Chehab {
31832cf86f6SMauro Carvalho Chehab u8 i, fifo_len;
31932cf86f6SMauro Carvalho Chehab
32032cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
32132cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
32232cf86f6SMauro Carvalho Chehab
323563cd5ceSJoe Perches pr_info("%s: Dump CIR WAKE logical device registers:\n",
32432cf86f6SMauro Carvalho Chehab NVT_DRIVER_NAME);
325563cd5ceSJoe Perches pr_info(" * CR CIR WAKE ACTIVE : 0x%x\n",
32632cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_LOGICAL_DEV_EN));
327563cd5ceSJoe Perches pr_info(" * CR CIR WAKE BASE ADDR: 0x%x\n",
32832cf86f6SMauro Carvalho Chehab (nvt_cr_read(nvt, CR_CIR_BASE_ADDR_HI) << 8) |
32932cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_CIR_BASE_ADDR_LO));
330563cd5ceSJoe Perches pr_info(" * CR CIR WAKE IRQ NUM: 0x%x\n",
33132cf86f6SMauro Carvalho Chehab nvt_cr_read(nvt, CR_CIR_IRQ_RSRC));
33232cf86f6SMauro Carvalho Chehab
33332cf86f6SMauro Carvalho Chehab nvt_efm_disable(nvt);
33432cf86f6SMauro Carvalho Chehab
335563cd5ceSJoe Perches pr_info("%s: Dump CIR WAKE registers\n", NVT_DRIVER_NAME);
336563cd5ceSJoe Perches pr_info(" * IRCON: 0x%x\n",
33732cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON));
338563cd5ceSJoe Perches pr_info(" * IRSTS: 0x%x\n",
33932cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRSTS));
340563cd5ceSJoe Perches pr_info(" * IREN: 0x%x\n",
34132cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_IREN));
342563cd5ceSJoe Perches pr_info(" * FIFO CMP DEEP: 0x%x\n",
34332cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_DEEP));
344563cd5ceSJoe Perches pr_info(" * FIFO CMP TOL: 0x%x\n",
34532cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_CMP_TOL));
346563cd5ceSJoe Perches pr_info(" * FIFO COUNT: 0x%x\n",
34732cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT));
348563cd5ceSJoe Perches pr_info(" * SLCH: 0x%x\n",
34932cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCH));
350563cd5ceSJoe Perches pr_info(" * SLCL: 0x%x\n",
35132cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_SLCL));
352563cd5ceSJoe Perches pr_info(" * FIFOCON: 0x%x\n",
35332cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON));
354563cd5ceSJoe Perches pr_info(" * SRXFSTS: 0x%x\n",
35532cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_SRXFSTS));
356563cd5ceSJoe Perches pr_info(" * SAMPLE RX FIFO: 0x%x\n",
35732cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_SAMPLE_RX_FIFO));
358563cd5ceSJoe Perches pr_info(" * WR FIFO DATA: 0x%x\n",
35932cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_WR_FIFO_DATA));
360563cd5ceSJoe Perches pr_info(" * RD FIFO ONLY: 0x%x\n",
36132cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
362563cd5ceSJoe Perches pr_info(" * RD FIFO ONLY IDX: 0x%x\n",
36332cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY_IDX));
364563cd5ceSJoe Perches pr_info(" * FIFO IGNORE: 0x%x\n",
36532cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_IGNORE));
366563cd5ceSJoe Perches pr_info(" * IRFSM: 0x%x\n",
36732cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRFSM));
36832cf86f6SMauro Carvalho Chehab
36932cf86f6SMauro Carvalho Chehab fifo_len = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFO_COUNT);
370563cd5ceSJoe Perches pr_info("%s: Dump CIR WAKE FIFO (len %d)\n", NVT_DRIVER_NAME, fifo_len);
371563cd5ceSJoe Perches pr_info("* Contents =");
37232cf86f6SMauro Carvalho Chehab for (i = 0; i < fifo_len; i++)
373563cd5ceSJoe Perches pr_cont(" %02x",
37432cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_read(nvt, CIR_WAKE_RD_FIFO_ONLY));
375563cd5ceSJoe Perches pr_cont("\n");
37632cf86f6SMauro Carvalho Chehab }
37732cf86f6SMauro Carvalho Chehab
nvt_find_chip(struct nvt_dev * nvt,int id)378b5cf725cSHeiner Kallweit static inline const char *nvt_find_chip(struct nvt_dev *nvt, int id)
379b5cf725cSHeiner Kallweit {
380b5cf725cSHeiner Kallweit int i;
381b5cf725cSHeiner Kallweit
382b5cf725cSHeiner Kallweit for (i = 0; i < ARRAY_SIZE(nvt_chips); i++)
383b5cf725cSHeiner Kallweit if ((id & SIO_ID_MASK) == nvt_chips[i].chip_ver) {
384b5cf725cSHeiner Kallweit nvt->chip_ver = nvt_chips[i].chip_ver;
385b5cf725cSHeiner Kallweit return nvt_chips[i].name;
386b5cf725cSHeiner Kallweit }
387b5cf725cSHeiner Kallweit
388b5cf725cSHeiner Kallweit return NULL;
389b5cf725cSHeiner Kallweit }
390b5cf725cSHeiner Kallweit
391b5cf725cSHeiner Kallweit
39232cf86f6SMauro Carvalho Chehab /* detect hardware features */
nvt_hw_detect(struct nvt_dev * nvt)3933f1321cbSHeiner Kallweit static int nvt_hw_detect(struct nvt_dev *nvt)
39432cf86f6SMauro Carvalho Chehab {
395b24ccccaSHeiner Kallweit struct device *dev = nvt_get_dev(nvt);
396b5cf725cSHeiner Kallweit const char *chip_name;
397b5cf725cSHeiner Kallweit int chip_id;
39832cf86f6SMauro Carvalho Chehab
39932cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
40032cf86f6SMauro Carvalho Chehab
40132cf86f6SMauro Carvalho Chehab /* Check if we're wired for the alternate EFER setup */
402b5cf725cSHeiner Kallweit nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
403b5cf725cSHeiner Kallweit if (nvt->chip_major == 0xff) {
4045cac1f67SHeiner Kallweit nvt_efm_disable(nvt);
40532cf86f6SMauro Carvalho Chehab nvt->cr_efir = CR_EFIR2;
40632cf86f6SMauro Carvalho Chehab nvt->cr_efdr = CR_EFDR2;
40732cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
408b5cf725cSHeiner Kallweit nvt->chip_major = nvt_cr_read(nvt, CR_CHIP_ID_HI);
40932cf86f6SMauro Carvalho Chehab }
410b5cf725cSHeiner Kallweit nvt->chip_minor = nvt_cr_read(nvt, CR_CHIP_ID_LO);
41132cf86f6SMauro Carvalho Chehab
4123f1321cbSHeiner Kallweit nvt_efm_disable(nvt);
4133f1321cbSHeiner Kallweit
414b5cf725cSHeiner Kallweit chip_id = nvt->chip_major << 8 | nvt->chip_minor;
4153f1321cbSHeiner Kallweit if (chip_id == NVT_INVALID) {
416b24ccccaSHeiner Kallweit dev_err(dev, "No device found on either EFM port\n");
4173f1321cbSHeiner Kallweit return -ENODEV;
4183f1321cbSHeiner Kallweit }
4193f1321cbSHeiner Kallweit
420b5cf725cSHeiner Kallweit chip_name = nvt_find_chip(nvt, chip_id);
42132cf86f6SMauro Carvalho Chehab
422362d3a3aSJarod Wilson /* warn, but still let the driver load, if we don't know this chip */
423b5cf725cSHeiner Kallweit if (!chip_name)
424b24ccccaSHeiner Kallweit dev_warn(dev,
425b5cf725cSHeiner Kallweit "unknown chip, id: 0x%02x 0x%02x, it may not work...",
426b5cf725cSHeiner Kallweit nvt->chip_major, nvt->chip_minor);
427362d3a3aSJarod Wilson else
428b24ccccaSHeiner Kallweit dev_info(dev, "found %s or compatible: chip id: 0x%02x 0x%02x",
429b5cf725cSHeiner Kallweit chip_name, nvt->chip_major, nvt->chip_minor);
430362d3a3aSJarod Wilson
4313f1321cbSHeiner Kallweit return 0;
43232cf86f6SMauro Carvalho Chehab }
43332cf86f6SMauro Carvalho Chehab
nvt_cir_ldev_init(struct nvt_dev * nvt)43432cf86f6SMauro Carvalho Chehab static void nvt_cir_ldev_init(struct nvt_dev *nvt)
43532cf86f6SMauro Carvalho Chehab {
43639381d4fSJarod Wilson u8 val, psreg, psmask, psval;
43732cf86f6SMauro Carvalho Chehab
438b5cf725cSHeiner Kallweit if (is_w83667hg(nvt)) {
43939381d4fSJarod Wilson psreg = CR_MULTIFUNC_PIN_SEL;
44039381d4fSJarod Wilson psmask = MULTIFUNC_PIN_SEL_MASK;
44139381d4fSJarod Wilson psval = MULTIFUNC_ENABLE_CIR | MULTIFUNC_ENABLE_CIRWB;
44239381d4fSJarod Wilson } else {
44339381d4fSJarod Wilson psreg = CR_OUTPUT_PIN_SEL;
44439381d4fSJarod Wilson psmask = OUTPUT_PIN_SEL_MASK;
44539381d4fSJarod Wilson psval = OUTPUT_ENABLE_CIR | OUTPUT_ENABLE_CIRWB;
44639381d4fSJarod Wilson }
44739381d4fSJarod Wilson
44839381d4fSJarod Wilson /* output pin selection: enable CIR, with WB sensor enabled */
44939381d4fSJarod Wilson val = nvt_cr_read(nvt, psreg);
45039381d4fSJarod Wilson val &= psmask;
45139381d4fSJarod Wilson val |= psval;
45239381d4fSJarod Wilson nvt_cr_write(nvt, val, psreg);
45332cf86f6SMauro Carvalho Chehab
454ccca00d6SHeiner Kallweit /* Select CIR logical device */
45532cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR);
45632cf86f6SMauro Carvalho Chehab
457fb16aaf5SHeiner Kallweit nvt_set_ioaddr(nvt, &nvt->cir_addr);
45832cf86f6SMauro Carvalho Chehab
45932cf86f6SMauro Carvalho Chehab nvt_cr_write(nvt, nvt->cir_irq, CR_CIR_IRQ_RSRC);
46032cf86f6SMauro Carvalho Chehab
46132cf86f6SMauro Carvalho Chehab nvt_dbg("CIR initialized, base io port address: 0x%lx, irq: %d",
46232cf86f6SMauro Carvalho Chehab nvt->cir_addr, nvt->cir_irq);
46332cf86f6SMauro Carvalho Chehab }
46432cf86f6SMauro Carvalho Chehab
nvt_cir_wake_ldev_init(struct nvt_dev * nvt)46532cf86f6SMauro Carvalho Chehab static void nvt_cir_wake_ldev_init(struct nvt_dev *nvt)
46632cf86f6SMauro Carvalho Chehab {
467ccca00d6SHeiner Kallweit /* Select ACPI logical device and anable it */
46832cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
46932cf86f6SMauro Carvalho Chehab nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
47032cf86f6SMauro Carvalho Chehab
47132cf86f6SMauro Carvalho Chehab /* Enable CIR Wake via PSOUT# (Pin60) */
47232cf86f6SMauro Carvalho Chehab nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
47332cf86f6SMauro Carvalho Chehab
47432cf86f6SMauro Carvalho Chehab /* enable pme interrupt of cir wakeup event */
47532cf86f6SMauro Carvalho Chehab nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
47632cf86f6SMauro Carvalho Chehab
477ccca00d6SHeiner Kallweit /* Select CIR Wake logical device */
47832cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
47932cf86f6SMauro Carvalho Chehab
480fb16aaf5SHeiner Kallweit nvt_set_ioaddr(nvt, &nvt->cir_wake_addr);
48132cf86f6SMauro Carvalho Chehab
482cb48b369SHeiner Kallweit nvt_dbg("CIR Wake initialized, base io port address: 0x%lx",
483cb48b369SHeiner Kallweit nvt->cir_wake_addr);
48432cf86f6SMauro Carvalho Chehab }
48532cf86f6SMauro Carvalho Chehab
48632cf86f6SMauro Carvalho Chehab /* clear out the hardware's cir rx fifo */
nvt_clear_cir_fifo(struct nvt_dev * nvt)48732cf86f6SMauro Carvalho Chehab static void nvt_clear_cir_fifo(struct nvt_dev *nvt)
48832cf86f6SMauro Carvalho Chehab {
4897ac7b023SHeiner Kallweit u8 val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
49032cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, val | CIR_FIFOCON_RXFIFOCLR, CIR_FIFOCON);
49132cf86f6SMauro Carvalho Chehab }
49232cf86f6SMauro Carvalho Chehab
49332cf86f6SMauro Carvalho Chehab /* clear out the hardware's cir wake rx fifo */
nvt_clear_cir_wake_fifo(struct nvt_dev * nvt)49432cf86f6SMauro Carvalho Chehab static void nvt_clear_cir_wake_fifo(struct nvt_dev *nvt)
49532cf86f6SMauro Carvalho Chehab {
496e1a7d981SHeiner Kallweit u8 val, config;
497e1a7d981SHeiner Kallweit
498e1a7d981SHeiner Kallweit config = nvt_cir_wake_reg_read(nvt, CIR_WAKE_IRCON);
499e1a7d981SHeiner Kallweit
500e1a7d981SHeiner Kallweit /* clearing wake fifo works in learning mode only */
501e1a7d981SHeiner Kallweit nvt_cir_wake_reg_write(nvt, config & ~CIR_WAKE_IRCON_MODE0,
502e1a7d981SHeiner Kallweit CIR_WAKE_IRCON);
50332cf86f6SMauro Carvalho Chehab
50432cf86f6SMauro Carvalho Chehab val = nvt_cir_wake_reg_read(nvt, CIR_WAKE_FIFOCON);
50532cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_write(nvt, val | CIR_WAKE_FIFOCON_RXFIFOCLR,
50632cf86f6SMauro Carvalho Chehab CIR_WAKE_FIFOCON);
507e1a7d981SHeiner Kallweit
508e1a7d981SHeiner Kallweit nvt_cir_wake_reg_write(nvt, config, CIR_WAKE_IRCON);
50932cf86f6SMauro Carvalho Chehab }
51032cf86f6SMauro Carvalho Chehab
51132cf86f6SMauro Carvalho Chehab /* clear out the hardware's cir tx fifo */
nvt_clear_tx_fifo(struct nvt_dev * nvt)51232cf86f6SMauro Carvalho Chehab static void nvt_clear_tx_fifo(struct nvt_dev *nvt)
51332cf86f6SMauro Carvalho Chehab {
51432cf86f6SMauro Carvalho Chehab u8 val;
51532cf86f6SMauro Carvalho Chehab
51632cf86f6SMauro Carvalho Chehab val = nvt_cir_reg_read(nvt, CIR_FIFOCON);
51732cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, val | CIR_FIFOCON_TXFIFOCLR, CIR_FIFOCON);
51832cf86f6SMauro Carvalho Chehab }
51932cf86f6SMauro Carvalho Chehab
52032cf86f6SMauro Carvalho Chehab /* enable RX Trigger Level Reach and Packet End interrupts */
nvt_set_cir_iren(struct nvt_dev * nvt)52132cf86f6SMauro Carvalho Chehab static void nvt_set_cir_iren(struct nvt_dev *nvt)
52232cf86f6SMauro Carvalho Chehab {
52332cf86f6SMauro Carvalho Chehab u8 iren;
52432cf86f6SMauro Carvalho Chehab
525398d9da8SHeiner Kallweit iren = CIR_IREN_RTR | CIR_IREN_PE | CIR_IREN_RFO;
52632cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, iren, CIR_IREN);
52732cf86f6SMauro Carvalho Chehab }
52832cf86f6SMauro Carvalho Chehab
nvt_cir_regs_init(struct nvt_dev * nvt)52932cf86f6SMauro Carvalho Chehab static void nvt_cir_regs_init(struct nvt_dev *nvt)
53032cf86f6SMauro Carvalho Chehab {
531d24e56f6SMichał Winiarski nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
532d24e56f6SMichał Winiarski
53332cf86f6SMauro Carvalho Chehab /* set sample limit count (PE interrupt raised when reached) */
53432cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT >> 8, CIR_SLCH);
53532cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, CIR_RX_LIMIT_COUNT & 0xff, CIR_SLCL);
53632cf86f6SMauro Carvalho Chehab
53732cf86f6SMauro Carvalho Chehab /* set fifo irq trigger levels */
53832cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, CIR_FIFOCON_TX_TRIGGER_LEV |
53932cf86f6SMauro Carvalho Chehab CIR_FIFOCON_RX_TRIGGER_LEV, CIR_FIFOCON);
54032cf86f6SMauro Carvalho Chehab
54132cf86f6SMauro Carvalho Chehab /* clear hardware rx and tx fifos */
54232cf86f6SMauro Carvalho Chehab nvt_clear_cir_fifo(nvt);
54332cf86f6SMauro Carvalho Chehab nvt_clear_tx_fifo(nvt);
544d24e56f6SMichał Winiarski
545d24e56f6SMichał Winiarski nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
54632cf86f6SMauro Carvalho Chehab }
54732cf86f6SMauro Carvalho Chehab
nvt_cir_wake_regs_init(struct nvt_dev * nvt)54832cf86f6SMauro Carvalho Chehab static void nvt_cir_wake_regs_init(struct nvt_dev *nvt)
54932cf86f6SMauro Carvalho Chehab {
550d24e56f6SMichał Winiarski nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
551d24e56f6SMichał Winiarski
55232cf86f6SMauro Carvalho Chehab /*
553594ccee6SHeiner Kallweit * Disable RX, set specific carrier on = low, off = high,
554594ccee6SHeiner Kallweit * and sample period (currently 50us)
55532cf86f6SMauro Carvalho Chehab */
556594ccee6SHeiner Kallweit nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 |
55732cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
55832cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
55932cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON);
56032cf86f6SMauro Carvalho Chehab
56132cf86f6SMauro Carvalho Chehab /* clear any and all stray interrupts */
56232cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
56332cf86f6SMauro Carvalho Chehab }
56432cf86f6SMauro Carvalho Chehab
nvt_enable_wake(struct nvt_dev * nvt)56532cf86f6SMauro Carvalho Chehab static void nvt_enable_wake(struct nvt_dev *nvt)
56632cf86f6SMauro Carvalho Chehab {
567b883af30SHeiner Kallweit unsigned long flags;
568b883af30SHeiner Kallweit
56932cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
57032cf86f6SMauro Carvalho Chehab
57132cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_ACPI);
57232cf86f6SMauro Carvalho Chehab nvt_set_reg_bit(nvt, CIR_WAKE_ENABLE_BIT, CR_ACPI_CIR_WAKE);
57332cf86f6SMauro Carvalho Chehab nvt_set_reg_bit(nvt, PME_INTR_CIR_PASS_BIT, CR_ACPI_IRQ_EVENTS2);
57432cf86f6SMauro Carvalho Chehab
57532cf86f6SMauro Carvalho Chehab nvt_select_logical_dev(nvt, LOGICAL_DEV_CIR_WAKE);
57632cf86f6SMauro Carvalho Chehab nvt_cr_write(nvt, LOGICAL_DEV_ENABLE, CR_LOGICAL_DEV_EN);
57732cf86f6SMauro Carvalho Chehab
57832cf86f6SMauro Carvalho Chehab nvt_efm_disable(nvt);
57932cf86f6SMauro Carvalho Chehab
58073d4576dSHeiner Kallweit spin_lock_irqsave(&nvt->lock, flags);
581b883af30SHeiner Kallweit
58232cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_write(nvt, CIR_WAKE_IRCON_MODE0 | CIR_WAKE_IRCON_RXEN |
58332cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON_R | CIR_WAKE_IRCON_RXINV |
58432cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON_SAMPLE_PERIOD_SEL,
58532cf86f6SMauro Carvalho Chehab CIR_WAKE_IRCON);
58632cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_write(nvt, 0xff, CIR_WAKE_IRSTS);
58732cf86f6SMauro Carvalho Chehab nvt_cir_wake_reg_write(nvt, 0, CIR_WAKE_IREN);
588b883af30SHeiner Kallweit
58973d4576dSHeiner Kallweit spin_unlock_irqrestore(&nvt->lock, flags);
59032cf86f6SMauro Carvalho Chehab }
59132cf86f6SMauro Carvalho Chehab
592230dc94aSMauro Carvalho Chehab #if 0 /* Currently unused */
59373d4576dSHeiner Kallweit /* rx carrier detect only works in learning mode, must be called w/lock */
59432cf86f6SMauro Carvalho Chehab static u32 nvt_rx_carrier_detect(struct nvt_dev *nvt)
59532cf86f6SMauro Carvalho Chehab {
59632cf86f6SMauro Carvalho Chehab u32 count, carrier, duration = 0;
59732cf86f6SMauro Carvalho Chehab int i;
59832cf86f6SMauro Carvalho Chehab
59932cf86f6SMauro Carvalho Chehab count = nvt_cir_reg_read(nvt, CIR_FCCL) |
60032cf86f6SMauro Carvalho Chehab nvt_cir_reg_read(nvt, CIR_FCCH) << 8;
60132cf86f6SMauro Carvalho Chehab
60232cf86f6SMauro Carvalho Chehab for (i = 0; i < nvt->pkts; i++) {
60332cf86f6SMauro Carvalho Chehab if (nvt->buf[i] & BUF_PULSE_BIT)
60432cf86f6SMauro Carvalho Chehab duration += nvt->buf[i] & BUF_LEN_MASK;
60532cf86f6SMauro Carvalho Chehab }
60632cf86f6SMauro Carvalho Chehab
60732cf86f6SMauro Carvalho Chehab duration *= SAMPLE_PERIOD;
60832cf86f6SMauro Carvalho Chehab
60932cf86f6SMauro Carvalho Chehab if (!count || !duration) {
610b24ccccaSHeiner Kallweit dev_notice(nvt_get_dev(nvt),
611211477feSHeiner Kallweit "Unable to determine carrier! (c:%u, d:%u)",
61232cf86f6SMauro Carvalho Chehab count, duration);
61332cf86f6SMauro Carvalho Chehab return 0;
61432cf86f6SMauro Carvalho Chehab }
61532cf86f6SMauro Carvalho Chehab
616b4608faeSJarod Wilson carrier = MS_TO_NS(count) / duration;
61732cf86f6SMauro Carvalho Chehab
61832cf86f6SMauro Carvalho Chehab if ((carrier > MAX_CARRIER) || (carrier < MIN_CARRIER))
61932cf86f6SMauro Carvalho Chehab nvt_dbg("WTF? Carrier frequency out of range!");
62032cf86f6SMauro Carvalho Chehab
62132cf86f6SMauro Carvalho Chehab nvt_dbg("Carrier frequency: %u (count %u, duration %u)",
62232cf86f6SMauro Carvalho Chehab carrier, count, duration);
62332cf86f6SMauro Carvalho Chehab
62432cf86f6SMauro Carvalho Chehab return carrier;
62532cf86f6SMauro Carvalho Chehab }
626230dc94aSMauro Carvalho Chehab #endif
62732cf86f6SMauro Carvalho Chehab
nvt_ir_raw_set_wakeup_filter(struct rc_dev * dev,struct rc_scancode_filter * sc_filter)62897c12974SAntti Seppälä static int nvt_ir_raw_set_wakeup_filter(struct rc_dev *dev,
62997c12974SAntti Seppälä struct rc_scancode_filter *sc_filter)
63097c12974SAntti Seppälä {
63197c12974SAntti Seppälä u8 buf_val;
63297c12974SAntti Seppälä int i, ret, count;
63397c12974SAntti Seppälä unsigned int val;
63497c12974SAntti Seppälä struct ir_raw_event *raw;
63597c12974SAntti Seppälä u8 wake_buf[WAKEUP_MAX_SIZE];
63697c12974SAntti Seppälä bool complete;
63797c12974SAntti Seppälä
63897c12974SAntti Seppälä /* Require mask to be set */
63997c12974SAntti Seppälä if (!sc_filter->mask)
64097c12974SAntti Seppälä return 0;
64197c12974SAntti Seppälä
64297c12974SAntti Seppälä raw = kmalloc_array(WAKEUP_MAX_SIZE, sizeof(*raw), GFP_KERNEL);
64397c12974SAntti Seppälä if (!raw)
64497c12974SAntti Seppälä return -ENOMEM;
64597c12974SAntti Seppälä
64697c12974SAntti Seppälä ret = ir_raw_encode_scancode(dev->wakeup_protocol, sc_filter->data,
64797c12974SAntti Seppälä raw, WAKEUP_MAX_SIZE);
64897c12974SAntti Seppälä complete = (ret != -ENOBUFS);
64997c12974SAntti Seppälä if (!complete)
65097c12974SAntti Seppälä ret = WAKEUP_MAX_SIZE;
65197c12974SAntti Seppälä else if (ret < 0)
65297c12974SAntti Seppälä goto out_raw;
65397c12974SAntti Seppälä
65497c12974SAntti Seppälä /* Inspect the ir samples */
65597c12974SAntti Seppälä for (i = 0, count = 0; i < ret && count < WAKEUP_MAX_SIZE; ++i) {
656528222d8SSean Young val = raw[i].duration / SAMPLE_PERIOD;
65797c12974SAntti Seppälä
65897c12974SAntti Seppälä /* Split too large values into several smaller ones */
65997c12974SAntti Seppälä while (val > 0 && count < WAKEUP_MAX_SIZE) {
66097c12974SAntti Seppälä /* Skip last value for better comparison tolerance */
66197c12974SAntti Seppälä if (complete && i == ret - 1 && val < BUF_LEN_MASK)
66297c12974SAntti Seppälä break;
66397c12974SAntti Seppälä
66497c12974SAntti Seppälä /* Clamp values to BUF_LEN_MASK at most */
66597c12974SAntti Seppälä buf_val = (val > BUF_LEN_MASK) ? BUF_LEN_MASK : val;
66697c12974SAntti Seppälä
66797c12974SAntti Seppälä wake_buf[count] = buf_val;
66897c12974SAntti Seppälä val -= buf_val;
66997c12974SAntti Seppälä if ((raw[i]).pulse)
67097c12974SAntti Seppälä wake_buf[count] |= BUF_PULSE_BIT;
67197c12974SAntti Seppälä count++;
67297c12974SAntti Seppälä }
67397c12974SAntti Seppälä }
67497c12974SAntti Seppälä
67597c12974SAntti Seppälä nvt_write_wakeup_codes(dev, wake_buf, count);
67697c12974SAntti Seppälä ret = 0;
67797c12974SAntti Seppälä out_raw:
67897c12974SAntti Seppälä kfree(raw);
67997c12974SAntti Seppälä
68097c12974SAntti Seppälä return ret;
68197c12974SAntti Seppälä }
68297c12974SAntti Seppälä
68332cf86f6SMauro Carvalho Chehab /* dump contents of the last rx buffer we got from the hw rx fifo */
nvt_dump_rx_buf(struct nvt_dev * nvt)68432cf86f6SMauro Carvalho Chehab static void nvt_dump_rx_buf(struct nvt_dev *nvt)
68532cf86f6SMauro Carvalho Chehab {
68632cf86f6SMauro Carvalho Chehab int i;
68732cf86f6SMauro Carvalho Chehab
68832cf86f6SMauro Carvalho Chehab printk(KERN_DEBUG "%s (len %d): ", __func__, nvt->pkts);
68932cf86f6SMauro Carvalho Chehab for (i = 0; (i < nvt->pkts) && (i < RX_BUF_LEN); i++)
69032cf86f6SMauro Carvalho Chehab printk(KERN_CONT "0x%02x ", nvt->buf[i]);
69132cf86f6SMauro Carvalho Chehab printk(KERN_CONT "\n");
69232cf86f6SMauro Carvalho Chehab }
69332cf86f6SMauro Carvalho Chehab
69432cf86f6SMauro Carvalho Chehab /*
69532cf86f6SMauro Carvalho Chehab * Process raw data in rx driver buffer, store it in raw IR event kfifo,
69632cf86f6SMauro Carvalho Chehab * trigger decode when appropriate.
69732cf86f6SMauro Carvalho Chehab *
69832cf86f6SMauro Carvalho Chehab * We get IR data samples one byte at a time. If the msb is set, its a pulse,
69932cf86f6SMauro Carvalho Chehab * otherwise its a space. The lower 7 bits are the count of SAMPLE_PERIOD
70032cf86f6SMauro Carvalho Chehab * (default 50us) intervals for that pulse/space. A discrete signal is
70132cf86f6SMauro Carvalho Chehab * followed by a series of 0x7f packets, then either 0x7<something> or 0x80
70232cf86f6SMauro Carvalho Chehab * to signal more IR coming (repeats) or end of IR, respectively. We store
70332cf86f6SMauro Carvalho Chehab * sample data in the raw event kfifo until we see 0x7<something> (except f)
70432cf86f6SMauro Carvalho Chehab * or 0x80, at which time, we trigger a decode operation.
70532cf86f6SMauro Carvalho Chehab */
nvt_process_rx_ir_data(struct nvt_dev * nvt)70632cf86f6SMauro Carvalho Chehab static void nvt_process_rx_ir_data(struct nvt_dev *nvt)
70732cf86f6SMauro Carvalho Chehab {
708183e19f5SSean Young struct ir_raw_event rawir = {};
70932cf86f6SMauro Carvalho Chehab u8 sample;
71032cf86f6SMauro Carvalho Chehab int i;
71132cf86f6SMauro Carvalho Chehab
71232cf86f6SMauro Carvalho Chehab nvt_dbg_verbose("%s firing", __func__);
71332cf86f6SMauro Carvalho Chehab
71432cf86f6SMauro Carvalho Chehab if (debug)
71532cf86f6SMauro Carvalho Chehab nvt_dump_rx_buf(nvt);
71632cf86f6SMauro Carvalho Chehab
717de4ed0c1SJarod Wilson nvt_dbg_verbose("Processing buffer of len %d", nvt->pkts);
71832cf86f6SMauro Carvalho Chehab
719de4ed0c1SJarod Wilson for (i = 0; i < nvt->pkts; i++) {
72032cf86f6SMauro Carvalho Chehab sample = nvt->buf[i];
72132cf86f6SMauro Carvalho Chehab
72232cf86f6SMauro Carvalho Chehab rawir.pulse = ((sample & BUF_PULSE_BIT) != 0);
723528222d8SSean Young rawir.duration = (sample & BUF_LEN_MASK) * SAMPLE_PERIOD;
72432cf86f6SMauro Carvalho Chehab
72532cf86f6SMauro Carvalho Chehab nvt_dbg("Storing %s with duration %d",
726de4ed0c1SJarod Wilson rawir.pulse ? "pulse" : "space", rawir.duration);
72732cf86f6SMauro Carvalho Chehab
72846872d27SJarod Wilson ir_raw_event_store_with_filter(nvt->rdev, &rawir);
72932cf86f6SMauro Carvalho Chehab }
73032cf86f6SMauro Carvalho Chehab
731de4ed0c1SJarod Wilson nvt->pkts = 0;
732de4ed0c1SJarod Wilson
733a2006ca4SHeiner Kallweit nvt_dbg("Calling ir_raw_event_handle\n");
73432cf86f6SMauro Carvalho Chehab ir_raw_event_handle(nvt->rdev);
73532cf86f6SMauro Carvalho Chehab
73632cf86f6SMauro Carvalho Chehab nvt_dbg_verbose("%s done", __func__);
73732cf86f6SMauro Carvalho Chehab }
73832cf86f6SMauro Carvalho Chehab
nvt_handle_rx_fifo_overrun(struct nvt_dev * nvt)73932cf86f6SMauro Carvalho Chehab static void nvt_handle_rx_fifo_overrun(struct nvt_dev *nvt)
74032cf86f6SMauro Carvalho Chehab {
741b24ccccaSHeiner Kallweit dev_warn(nvt_get_dev(nvt), "RX FIFO overrun detected, flushing data!");
74232cf86f6SMauro Carvalho Chehab
74332cf86f6SMauro Carvalho Chehab nvt->pkts = 0;
74432cf86f6SMauro Carvalho Chehab nvt_clear_cir_fifo(nvt);
745*950170d6SSean Young ir_raw_event_overflow(nvt->rdev);
74632cf86f6SMauro Carvalho Chehab }
74732cf86f6SMauro Carvalho Chehab
74832cf86f6SMauro Carvalho Chehab /* copy data from hardware rx fifo into driver buffer */
nvt_get_rx_ir_data(struct nvt_dev * nvt)74932cf86f6SMauro Carvalho Chehab static void nvt_get_rx_ir_data(struct nvt_dev *nvt)
75032cf86f6SMauro Carvalho Chehab {
7516db01688SHeiner Kallweit u8 fifocount;
75232cf86f6SMauro Carvalho Chehab int i;
75332cf86f6SMauro Carvalho Chehab
75432cf86f6SMauro Carvalho Chehab /* Get count of how many bytes to read from RX FIFO */
75532cf86f6SMauro Carvalho Chehab fifocount = nvt_cir_reg_read(nvt, CIR_RXFCONT);
75632cf86f6SMauro Carvalho Chehab
75732cf86f6SMauro Carvalho Chehab nvt_dbg("attempting to fetch %u bytes from hw rx fifo", fifocount);
75832cf86f6SMauro Carvalho Chehab
75932cf86f6SMauro Carvalho Chehab /* Read fifocount bytes from CIR Sample RX FIFO register */
7606db01688SHeiner Kallweit for (i = 0; i < fifocount; i++)
7616db01688SHeiner Kallweit nvt->buf[i] = nvt_cir_reg_read(nvt, CIR_SRXFIFO);
76232cf86f6SMauro Carvalho Chehab
763bacf8351SHeiner Kallweit nvt->pkts = fifocount;
76432cf86f6SMauro Carvalho Chehab nvt_dbg("%s: pkts now %d", __func__, nvt->pkts);
76532cf86f6SMauro Carvalho Chehab
76632cf86f6SMauro Carvalho Chehab nvt_process_rx_ir_data(nvt);
76732cf86f6SMauro Carvalho Chehab }
76832cf86f6SMauro Carvalho Chehab
nvt_cir_log_irqs(u8 status,u8 iren)76932cf86f6SMauro Carvalho Chehab static void nvt_cir_log_irqs(u8 status, u8 iren)
77032cf86f6SMauro Carvalho Chehab {
771068fb7ddSHeiner Kallweit nvt_dbg("IRQ 0x%02x (IREN 0x%02x) :%s%s%s%s%s%s%s%s%s",
77232cf86f6SMauro Carvalho Chehab status, iren,
77332cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_RDR ? " RDR" : "",
77432cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_RTR ? " RTR" : "",
77532cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_PE ? " PE" : "",
77632cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_RFO ? " RFO" : "",
77732cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_TE ? " TE" : "",
77832cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_TTR ? " TTR" : "",
77932cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_TFU ? " TFU" : "",
78032cf86f6SMauro Carvalho Chehab status & CIR_IRSTS_GH ? " GH" : "",
78132cf86f6SMauro Carvalho Chehab status & ~(CIR_IRSTS_RDR | CIR_IRSTS_RTR | CIR_IRSTS_PE |
78232cf86f6SMauro Carvalho Chehab CIR_IRSTS_RFO | CIR_IRSTS_TE | CIR_IRSTS_TTR |
78332cf86f6SMauro Carvalho Chehab CIR_IRSTS_TFU | CIR_IRSTS_GH) ? " ?" : "");
78432cf86f6SMauro Carvalho Chehab }
78532cf86f6SMauro Carvalho Chehab
78632cf86f6SMauro Carvalho Chehab /* interrupt service routine for incoming and outgoing CIR data */
nvt_cir_isr(int irq,void * data)78732cf86f6SMauro Carvalho Chehab static irqreturn_t nvt_cir_isr(int irq, void *data)
78832cf86f6SMauro Carvalho Chehab {
78932cf86f6SMauro Carvalho Chehab struct nvt_dev *nvt = data;
790e5283f5fSHeiner Kallweit u8 status, iren;
79132cf86f6SMauro Carvalho Chehab
79232cf86f6SMauro Carvalho Chehab nvt_dbg_verbose("%s firing", __func__);
79332cf86f6SMauro Carvalho Chehab
794c044170fSHeiner Kallweit spin_lock(&nvt->lock);
795e60c1e87SHeiner Kallweit
79632cf86f6SMauro Carvalho Chehab /*
79732cf86f6SMauro Carvalho Chehab * Get IR Status register contents. Write 1 to ack/clear
79832cf86f6SMauro Carvalho Chehab *
79932cf86f6SMauro Carvalho Chehab * bit: reg name - description
80032cf86f6SMauro Carvalho Chehab * 7: CIR_IRSTS_RDR - RX Data Ready
80132cf86f6SMauro Carvalho Chehab * 6: CIR_IRSTS_RTR - RX FIFO Trigger Level Reach
80232cf86f6SMauro Carvalho Chehab * 5: CIR_IRSTS_PE - Packet End
80332cf86f6SMauro Carvalho Chehab * 4: CIR_IRSTS_RFO - RX FIFO Overrun (RDR will also be set)
80432cf86f6SMauro Carvalho Chehab * 3: CIR_IRSTS_TE - TX FIFO Empty
80532cf86f6SMauro Carvalho Chehab * 2: CIR_IRSTS_TTR - TX FIFO Trigger Level Reach
80632cf86f6SMauro Carvalho Chehab * 1: CIR_IRSTS_TFU - TX FIFO Underrun
80732cf86f6SMauro Carvalho Chehab * 0: CIR_IRSTS_GH - Min Length Detected
80832cf86f6SMauro Carvalho Chehab */
80932cf86f6SMauro Carvalho Chehab status = nvt_cir_reg_read(nvt, CIR_IRSTS);
810d42fd297SHeiner Kallweit iren = nvt_cir_reg_read(nvt, CIR_IREN);
811d42fd297SHeiner Kallweit
812d14f291bSHeiner Kallweit /* At least NCT6779D creates a spurious interrupt when the
813d14f291bSHeiner Kallweit * logical device is being disabled.
814d14f291bSHeiner Kallweit */
815d14f291bSHeiner Kallweit if (status == 0xff && iren == 0xff) {
816c044170fSHeiner Kallweit spin_unlock(&nvt->lock);
817d14f291bSHeiner Kallweit nvt_dbg_verbose("Spurious interrupt detected");
818d14f291bSHeiner Kallweit return IRQ_HANDLED;
819d14f291bSHeiner Kallweit }
820d14f291bSHeiner Kallweit
821d42fd297SHeiner Kallweit /* IRQ may be shared with CIR WAKE, therefore check for each
822d42fd297SHeiner Kallweit * status bit whether the related interrupt source is enabled
823d42fd297SHeiner Kallweit */
824d42fd297SHeiner Kallweit if (!(status & iren)) {
825c044170fSHeiner Kallweit spin_unlock(&nvt->lock);
82632cf86f6SMauro Carvalho Chehab nvt_dbg_verbose("%s exiting, IRSTS 0x0", __func__);
8272bbf9e06SHeiner Kallweit return IRQ_NONE;
82832cf86f6SMauro Carvalho Chehab }
82932cf86f6SMauro Carvalho Chehab
83032cf86f6SMauro Carvalho Chehab /* ack/clear all irq flags we've got */
83132cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, status, CIR_IRSTS);
83232cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, 0, CIR_IRSTS);
83332cf86f6SMauro Carvalho Chehab
83432cf86f6SMauro Carvalho Chehab nvt_cir_log_irqs(status, iren);
83532cf86f6SMauro Carvalho Chehab
836398d9da8SHeiner Kallweit if (status & CIR_IRSTS_RFO)
837398d9da8SHeiner Kallweit nvt_handle_rx_fifo_overrun(nvt);
83887284271SHeiner Kallweit else if (status & (CIR_IRSTS_RTR | CIR_IRSTS_PE))
83932cf86f6SMauro Carvalho Chehab nvt_get_rx_ir_data(nvt);
84032cf86f6SMauro Carvalho Chehab
841c044170fSHeiner Kallweit spin_unlock(&nvt->lock);
842f7ceec4fSHeiner Kallweit
84332cf86f6SMauro Carvalho Chehab nvt_dbg_verbose("%s done", __func__);
8442bbf9e06SHeiner Kallweit return IRQ_HANDLED;
84532cf86f6SMauro Carvalho Chehab }
84632cf86f6SMauro Carvalho Chehab
nvt_enable_cir(struct nvt_dev * nvt)847adbe6cfeSMichał Winiarski static void nvt_enable_cir(struct nvt_dev *nvt)
848adbe6cfeSMichał Winiarski {
849adbe6cfeSMichał Winiarski unsigned long flags;
850adbe6cfeSMichał Winiarski
851adbe6cfeSMichał Winiarski /* enable the CIR logical device */
852adbe6cfeSMichał Winiarski nvt_enable_logical_dev(nvt, LOGICAL_DEV_CIR);
853adbe6cfeSMichał Winiarski
854adbe6cfeSMichał Winiarski spin_lock_irqsave(&nvt->lock, flags);
855adbe6cfeSMichał Winiarski
856adbe6cfeSMichał Winiarski /*
857adbe6cfeSMichał Winiarski * Enable TX and RX, specify carrier on = low, off = high, and set
858adbe6cfeSMichał Winiarski * sample period (currently 50us)
859adbe6cfeSMichał Winiarski */
860adbe6cfeSMichał Winiarski nvt_cir_reg_write(nvt, CIR_IRCON_TXEN | CIR_IRCON_RXEN |
861adbe6cfeSMichał Winiarski CIR_IRCON_RXINV | CIR_IRCON_SAMPLE_PERIOD_SEL,
862adbe6cfeSMichał Winiarski CIR_IRCON);
863adbe6cfeSMichał Winiarski
864adbe6cfeSMichał Winiarski /* clear all pending interrupts */
865adbe6cfeSMichał Winiarski nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
866adbe6cfeSMichał Winiarski
867adbe6cfeSMichał Winiarski /* enable interrupts */
868adbe6cfeSMichał Winiarski nvt_set_cir_iren(nvt);
869adbe6cfeSMichał Winiarski
870adbe6cfeSMichał Winiarski spin_unlock_irqrestore(&nvt->lock, flags);
871adbe6cfeSMichał Winiarski }
872adbe6cfeSMichał Winiarski
nvt_disable_cir(struct nvt_dev * nvt)87332cf86f6SMauro Carvalho Chehab static void nvt_disable_cir(struct nvt_dev *nvt)
87432cf86f6SMauro Carvalho Chehab {
875137aa361SHeiner Kallweit unsigned long flags;
876137aa361SHeiner Kallweit
87773d4576dSHeiner Kallweit spin_lock_irqsave(&nvt->lock, flags);
878137aa361SHeiner Kallweit
87932cf86f6SMauro Carvalho Chehab /* disable CIR interrupts */
88032cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, 0, CIR_IREN);
88132cf86f6SMauro Carvalho Chehab
88232cf86f6SMauro Carvalho Chehab /* clear any and all pending interrupts */
88332cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, 0xff, CIR_IRSTS);
88432cf86f6SMauro Carvalho Chehab
88532cf86f6SMauro Carvalho Chehab /* clear all function enable flags */
88632cf86f6SMauro Carvalho Chehab nvt_cir_reg_write(nvt, 0, CIR_IRCON);
88732cf86f6SMauro Carvalho Chehab
88832cf86f6SMauro Carvalho Chehab /* clear hardware rx and tx fifos */
88932cf86f6SMauro Carvalho Chehab nvt_clear_cir_fifo(nvt);
89032cf86f6SMauro Carvalho Chehab nvt_clear_tx_fifo(nvt);
89132cf86f6SMauro Carvalho Chehab
89273d4576dSHeiner Kallweit spin_unlock_irqrestore(&nvt->lock, flags);
893137aa361SHeiner Kallweit
89432cf86f6SMauro Carvalho Chehab /* disable the CIR logical device */
895a17ede9aSHeiner Kallweit nvt_disable_logical_dev(nvt, LOGICAL_DEV_CIR);
89632cf86f6SMauro Carvalho Chehab }
89732cf86f6SMauro Carvalho Chehab
nvt_open(struct rc_dev * dev)898d8b4b582SDavid Härdeman static int nvt_open(struct rc_dev *dev)
89932cf86f6SMauro Carvalho Chehab {
900d8b4b582SDavid Härdeman struct nvt_dev *nvt = dev->priv;
90132cf86f6SMauro Carvalho Chehab
902adbe6cfeSMichał Winiarski nvt_enable_cir(nvt);
90332cf86f6SMauro Carvalho Chehab
90432cf86f6SMauro Carvalho Chehab return 0;
90532cf86f6SMauro Carvalho Chehab }
90632cf86f6SMauro Carvalho Chehab
nvt_close(struct rc_dev * dev)907d8b4b582SDavid Härdeman static void nvt_close(struct rc_dev *dev)
90832cf86f6SMauro Carvalho Chehab {
909d8b4b582SDavid Härdeman struct nvt_dev *nvt = dev->priv;
91032cf86f6SMauro Carvalho Chehab
91132cf86f6SMauro Carvalho Chehab nvt_disable_cir(nvt);
91232cf86f6SMauro Carvalho Chehab }
91332cf86f6SMauro Carvalho Chehab
91432cf86f6SMauro Carvalho Chehab /* Allocate memory, probe hardware, and initialize everything */
nvt_probe(struct pnp_dev * pdev,const struct pnp_device_id * dev_id)91532cf86f6SMauro Carvalho Chehab static int nvt_probe(struct pnp_dev *pdev, const struct pnp_device_id *dev_id)
91632cf86f6SMauro Carvalho Chehab {
917d8b4b582SDavid Härdeman struct nvt_dev *nvt;
918d8b4b582SDavid Härdeman struct rc_dev *rdev;
919b6f3ece3SHeiner Kallweit int ret;
92032cf86f6SMauro Carvalho Chehab
921099256e5SHeiner Kallweit nvt = devm_kzalloc(&pdev->dev, sizeof(struct nvt_dev), GFP_KERNEL);
92232cf86f6SMauro Carvalho Chehab if (!nvt)
923b6f3ece3SHeiner Kallweit return -ENOMEM;
92432cf86f6SMauro Carvalho Chehab
92587284271SHeiner Kallweit /* input device for IR remote */
9260f7499fdSAndi Shyti nvt->rdev = devm_rc_allocate_device(&pdev->dev, RC_DRIVER_IR_RAW);
927b24ccccaSHeiner Kallweit if (!nvt->rdev)
928b6f3ece3SHeiner Kallweit return -ENOMEM;
929b24ccccaSHeiner Kallweit rdev = nvt->rdev;
93032cf86f6SMauro Carvalho Chehab
931c3c2077dSAntti Seppälä /* activate pnp device */
932b6f3ece3SHeiner Kallweit ret = pnp_activate_dev(pdev);
933b6f3ece3SHeiner Kallweit if (ret) {
934c3c2077dSAntti Seppälä dev_err(&pdev->dev, "Could not activate PNP device!\n");
935b6f3ece3SHeiner Kallweit return ret;
936c3c2077dSAntti Seppälä }
937c3c2077dSAntti Seppälä
93832cf86f6SMauro Carvalho Chehab /* validate pnp resources */
93932cf86f6SMauro Carvalho Chehab if (!pnp_port_valid(pdev, 0) ||
94032cf86f6SMauro Carvalho Chehab pnp_port_len(pdev, 0) < CIR_IOREG_LENGTH) {
94132cf86f6SMauro Carvalho Chehab dev_err(&pdev->dev, "IR PNP Port not valid!\n");
942b6f3ece3SHeiner Kallweit return -EINVAL;
94332cf86f6SMauro Carvalho Chehab }
94432cf86f6SMauro Carvalho Chehab
94532cf86f6SMauro Carvalho Chehab if (!pnp_irq_valid(pdev, 0)) {
94632cf86f6SMauro Carvalho Chehab dev_err(&pdev->dev, "PNP IRQ not valid!\n");
947b6f3ece3SHeiner Kallweit return -EINVAL;
94832cf86f6SMauro Carvalho Chehab }
94932cf86f6SMauro Carvalho Chehab
95032cf86f6SMauro Carvalho Chehab if (!pnp_port_valid(pdev, 1) ||
95132cf86f6SMauro Carvalho Chehab pnp_port_len(pdev, 1) < CIR_IOREG_LENGTH) {
95232cf86f6SMauro Carvalho Chehab dev_err(&pdev->dev, "Wake PNP Port not valid!\n");
953b6f3ece3SHeiner Kallweit return -EINVAL;
95432cf86f6SMauro Carvalho Chehab }
95532cf86f6SMauro Carvalho Chehab
95632cf86f6SMauro Carvalho Chehab nvt->cir_addr = pnp_port_start(pdev, 0);
95732cf86f6SMauro Carvalho Chehab nvt->cir_irq = pnp_irq(pdev, 0);
95832cf86f6SMauro Carvalho Chehab
95932cf86f6SMauro Carvalho Chehab nvt->cir_wake_addr = pnp_port_start(pdev, 1);
96032cf86f6SMauro Carvalho Chehab
96132cf86f6SMauro Carvalho Chehab nvt->cr_efir = CR_EFIR;
96232cf86f6SMauro Carvalho Chehab nvt->cr_efdr = CR_EFDR;
96332cf86f6SMauro Carvalho Chehab
96473d4576dSHeiner Kallweit spin_lock_init(&nvt->lock);
96532cf86f6SMauro Carvalho Chehab
96632cf86f6SMauro Carvalho Chehab pnp_set_drvdata(pdev, nvt);
96732cf86f6SMauro Carvalho Chehab
9683f1321cbSHeiner Kallweit ret = nvt_hw_detect(nvt);
9693f1321cbSHeiner Kallweit if (ret)
970b6f3ece3SHeiner Kallweit return ret;
97132cf86f6SMauro Carvalho Chehab
97232cf86f6SMauro Carvalho Chehab /* Initialize CIR & CIR Wake Logical Devices */
97332cf86f6SMauro Carvalho Chehab nvt_efm_enable(nvt);
97432cf86f6SMauro Carvalho Chehab nvt_cir_ldev_init(nvt);
97532cf86f6SMauro Carvalho Chehab nvt_cir_wake_ldev_init(nvt);
97632cf86f6SMauro Carvalho Chehab nvt_efm_disable(nvt);
97732cf86f6SMauro Carvalho Chehab
978ccca00d6SHeiner Kallweit /*
979ccca00d6SHeiner Kallweit * Initialize CIR & CIR Wake Config Registers
980ccca00d6SHeiner Kallweit * and enable logical devices
981ccca00d6SHeiner Kallweit */
98232cf86f6SMauro Carvalho Chehab nvt_cir_regs_init(nvt);
98332cf86f6SMauro Carvalho Chehab nvt_cir_wake_regs_init(nvt);
98432cf86f6SMauro Carvalho Chehab
985d8b4b582SDavid Härdeman /* Set up the rc device */
986d8b4b582SDavid Härdeman rdev->priv = nvt;
9876d741bfeSSean Young rdev->allowed_protocols = RC_PROTO_BIT_ALL_IR_DECODER;
9886d741bfeSSean Young rdev->allowed_wakeup_protocols = RC_PROTO_BIT_ALL_IR_ENCODER;
98997c12974SAntti Seppälä rdev->encode_wakeup = true;
990d8b4b582SDavid Härdeman rdev->open = nvt_open;
991d8b4b582SDavid Härdeman rdev->close = nvt_close;
99297c12974SAntti Seppälä rdev->s_wakeup_filter = nvt_ir_raw_set_wakeup_filter;
993518f4b26SSean Young rdev->device_name = "Nuvoton w836x7hg Infrared Remote Transceiver";
99446872d27SJarod Wilson rdev->input_phys = "nuvoton/cir0";
995d8b4b582SDavid Härdeman rdev->input_id.bustype = BUS_HOST;
996d8b4b582SDavid Härdeman rdev->input_id.vendor = PCI_VENDOR_ID_WINBOND2;
997d8b4b582SDavid Härdeman rdev->input_id.product = nvt->chip_major;
998d8b4b582SDavid Härdeman rdev->input_id.version = nvt->chip_minor;
999d8b4b582SDavid Härdeman rdev->driver_name = NVT_DRIVER_NAME;
1000d8b4b582SDavid Härdeman rdev->map_name = RC_MAP_RC6_MCE;
1001528222d8SSean Young rdev->timeout = MS_TO_US(100);
100246872d27SJarod Wilson /* rx resolution is hardwired to 50us atm, 1, 25, 100 also possible */
1003528222d8SSean Young rdev->rx_resolution = CIR_SAMPLE_PERIOD;
100432cf86f6SMauro Carvalho Chehab #if 0
1005d8b4b582SDavid Härdeman rdev->min_timeout = XYZ;
1006d8b4b582SDavid Härdeman rdev->max_timeout = XYZ;
100732cf86f6SMauro Carvalho Chehab #endif
1008b6f3ece3SHeiner Kallweit ret = devm_rc_register_device(&pdev->dev, rdev);
10099fa35204SMatthijs Kooijman if (ret)
1010b6f3ece3SHeiner Kallweit return ret;
10119fa35204SMatthijs Kooijman
10129ef449c6SLuis Henriques /* now claim resources */
1013099256e5SHeiner Kallweit if (!devm_request_region(&pdev->dev, nvt->cir_addr,
10149ef449c6SLuis Henriques CIR_IOREG_LENGTH, NVT_DRIVER_NAME))
1015b6f3ece3SHeiner Kallweit return -EBUSY;
10169ef449c6SLuis Henriques
1017b6f3ece3SHeiner Kallweit ret = devm_request_irq(&pdev->dev, nvt->cir_irq, nvt_cir_isr,
1018b6f3ece3SHeiner Kallweit IRQF_SHARED, NVT_DRIVER_NAME, nvt);
1019b6f3ece3SHeiner Kallweit if (ret)
1020b6f3ece3SHeiner Kallweit return ret;
10219ef449c6SLuis Henriques
1022099256e5SHeiner Kallweit if (!devm_request_region(&pdev->dev, nvt->cir_wake_addr,
102333cb5401SHeiner Kallweit CIR_IOREG_LENGTH, NVT_DRIVER_NAME "-wake"))
1024b6f3ece3SHeiner Kallweit return -EBUSY;
10259ef449c6SLuis Henriques
102602212001SHeiner Kallweit ret = device_create_file(&rdev->dev, &dev_attr_wakeup_data);
1027449c1fcdSHeiner Kallweit if (ret)
1028b6f3ece3SHeiner Kallweit return ret;
1029449c1fcdSHeiner Kallweit
103046872d27SJarod Wilson device_init_wakeup(&pdev->dev, true);
1031d62b6818SMatthijs Kooijman
1032211477feSHeiner Kallweit dev_notice(&pdev->dev, "driver has been successfully loaded\n");
103332cf86f6SMauro Carvalho Chehab if (debug) {
103432cf86f6SMauro Carvalho Chehab cir_dump_regs(nvt);
103532cf86f6SMauro Carvalho Chehab cir_wake_dump_regs(nvt);
103632cf86f6SMauro Carvalho Chehab }
103732cf86f6SMauro Carvalho Chehab
103832cf86f6SMauro Carvalho Chehab return 0;
103932cf86f6SMauro Carvalho Chehab }
104032cf86f6SMauro Carvalho Chehab
nvt_remove(struct pnp_dev * pdev)10414c62e976SGreg Kroah-Hartman static void nvt_remove(struct pnp_dev *pdev)
104232cf86f6SMauro Carvalho Chehab {
104332cf86f6SMauro Carvalho Chehab struct nvt_dev *nvt = pnp_get_drvdata(pdev);
104432cf86f6SMauro Carvalho Chehab
104502212001SHeiner Kallweit device_remove_file(&nvt->rdev->dev, &dev_attr_wakeup_data);
1046449c1fcdSHeiner Kallweit
104732cf86f6SMauro Carvalho Chehab nvt_disable_cir(nvt);
1048b883af30SHeiner Kallweit
104932cf86f6SMauro Carvalho Chehab /* enable CIR Wake (for IR power-on) */
105032cf86f6SMauro Carvalho Chehab nvt_enable_wake(nvt);
105132cf86f6SMauro Carvalho Chehab }
105232cf86f6SMauro Carvalho Chehab
nvt_suspend(struct pnp_dev * pdev,pm_message_t state)105332cf86f6SMauro Carvalho Chehab static int nvt_suspend(struct pnp_dev *pdev, pm_message_t state)
105432cf86f6SMauro Carvalho Chehab {
105532cf86f6SMauro Carvalho Chehab struct nvt_dev *nvt = pnp_get_drvdata(pdev);
105632cf86f6SMauro Carvalho Chehab
105732cf86f6SMauro Carvalho Chehab nvt_dbg("%s called", __func__);
105832cf86f6SMauro Carvalho Chehab
1059adbe6cfeSMichał Winiarski mutex_lock(&nvt->rdev->lock);
1060adbe6cfeSMichał Winiarski if (nvt->rdev->users)
1061adbe6cfeSMichał Winiarski nvt_disable_cir(nvt);
1062adbe6cfeSMichał Winiarski mutex_unlock(&nvt->rdev->lock);
106332cf86f6SMauro Carvalho Chehab
106432cf86f6SMauro Carvalho Chehab /* make sure wake is enabled */
106532cf86f6SMauro Carvalho Chehab nvt_enable_wake(nvt);
106632cf86f6SMauro Carvalho Chehab
106732cf86f6SMauro Carvalho Chehab return 0;
106832cf86f6SMauro Carvalho Chehab }
106932cf86f6SMauro Carvalho Chehab
nvt_resume(struct pnp_dev * pdev)107032cf86f6SMauro Carvalho Chehab static int nvt_resume(struct pnp_dev *pdev)
107132cf86f6SMauro Carvalho Chehab {
107232cf86f6SMauro Carvalho Chehab struct nvt_dev *nvt = pnp_get_drvdata(pdev);
107332cf86f6SMauro Carvalho Chehab
107432cf86f6SMauro Carvalho Chehab nvt_dbg("%s called", __func__);
107532cf86f6SMauro Carvalho Chehab
107632cf86f6SMauro Carvalho Chehab nvt_cir_regs_init(nvt);
107732cf86f6SMauro Carvalho Chehab nvt_cir_wake_regs_init(nvt);
107832cf86f6SMauro Carvalho Chehab
1079adbe6cfeSMichał Winiarski mutex_lock(&nvt->rdev->lock);
1080adbe6cfeSMichał Winiarski if (nvt->rdev->users)
1081adbe6cfeSMichał Winiarski nvt_enable_cir(nvt);
1082adbe6cfeSMichał Winiarski mutex_unlock(&nvt->rdev->lock);
1083adbe6cfeSMichał Winiarski
1084f2747cf6SMauro Carvalho Chehab return 0;
108532cf86f6SMauro Carvalho Chehab }
108632cf86f6SMauro Carvalho Chehab
nvt_shutdown(struct pnp_dev * pdev)108732cf86f6SMauro Carvalho Chehab static void nvt_shutdown(struct pnp_dev *pdev)
108832cf86f6SMauro Carvalho Chehab {
108932cf86f6SMauro Carvalho Chehab struct nvt_dev *nvt = pnp_get_drvdata(pdev);
1090fb2b0065SHeiner Kallweit
109132cf86f6SMauro Carvalho Chehab nvt_enable_wake(nvt);
109232cf86f6SMauro Carvalho Chehab }
109332cf86f6SMauro Carvalho Chehab
109432cf86f6SMauro Carvalho Chehab static const struct pnp_device_id nvt_ids[] = {
109532cf86f6SMauro Carvalho Chehab { "WEC0530", 0 }, /* CIR */
109632cf86f6SMauro Carvalho Chehab { "NTN0530", 0 }, /* CIR for new chip's pnp id*/
109732cf86f6SMauro Carvalho Chehab { "", 0 },
109832cf86f6SMauro Carvalho Chehab };
109932cf86f6SMauro Carvalho Chehab
110032cf86f6SMauro Carvalho Chehab static struct pnp_driver nvt_driver = {
110132cf86f6SMauro Carvalho Chehab .name = NVT_DRIVER_NAME,
110232cf86f6SMauro Carvalho Chehab .id_table = nvt_ids,
110332cf86f6SMauro Carvalho Chehab .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
110432cf86f6SMauro Carvalho Chehab .probe = nvt_probe,
11054c62e976SGreg Kroah-Hartman .remove = nvt_remove,
110632cf86f6SMauro Carvalho Chehab .suspend = nvt_suspend,
110732cf86f6SMauro Carvalho Chehab .resume = nvt_resume,
110832cf86f6SMauro Carvalho Chehab .shutdown = nvt_shutdown,
110932cf86f6SMauro Carvalho Chehab };
111032cf86f6SMauro Carvalho Chehab
111132cf86f6SMauro Carvalho Chehab module_param(debug, int, S_IRUGO | S_IWUSR);
111232cf86f6SMauro Carvalho Chehab MODULE_PARM_DESC(debug, "Enable debugging output");
111332cf86f6SMauro Carvalho Chehab
111432cf86f6SMauro Carvalho Chehab MODULE_DEVICE_TABLE(pnp, nvt_ids);
111532cf86f6SMauro Carvalho Chehab MODULE_DESCRIPTION("Nuvoton W83667HG-A & W83677HG-I CIR driver");
111632cf86f6SMauro Carvalho Chehab
111732cf86f6SMauro Carvalho Chehab MODULE_AUTHOR("Jarod Wilson <jarod@redhat.com>");
111832cf86f6SMauro Carvalho Chehab MODULE_LICENSE("GPL");
111932cf86f6SMauro Carvalho Chehab
1120af638a04SPeter Huewe module_pnp_driver(nvt_driver);
1121