1*e7b8153eSMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0-or-later
2*e7b8153eSMauro Carvalho Chehab /*
3*e7b8153eSMauro Carvalho Chehab * ST stm32 Chrom-Art - 2D Graphics Accelerator Driver
4*e7b8153eSMauro Carvalho Chehab *
5*e7b8153eSMauro Carvalho Chehab * Copyright (c) 2021 Dillon Min
6*e7b8153eSMauro Carvalho Chehab * Dillon Min, <dillon.minfei@gmail.com>
7*e7b8153eSMauro Carvalho Chehab *
8*e7b8153eSMauro Carvalho Chehab * based on s5p-g2d
9*e7b8153eSMauro Carvalho Chehab *
10*e7b8153eSMauro Carvalho Chehab * Copyright (c) 2011 Samsung Electronics Co., Ltd.
11*e7b8153eSMauro Carvalho Chehab * Kamil Debski, <k.debski@samsung.com>
12*e7b8153eSMauro Carvalho Chehab */
13*e7b8153eSMauro Carvalho Chehab
14*e7b8153eSMauro Carvalho Chehab #include <linux/io.h>
15*e7b8153eSMauro Carvalho Chehab
16*e7b8153eSMauro Carvalho Chehab #include "dma2d.h"
17*e7b8153eSMauro Carvalho Chehab #include "dma2d-regs.h"
18*e7b8153eSMauro Carvalho Chehab
reg_read(void __iomem * base,u32 reg)19*e7b8153eSMauro Carvalho Chehab static inline u32 reg_read(void __iomem *base, u32 reg)
20*e7b8153eSMauro Carvalho Chehab {
21*e7b8153eSMauro Carvalho Chehab return readl_relaxed(base + reg);
22*e7b8153eSMauro Carvalho Chehab }
23*e7b8153eSMauro Carvalho Chehab
reg_write(void __iomem * base,u32 reg,u32 val)24*e7b8153eSMauro Carvalho Chehab static inline void reg_write(void __iomem *base, u32 reg, u32 val)
25*e7b8153eSMauro Carvalho Chehab {
26*e7b8153eSMauro Carvalho Chehab writel_relaxed(val, base + reg);
27*e7b8153eSMauro Carvalho Chehab }
28*e7b8153eSMauro Carvalho Chehab
reg_update_bits(void __iomem * base,u32 reg,u32 mask,u32 val)29*e7b8153eSMauro Carvalho Chehab static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
30*e7b8153eSMauro Carvalho Chehab u32 val)
31*e7b8153eSMauro Carvalho Chehab {
32*e7b8153eSMauro Carvalho Chehab reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
33*e7b8153eSMauro Carvalho Chehab }
34*e7b8153eSMauro Carvalho Chehab
dma2d_start(struct dma2d_dev * d)35*e7b8153eSMauro Carvalho Chehab void dma2d_start(struct dma2d_dev *d)
36*e7b8153eSMauro Carvalho Chehab {
37*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_START, CR_START);
38*e7b8153eSMauro Carvalho Chehab }
39*e7b8153eSMauro Carvalho Chehab
dma2d_get_int(struct dma2d_dev * d)40*e7b8153eSMauro Carvalho Chehab u32 dma2d_get_int(struct dma2d_dev *d)
41*e7b8153eSMauro Carvalho Chehab {
42*e7b8153eSMauro Carvalho Chehab return reg_read(d->regs, DMA2D_ISR_REG);
43*e7b8153eSMauro Carvalho Chehab }
44*e7b8153eSMauro Carvalho Chehab
dma2d_clear_int(struct dma2d_dev * d)45*e7b8153eSMauro Carvalho Chehab void dma2d_clear_int(struct dma2d_dev *d)
46*e7b8153eSMauro Carvalho Chehab {
47*e7b8153eSMauro Carvalho Chehab u32 isr_val = reg_read(d->regs, DMA2D_ISR_REG);
48*e7b8153eSMauro Carvalho Chehab
49*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_IFCR_REG, isr_val & 0x003f);
50*e7b8153eSMauro Carvalho Chehab }
51*e7b8153eSMauro Carvalho Chehab
dma2d_config_common(struct dma2d_dev * d,enum dma2d_op_mode op_mode,u16 width,u16 height)52*e7b8153eSMauro Carvalho Chehab void dma2d_config_common(struct dma2d_dev *d, enum dma2d_op_mode op_mode,
53*e7b8153eSMauro Carvalho Chehab u16 width, u16 height)
54*e7b8153eSMauro Carvalho Chehab {
55*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_MODE_MASK,
56*e7b8153eSMauro Carvalho Chehab op_mode << CR_MODE_SHIFT);
57*e7b8153eSMauro Carvalho Chehab
58*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_NLR_REG, (width << 16) | height);
59*e7b8153eSMauro Carvalho Chehab }
60*e7b8153eSMauro Carvalho Chehab
dma2d_config_out(struct dma2d_dev * d,struct dma2d_frame * frm,dma_addr_t o_addr)61*e7b8153eSMauro Carvalho Chehab void dma2d_config_out(struct dma2d_dev *d, struct dma2d_frame *frm,
62*e7b8153eSMauro Carvalho Chehab dma_addr_t o_addr)
63*e7b8153eSMauro Carvalho Chehab {
64*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_CEIE, CR_CEIE);
65*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_CTCIE, CR_CTCIE);
66*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_CAEIE, CR_CAEIE);
67*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_TCIE, CR_TCIE);
68*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_CR_REG, CR_TEIE, CR_TEIE);
69*e7b8153eSMauro Carvalho Chehab
70*e7b8153eSMauro Carvalho Chehab if (frm->fmt->cmode >= CM_MODE_ARGB8888 &&
71*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode <= CM_MODE_ARGB4444)
72*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_OPFCCR_REG, OPFCCR_CM_MASK,
73*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode);
74*e7b8153eSMauro Carvalho Chehab
75*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_OMAR_REG, o_addr);
76*e7b8153eSMauro Carvalho Chehab
77*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_OCOLR_REG,
78*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[3] << 24) |
79*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[2] << 16) |
80*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[1] << 8) |
81*e7b8153eSMauro Carvalho Chehab frm->a_rgb[0]);
82*e7b8153eSMauro Carvalho Chehab
83*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_OOR_REG, OOR_LO_MASK,
84*e7b8153eSMauro Carvalho Chehab frm->line_offset & 0x3fff);
85*e7b8153eSMauro Carvalho Chehab }
86*e7b8153eSMauro Carvalho Chehab
dma2d_config_fg(struct dma2d_dev * d,struct dma2d_frame * frm,dma_addr_t f_addr)87*e7b8153eSMauro Carvalho Chehab void dma2d_config_fg(struct dma2d_dev *d, struct dma2d_frame *frm,
88*e7b8153eSMauro Carvalho Chehab dma_addr_t f_addr)
89*e7b8153eSMauro Carvalho Chehab {
90*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_FGMAR_REG, f_addr);
91*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_FGOR_REG, FGOR_LO_MASK,
92*e7b8153eSMauro Carvalho Chehab frm->line_offset);
93*e7b8153eSMauro Carvalho Chehab
94*e7b8153eSMauro Carvalho Chehab if (frm->fmt->cmode >= CM_MODE_ARGB8888 &&
95*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode <= CM_MODE_A4)
96*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_FGPFCCR_REG, FGPFCCR_CM_MASK,
97*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode);
98*e7b8153eSMauro Carvalho Chehab
99*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_FGPFCCR_REG, FGPFCCR_AM_MASK,
100*e7b8153eSMauro Carvalho Chehab (frm->a_mode << 16) & 0x03);
101*e7b8153eSMauro Carvalho Chehab
102*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_FGPFCCR_REG, FGPFCCR_ALPHA_MASK,
103*e7b8153eSMauro Carvalho Chehab frm->a_rgb[3] << 24);
104*e7b8153eSMauro Carvalho Chehab
105*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_FGCOLR_REG,
106*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[2] << 16) |
107*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[1] << 8) |
108*e7b8153eSMauro Carvalho Chehab frm->a_rgb[0]);
109*e7b8153eSMauro Carvalho Chehab }
110*e7b8153eSMauro Carvalho Chehab
dma2d_config_bg(struct dma2d_dev * d,struct dma2d_frame * frm,dma_addr_t b_addr)111*e7b8153eSMauro Carvalho Chehab void dma2d_config_bg(struct dma2d_dev *d, struct dma2d_frame *frm,
112*e7b8153eSMauro Carvalho Chehab dma_addr_t b_addr)
113*e7b8153eSMauro Carvalho Chehab {
114*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_BGMAR_REG, b_addr);
115*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_BGOR_REG, BGOR_LO_MASK,
116*e7b8153eSMauro Carvalho Chehab frm->line_offset);
117*e7b8153eSMauro Carvalho Chehab
118*e7b8153eSMauro Carvalho Chehab if (frm->fmt->cmode >= CM_MODE_ARGB8888 &&
119*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode <= CM_MODE_A4)
120*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_BGPFCCR_REG, BGPFCCR_CM_MASK,
121*e7b8153eSMauro Carvalho Chehab frm->fmt->cmode);
122*e7b8153eSMauro Carvalho Chehab
123*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_BGPFCCR_REG, BGPFCCR_AM_MASK,
124*e7b8153eSMauro Carvalho Chehab (frm->a_mode << 16) & 0x03);
125*e7b8153eSMauro Carvalho Chehab
126*e7b8153eSMauro Carvalho Chehab reg_update_bits(d->regs, DMA2D_BGPFCCR_REG, BGPFCCR_ALPHA_MASK,
127*e7b8153eSMauro Carvalho Chehab frm->a_rgb[3] << 24);
128*e7b8153eSMauro Carvalho Chehab
129*e7b8153eSMauro Carvalho Chehab reg_write(d->regs, DMA2D_BGCOLR_REG,
130*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[2] << 16) |
131*e7b8153eSMauro Carvalho Chehab (frm->a_rgb[1] << 8) |
132*e7b8153eSMauro Carvalho Chehab frm->a_rgb[0]);
133*e7b8153eSMauro Carvalho Chehab }
134