1238c84f7SMauro Carvalho Chehab // SPDX-License-Identifier: GPL-2.0-only
2238c84f7SMauro Carvalho Chehab /*
3238c84f7SMauro Carvalho Chehab * Samsung S5P/EXYNOS SoC series MIPI-CSI receiver driver
4238c84f7SMauro Carvalho Chehab *
5238c84f7SMauro Carvalho Chehab * Copyright (C) 2011 - 2013 Samsung Electronics Co., Ltd.
6238c84f7SMauro Carvalho Chehab * Author: Sylwester Nawrocki <s.nawrocki@samsung.com>
7238c84f7SMauro Carvalho Chehab */
8238c84f7SMauro Carvalho Chehab
9238c84f7SMauro Carvalho Chehab #include <linux/clk.h>
10238c84f7SMauro Carvalho Chehab #include <linux/delay.h>
11238c84f7SMauro Carvalho Chehab #include <linux/device.h>
12238c84f7SMauro Carvalho Chehab #include <linux/errno.h>
13238c84f7SMauro Carvalho Chehab #include <linux/interrupt.h>
14238c84f7SMauro Carvalho Chehab #include <linux/io.h>
15238c84f7SMauro Carvalho Chehab #include <linux/irq.h>
16238c84f7SMauro Carvalho Chehab #include <linux/kernel.h>
17238c84f7SMauro Carvalho Chehab #include <linux/memory.h>
18238c84f7SMauro Carvalho Chehab #include <linux/module.h>
19238c84f7SMauro Carvalho Chehab #include <linux/of.h>
20238c84f7SMauro Carvalho Chehab #include <linux/of_graph.h>
21238c84f7SMauro Carvalho Chehab #include <linux/phy/phy.h>
22238c84f7SMauro Carvalho Chehab #include <linux/platform_device.h>
23238c84f7SMauro Carvalho Chehab #include <linux/pm_runtime.h>
24238c84f7SMauro Carvalho Chehab #include <linux/regulator/consumer.h>
25238c84f7SMauro Carvalho Chehab #include <linux/sizes.h>
26238c84f7SMauro Carvalho Chehab #include <linux/slab.h>
27238c84f7SMauro Carvalho Chehab #include <linux/spinlock.h>
28238c84f7SMauro Carvalho Chehab #include <linux/videodev2.h>
29238c84f7SMauro Carvalho Chehab #include <media/drv-intf/exynos-fimc.h>
30238c84f7SMauro Carvalho Chehab #include <media/v4l2-fwnode.h>
31238c84f7SMauro Carvalho Chehab #include <media/v4l2-subdev.h>
32238c84f7SMauro Carvalho Chehab
33238c84f7SMauro Carvalho Chehab #include "mipi-csis.h"
34238c84f7SMauro Carvalho Chehab
35238c84f7SMauro Carvalho Chehab static int debug;
36238c84f7SMauro Carvalho Chehab module_param(debug, int, 0644);
37238c84f7SMauro Carvalho Chehab MODULE_PARM_DESC(debug, "Debug level (0-2)");
38238c84f7SMauro Carvalho Chehab
39238c84f7SMauro Carvalho Chehab /* Register map definition */
40238c84f7SMauro Carvalho Chehab
41238c84f7SMauro Carvalho Chehab /* CSIS global control */
42238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL 0x00
43238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_DPDN_DEFAULT (0 << 31)
44238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_DPDN_SWAP (1UL << 31)
45238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_ALIGN_32BIT (1 << 20)
46238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_UPDATE_SHADOW (1 << 16)
47238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_WCLK_EXTCLK (1 << 8)
48238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_RESET (1 << 4)
49238c84f7SMauro Carvalho Chehab #define S5PCSIS_CTRL_ENABLE (1 << 0)
50238c84f7SMauro Carvalho Chehab
51238c84f7SMauro Carvalho Chehab /* D-PHY control */
52238c84f7SMauro Carvalho Chehab #define S5PCSIS_DPHYCTRL 0x04
53238c84f7SMauro Carvalho Chehab #define S5PCSIS_DPHYCTRL_HSS_MASK (0x1f << 27)
54238c84f7SMauro Carvalho Chehab #define S5PCSIS_DPHYCTRL_ENABLE (0x1f << 0)
55238c84f7SMauro Carvalho Chehab
56238c84f7SMauro Carvalho Chehab #define S5PCSIS_CONFIG 0x08
57238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_YCBCR422_8BIT (0x1e << 2)
58238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_RAW8 (0x2a << 2)
59238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_RAW10 (0x2b << 2)
60238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_RAW12 (0x2c << 2)
61238c84f7SMauro Carvalho Chehab /* User defined formats, x = 1...4 */
62238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_USER(x) ((0x30 + x - 1) << 2)
63238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_FMT_MASK (0x3f << 2)
64238c84f7SMauro Carvalho Chehab #define S5PCSIS_CFG_NR_LANE_MASK 3
65238c84f7SMauro Carvalho Chehab
66238c84f7SMauro Carvalho Chehab /* Interrupt mask */
67238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK 0x10
68238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_EVEN_BEFORE (1UL << 31)
69238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_EVEN_AFTER (1 << 30)
70238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ODD_BEFORE (1 << 29)
71238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ODD_AFTER (1 << 28)
72238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_FRAME_START (1 << 27)
73238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_FRAME_END (1 << 26)
74238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_SOT_HS (1 << 12)
75238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_LOST_FS (1 << 5)
76238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_LOST_FE (1 << 4)
77238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_OVER (1 << 3)
78238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_ECC (1 << 2)
79238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_CRC (1 << 1)
80238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_ERR_UNKNOWN (1 << 0)
81238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_EXYNOS4_EN_ALL 0xf000103f
82238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTMSK_EXYNOS5_EN_ALL 0xfc00103f
83238c84f7SMauro Carvalho Chehab
84238c84f7SMauro Carvalho Chehab /* Interrupt source */
85238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC 0x14
86238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_EVEN_BEFORE (1UL << 31)
87238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_EVEN_AFTER (1 << 30)
88238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_EVEN (0x3 << 30)
89238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ODD_BEFORE (1 << 29)
90238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ODD_AFTER (1 << 28)
91238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ODD (0x3 << 28)
92238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_NON_IMAGE_DATA (0xf << 28)
93238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_FRAME_START (1 << 27)
94238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_FRAME_END (1 << 26)
95238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_SOT_HS (0xf << 12)
96238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_LOST_FS (1 << 5)
97238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_LOST_FE (1 << 4)
98238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_OVER (1 << 3)
99238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_ECC (1 << 2)
100238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_CRC (1 << 1)
101238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERR_UNKNOWN (1 << 0)
102238c84f7SMauro Carvalho Chehab #define S5PCSIS_INTSRC_ERRORS 0xf03f
103238c84f7SMauro Carvalho Chehab
104238c84f7SMauro Carvalho Chehab /* Pixel resolution */
105238c84f7SMauro Carvalho Chehab #define S5PCSIS_RESOL 0x2c
106238c84f7SMauro Carvalho Chehab #define CSIS_MAX_PIX_WIDTH 0xffff
107238c84f7SMauro Carvalho Chehab #define CSIS_MAX_PIX_HEIGHT 0xffff
108238c84f7SMauro Carvalho Chehab
109238c84f7SMauro Carvalho Chehab /* Non-image packet data buffers */
110238c84f7SMauro Carvalho Chehab #define S5PCSIS_PKTDATA_ODD 0x2000
111238c84f7SMauro Carvalho Chehab #define S5PCSIS_PKTDATA_EVEN 0x3000
112238c84f7SMauro Carvalho Chehab #define S5PCSIS_PKTDATA_SIZE SZ_4K
113238c84f7SMauro Carvalho Chehab
114238c84f7SMauro Carvalho Chehab enum {
115238c84f7SMauro Carvalho Chehab CSIS_CLK_MUX,
116238c84f7SMauro Carvalho Chehab CSIS_CLK_GATE,
117238c84f7SMauro Carvalho Chehab };
118238c84f7SMauro Carvalho Chehab
119238c84f7SMauro Carvalho Chehab static char *csi_clock_name[] = {
120238c84f7SMauro Carvalho Chehab [CSIS_CLK_MUX] = "sclk_csis",
121238c84f7SMauro Carvalho Chehab [CSIS_CLK_GATE] = "csis",
122238c84f7SMauro Carvalho Chehab };
123238c84f7SMauro Carvalho Chehab #define NUM_CSIS_CLOCKS ARRAY_SIZE(csi_clock_name)
124238c84f7SMauro Carvalho Chehab #define DEFAULT_SCLK_CSIS_FREQ 166000000UL
125238c84f7SMauro Carvalho Chehab
126238c84f7SMauro Carvalho Chehab static const char * const csis_supply_name[] = {
127af917b01SJulia Lawall "vddcore", /* CSIS Core (1.0V, 1.1V or 1.2V) supply */
128238c84f7SMauro Carvalho Chehab "vddio", /* CSIS I/O and PLL (1.8V) supply */
129238c84f7SMauro Carvalho Chehab };
130238c84f7SMauro Carvalho Chehab #define CSIS_NUM_SUPPLIES ARRAY_SIZE(csis_supply_name)
131238c84f7SMauro Carvalho Chehab
132238c84f7SMauro Carvalho Chehab enum {
133238c84f7SMauro Carvalho Chehab ST_POWERED = 1,
134238c84f7SMauro Carvalho Chehab ST_STREAMING = 2,
135238c84f7SMauro Carvalho Chehab ST_SUSPENDED = 4,
136238c84f7SMauro Carvalho Chehab };
137238c84f7SMauro Carvalho Chehab
138238c84f7SMauro Carvalho Chehab struct s5pcsis_event {
139238c84f7SMauro Carvalho Chehab u32 mask;
140238c84f7SMauro Carvalho Chehab const char * const name;
141238c84f7SMauro Carvalho Chehab unsigned int counter;
142238c84f7SMauro Carvalho Chehab };
143238c84f7SMauro Carvalho Chehab
144238c84f7SMauro Carvalho Chehab static const struct s5pcsis_event s5pcsis_events[] = {
145238c84f7SMauro Carvalho Chehab /* Errors */
146238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_SOT_HS, "SOT Error" },
147238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_LOST_FS, "Lost Frame Start Error" },
148238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_LOST_FE, "Lost Frame End Error" },
149238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_OVER, "FIFO Overflow Error" },
150238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_ECC, "ECC Error" },
151238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_CRC, "CRC Error" },
152238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ERR_UNKNOWN, "Unknown Error" },
153238c84f7SMauro Carvalho Chehab /* Non-image data receive events */
154238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_EVEN_BEFORE, "Non-image data before even frame" },
155238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_EVEN_AFTER, "Non-image data after even frame" },
156238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ODD_BEFORE, "Non-image data before odd frame" },
157238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_ODD_AFTER, "Non-image data after odd frame" },
158238c84f7SMauro Carvalho Chehab /* Frame start/end */
159238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_FRAME_START, "Frame Start" },
160238c84f7SMauro Carvalho Chehab { S5PCSIS_INTSRC_FRAME_END, "Frame End" },
161238c84f7SMauro Carvalho Chehab };
162238c84f7SMauro Carvalho Chehab #define S5PCSIS_NUM_EVENTS ARRAY_SIZE(s5pcsis_events)
163238c84f7SMauro Carvalho Chehab
164238c84f7SMauro Carvalho Chehab struct csis_pktbuf {
165238c84f7SMauro Carvalho Chehab u32 *data;
166238c84f7SMauro Carvalho Chehab unsigned int len;
167238c84f7SMauro Carvalho Chehab };
168238c84f7SMauro Carvalho Chehab
169238c84f7SMauro Carvalho Chehab struct csis_drvdata {
170238c84f7SMauro Carvalho Chehab /* Mask of all used interrupts in S5PCSIS_INTMSK register */
171238c84f7SMauro Carvalho Chehab u32 interrupt_mask;
172238c84f7SMauro Carvalho Chehab };
173238c84f7SMauro Carvalho Chehab
174238c84f7SMauro Carvalho Chehab /**
175238c84f7SMauro Carvalho Chehab * struct csis_state - the driver's internal state data structure
176238c84f7SMauro Carvalho Chehab * @lock: mutex serializing the subdev and power management operations,
177238c84f7SMauro Carvalho Chehab * protecting @format and @flags members
178238c84f7SMauro Carvalho Chehab * @pads: CSIS pads array
179238c84f7SMauro Carvalho Chehab * @sd: v4l2_subdev associated with CSIS device instance
180238c84f7SMauro Carvalho Chehab * @index: the hardware instance index
181238c84f7SMauro Carvalho Chehab * @pdev: CSIS platform device
182238c84f7SMauro Carvalho Chehab * @phy: pointer to the CSIS generic PHY
183238c84f7SMauro Carvalho Chehab * @regs: mmapped I/O registers memory
184238c84f7SMauro Carvalho Chehab * @supplies: CSIS regulator supplies
185238c84f7SMauro Carvalho Chehab * @clock: CSIS clocks
186238c84f7SMauro Carvalho Chehab * @irq: requested s5p-mipi-csis irq number
187238c84f7SMauro Carvalho Chehab * @interrupt_mask: interrupt mask of the all used interrupts
188238c84f7SMauro Carvalho Chehab * @flags: the state variable for power and streaming control
189238c84f7SMauro Carvalho Chehab * @clk_frequency: device bus clock frequency
190238c84f7SMauro Carvalho Chehab * @hs_settle: HS-RX settle time
191238c84f7SMauro Carvalho Chehab * @num_lanes: number of MIPI-CSI data lanes used
192238c84f7SMauro Carvalho Chehab * @max_num_lanes: maximum number of MIPI-CSI data lanes supported
193238c84f7SMauro Carvalho Chehab * @wclk_ext: CSI wrapper clock: 0 - bus clock, 1 - external SCLK_CAM
194238c84f7SMauro Carvalho Chehab * @csis_fmt: current CSIS pixel format
195238c84f7SMauro Carvalho Chehab * @format: common media bus format for the source and sink pad
196238c84f7SMauro Carvalho Chehab * @slock: spinlock protecting structure members below
197238c84f7SMauro Carvalho Chehab * @pkt_buf: the frame embedded (non-image) data buffer
198238c84f7SMauro Carvalho Chehab * @events: MIPI-CSIS event (error) counters
199238c84f7SMauro Carvalho Chehab */
200238c84f7SMauro Carvalho Chehab struct csis_state {
201238c84f7SMauro Carvalho Chehab struct mutex lock;
202238c84f7SMauro Carvalho Chehab struct media_pad pads[CSIS_PADS_NUM];
203238c84f7SMauro Carvalho Chehab struct v4l2_subdev sd;
204238c84f7SMauro Carvalho Chehab u8 index;
205238c84f7SMauro Carvalho Chehab struct platform_device *pdev;
206238c84f7SMauro Carvalho Chehab struct phy *phy;
207238c84f7SMauro Carvalho Chehab void __iomem *regs;
208238c84f7SMauro Carvalho Chehab struct regulator_bulk_data supplies[CSIS_NUM_SUPPLIES];
209238c84f7SMauro Carvalho Chehab struct clk *clock[NUM_CSIS_CLOCKS];
210238c84f7SMauro Carvalho Chehab int irq;
211238c84f7SMauro Carvalho Chehab u32 interrupt_mask;
212238c84f7SMauro Carvalho Chehab u32 flags;
213238c84f7SMauro Carvalho Chehab
214238c84f7SMauro Carvalho Chehab u32 clk_frequency;
215238c84f7SMauro Carvalho Chehab u32 hs_settle;
216238c84f7SMauro Carvalho Chehab u32 num_lanes;
217238c84f7SMauro Carvalho Chehab u32 max_num_lanes;
218238c84f7SMauro Carvalho Chehab u8 wclk_ext;
219238c84f7SMauro Carvalho Chehab
220238c84f7SMauro Carvalho Chehab const struct csis_pix_format *csis_fmt;
221238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt format;
222238c84f7SMauro Carvalho Chehab
223238c84f7SMauro Carvalho Chehab spinlock_t slock;
224238c84f7SMauro Carvalho Chehab struct csis_pktbuf pkt_buf;
225238c84f7SMauro Carvalho Chehab struct s5pcsis_event events[S5PCSIS_NUM_EVENTS];
226238c84f7SMauro Carvalho Chehab };
227238c84f7SMauro Carvalho Chehab
228238c84f7SMauro Carvalho Chehab /**
229238c84f7SMauro Carvalho Chehab * struct csis_pix_format - CSIS pixel format description
230238c84f7SMauro Carvalho Chehab * @pix_width_alignment: horizontal pixel alignment, width will be
231238c84f7SMauro Carvalho Chehab * multiple of 2^pix_width_alignment
232238c84f7SMauro Carvalho Chehab * @code: corresponding media bus code
233238c84f7SMauro Carvalho Chehab * @fmt_reg: S5PCSIS_CONFIG register value
234238c84f7SMauro Carvalho Chehab * @data_alignment: MIPI-CSI data alignment in bits
235238c84f7SMauro Carvalho Chehab */
236238c84f7SMauro Carvalho Chehab struct csis_pix_format {
237238c84f7SMauro Carvalho Chehab unsigned int pix_width_alignment;
238238c84f7SMauro Carvalho Chehab u32 code;
239238c84f7SMauro Carvalho Chehab u32 fmt_reg;
240238c84f7SMauro Carvalho Chehab u8 data_alignment;
241238c84f7SMauro Carvalho Chehab };
242238c84f7SMauro Carvalho Chehab
243238c84f7SMauro Carvalho Chehab static const struct csis_pix_format s5pcsis_formats[] = {
244238c84f7SMauro Carvalho Chehab {
245238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_VYUY8_2X8,
246238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_YCBCR422_8BIT,
247238c84f7SMauro Carvalho Chehab .data_alignment = 32,
248238c84f7SMauro Carvalho Chehab }, {
249238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_JPEG_1X8,
250238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_USER(1),
251238c84f7SMauro Carvalho Chehab .data_alignment = 32,
252238c84f7SMauro Carvalho Chehab }, {
253238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_S5C_UYVY_JPEG_1X8,
254238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_USER(1),
255238c84f7SMauro Carvalho Chehab .data_alignment = 32,
256238c84f7SMauro Carvalho Chehab }, {
257238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_SGRBG8_1X8,
258238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_RAW8,
259238c84f7SMauro Carvalho Chehab .data_alignment = 24,
260238c84f7SMauro Carvalho Chehab }, {
261238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_SGRBG10_1X10,
262238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_RAW10,
263238c84f7SMauro Carvalho Chehab .data_alignment = 24,
264238c84f7SMauro Carvalho Chehab }, {
265238c84f7SMauro Carvalho Chehab .code = MEDIA_BUS_FMT_SGRBG12_1X12,
266238c84f7SMauro Carvalho Chehab .fmt_reg = S5PCSIS_CFG_FMT_RAW12,
267238c84f7SMauro Carvalho Chehab .data_alignment = 24,
268238c84f7SMauro Carvalho Chehab }
269238c84f7SMauro Carvalho Chehab };
270238c84f7SMauro Carvalho Chehab
271238c84f7SMauro Carvalho Chehab #define s5pcsis_write(__csis, __r, __v) writel(__v, __csis->regs + __r)
272238c84f7SMauro Carvalho Chehab #define s5pcsis_read(__csis, __r) readl(__csis->regs + __r)
273238c84f7SMauro Carvalho Chehab
sd_to_csis_state(struct v4l2_subdev * sdev)274238c84f7SMauro Carvalho Chehab static struct csis_state *sd_to_csis_state(struct v4l2_subdev *sdev)
275238c84f7SMauro Carvalho Chehab {
276238c84f7SMauro Carvalho Chehab return container_of(sdev, struct csis_state, sd);
277238c84f7SMauro Carvalho Chehab }
278238c84f7SMauro Carvalho Chehab
find_csis_format(struct v4l2_mbus_framefmt * mf)279238c84f7SMauro Carvalho Chehab static const struct csis_pix_format *find_csis_format(
280238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt *mf)
281238c84f7SMauro Carvalho Chehab {
282238c84f7SMauro Carvalho Chehab int i;
283238c84f7SMauro Carvalho Chehab
284238c84f7SMauro Carvalho Chehab for (i = 0; i < ARRAY_SIZE(s5pcsis_formats); i++)
285238c84f7SMauro Carvalho Chehab if (mf->code == s5pcsis_formats[i].code)
286238c84f7SMauro Carvalho Chehab return &s5pcsis_formats[i];
287238c84f7SMauro Carvalho Chehab return NULL;
288238c84f7SMauro Carvalho Chehab }
289238c84f7SMauro Carvalho Chehab
s5pcsis_enable_interrupts(struct csis_state * state,bool on)290238c84f7SMauro Carvalho Chehab static void s5pcsis_enable_interrupts(struct csis_state *state, bool on)
291238c84f7SMauro Carvalho Chehab {
292238c84f7SMauro Carvalho Chehab u32 val = s5pcsis_read(state, S5PCSIS_INTMSK);
293238c84f7SMauro Carvalho Chehab if (on)
294238c84f7SMauro Carvalho Chehab val |= state->interrupt_mask;
295238c84f7SMauro Carvalho Chehab else
296238c84f7SMauro Carvalho Chehab val &= ~state->interrupt_mask;
297238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_INTMSK, val);
298238c84f7SMauro Carvalho Chehab }
299238c84f7SMauro Carvalho Chehab
s5pcsis_reset(struct csis_state * state)300238c84f7SMauro Carvalho Chehab static void s5pcsis_reset(struct csis_state *state)
301238c84f7SMauro Carvalho Chehab {
302238c84f7SMauro Carvalho Chehab u32 val = s5pcsis_read(state, S5PCSIS_CTRL);
303238c84f7SMauro Carvalho Chehab
304238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CTRL, val | S5PCSIS_CTRL_RESET);
305238c84f7SMauro Carvalho Chehab udelay(10);
306238c84f7SMauro Carvalho Chehab }
307238c84f7SMauro Carvalho Chehab
s5pcsis_system_enable(struct csis_state * state,int on)308238c84f7SMauro Carvalho Chehab static void s5pcsis_system_enable(struct csis_state *state, int on)
309238c84f7SMauro Carvalho Chehab {
310238c84f7SMauro Carvalho Chehab u32 val, mask;
311238c84f7SMauro Carvalho Chehab
312238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_CTRL);
313238c84f7SMauro Carvalho Chehab if (on)
314238c84f7SMauro Carvalho Chehab val |= S5PCSIS_CTRL_ENABLE;
315238c84f7SMauro Carvalho Chehab else
316238c84f7SMauro Carvalho Chehab val &= ~S5PCSIS_CTRL_ENABLE;
317238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CTRL, val);
318238c84f7SMauro Carvalho Chehab
319238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_DPHYCTRL);
320238c84f7SMauro Carvalho Chehab val &= ~S5PCSIS_DPHYCTRL_ENABLE;
321238c84f7SMauro Carvalho Chehab if (on) {
322238c84f7SMauro Carvalho Chehab mask = (1 << (state->num_lanes + 1)) - 1;
323238c84f7SMauro Carvalho Chehab val |= (mask & S5PCSIS_DPHYCTRL_ENABLE);
324238c84f7SMauro Carvalho Chehab }
325238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_DPHYCTRL, val);
326238c84f7SMauro Carvalho Chehab }
327238c84f7SMauro Carvalho Chehab
328238c84f7SMauro Carvalho Chehab /* Called with the state.lock mutex held */
__s5pcsis_set_format(struct csis_state * state)329238c84f7SMauro Carvalho Chehab static void __s5pcsis_set_format(struct csis_state *state)
330238c84f7SMauro Carvalho Chehab {
331238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt *mf = &state->format;
332238c84f7SMauro Carvalho Chehab u32 val;
333238c84f7SMauro Carvalho Chehab
334238c84f7SMauro Carvalho Chehab v4l2_dbg(1, debug, &state->sd, "fmt: %#x, %d x %d\n",
335238c84f7SMauro Carvalho Chehab mf->code, mf->width, mf->height);
336238c84f7SMauro Carvalho Chehab
337238c84f7SMauro Carvalho Chehab /* Color format */
338238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_CONFIG);
339238c84f7SMauro Carvalho Chehab val = (val & ~S5PCSIS_CFG_FMT_MASK) | state->csis_fmt->fmt_reg;
340238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CONFIG, val);
341238c84f7SMauro Carvalho Chehab
342238c84f7SMauro Carvalho Chehab /* Pixel resolution */
343238c84f7SMauro Carvalho Chehab val = (mf->width << 16) | mf->height;
344238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_RESOL, val);
345238c84f7SMauro Carvalho Chehab }
346238c84f7SMauro Carvalho Chehab
s5pcsis_set_hsync_settle(struct csis_state * state,int settle)347238c84f7SMauro Carvalho Chehab static void s5pcsis_set_hsync_settle(struct csis_state *state, int settle)
348238c84f7SMauro Carvalho Chehab {
349238c84f7SMauro Carvalho Chehab u32 val = s5pcsis_read(state, S5PCSIS_DPHYCTRL);
350238c84f7SMauro Carvalho Chehab
351238c84f7SMauro Carvalho Chehab val = (val & ~S5PCSIS_DPHYCTRL_HSS_MASK) | (settle << 27);
352238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_DPHYCTRL, val);
353238c84f7SMauro Carvalho Chehab }
354238c84f7SMauro Carvalho Chehab
s5pcsis_set_params(struct csis_state * state)355238c84f7SMauro Carvalho Chehab static void s5pcsis_set_params(struct csis_state *state)
356238c84f7SMauro Carvalho Chehab {
357238c84f7SMauro Carvalho Chehab u32 val;
358238c84f7SMauro Carvalho Chehab
359238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_CONFIG);
360238c84f7SMauro Carvalho Chehab val = (val & ~S5PCSIS_CFG_NR_LANE_MASK) | (state->num_lanes - 1);
361238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CONFIG, val);
362238c84f7SMauro Carvalho Chehab
363238c84f7SMauro Carvalho Chehab __s5pcsis_set_format(state);
364238c84f7SMauro Carvalho Chehab s5pcsis_set_hsync_settle(state, state->hs_settle);
365238c84f7SMauro Carvalho Chehab
366238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_CTRL);
367238c84f7SMauro Carvalho Chehab if (state->csis_fmt->data_alignment == 32)
368238c84f7SMauro Carvalho Chehab val |= S5PCSIS_CTRL_ALIGN_32BIT;
369238c84f7SMauro Carvalho Chehab else /* 24-bits */
370238c84f7SMauro Carvalho Chehab val &= ~S5PCSIS_CTRL_ALIGN_32BIT;
371238c84f7SMauro Carvalho Chehab
372238c84f7SMauro Carvalho Chehab val &= ~S5PCSIS_CTRL_WCLK_EXTCLK;
373238c84f7SMauro Carvalho Chehab if (state->wclk_ext)
374238c84f7SMauro Carvalho Chehab val |= S5PCSIS_CTRL_WCLK_EXTCLK;
375238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CTRL, val);
376238c84f7SMauro Carvalho Chehab
377238c84f7SMauro Carvalho Chehab /* Update the shadow register. */
378238c84f7SMauro Carvalho Chehab val = s5pcsis_read(state, S5PCSIS_CTRL);
379238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_CTRL, val | S5PCSIS_CTRL_UPDATE_SHADOW);
380238c84f7SMauro Carvalho Chehab }
381238c84f7SMauro Carvalho Chehab
s5pcsis_clk_put(struct csis_state * state)382238c84f7SMauro Carvalho Chehab static void s5pcsis_clk_put(struct csis_state *state)
383238c84f7SMauro Carvalho Chehab {
384238c84f7SMauro Carvalho Chehab int i;
385238c84f7SMauro Carvalho Chehab
386238c84f7SMauro Carvalho Chehab for (i = 0; i < NUM_CSIS_CLOCKS; i++) {
387238c84f7SMauro Carvalho Chehab if (IS_ERR(state->clock[i]))
388238c84f7SMauro Carvalho Chehab continue;
389238c84f7SMauro Carvalho Chehab clk_unprepare(state->clock[i]);
390238c84f7SMauro Carvalho Chehab clk_put(state->clock[i]);
391238c84f7SMauro Carvalho Chehab state->clock[i] = ERR_PTR(-EINVAL);
392238c84f7SMauro Carvalho Chehab }
393238c84f7SMauro Carvalho Chehab }
394238c84f7SMauro Carvalho Chehab
s5pcsis_clk_get(struct csis_state * state)395238c84f7SMauro Carvalho Chehab static int s5pcsis_clk_get(struct csis_state *state)
396238c84f7SMauro Carvalho Chehab {
397238c84f7SMauro Carvalho Chehab struct device *dev = &state->pdev->dev;
398238c84f7SMauro Carvalho Chehab int i, ret;
399238c84f7SMauro Carvalho Chehab
400238c84f7SMauro Carvalho Chehab for (i = 0; i < NUM_CSIS_CLOCKS; i++)
401238c84f7SMauro Carvalho Chehab state->clock[i] = ERR_PTR(-EINVAL);
402238c84f7SMauro Carvalho Chehab
403238c84f7SMauro Carvalho Chehab for (i = 0; i < NUM_CSIS_CLOCKS; i++) {
404238c84f7SMauro Carvalho Chehab state->clock[i] = clk_get(dev, csi_clock_name[i]);
405238c84f7SMauro Carvalho Chehab if (IS_ERR(state->clock[i])) {
406238c84f7SMauro Carvalho Chehab ret = PTR_ERR(state->clock[i]);
407238c84f7SMauro Carvalho Chehab goto err;
408238c84f7SMauro Carvalho Chehab }
409238c84f7SMauro Carvalho Chehab ret = clk_prepare(state->clock[i]);
410238c84f7SMauro Carvalho Chehab if (ret < 0) {
411238c84f7SMauro Carvalho Chehab clk_put(state->clock[i]);
412238c84f7SMauro Carvalho Chehab state->clock[i] = ERR_PTR(-EINVAL);
413238c84f7SMauro Carvalho Chehab goto err;
414238c84f7SMauro Carvalho Chehab }
415238c84f7SMauro Carvalho Chehab }
416238c84f7SMauro Carvalho Chehab return 0;
417238c84f7SMauro Carvalho Chehab err:
418238c84f7SMauro Carvalho Chehab s5pcsis_clk_put(state);
419238c84f7SMauro Carvalho Chehab dev_err(dev, "failed to get clock: %s\n", csi_clock_name[i]);
420238c84f7SMauro Carvalho Chehab return ret;
421238c84f7SMauro Carvalho Chehab }
422238c84f7SMauro Carvalho Chehab
dump_regs(struct csis_state * state,const char * label)423238c84f7SMauro Carvalho Chehab static void dump_regs(struct csis_state *state, const char *label)
424238c84f7SMauro Carvalho Chehab {
425238c84f7SMauro Carvalho Chehab struct {
426238c84f7SMauro Carvalho Chehab u32 offset;
427238c84f7SMauro Carvalho Chehab const char * const name;
428238c84f7SMauro Carvalho Chehab } registers[] = {
429238c84f7SMauro Carvalho Chehab { 0x00, "CTRL" },
430238c84f7SMauro Carvalho Chehab { 0x04, "DPHYCTRL" },
431238c84f7SMauro Carvalho Chehab { 0x08, "CONFIG" },
432238c84f7SMauro Carvalho Chehab { 0x0c, "DPHYSTS" },
433238c84f7SMauro Carvalho Chehab { 0x10, "INTMSK" },
434238c84f7SMauro Carvalho Chehab { 0x2c, "RESOL" },
435238c84f7SMauro Carvalho Chehab { 0x38, "SDW_CONFIG" },
436238c84f7SMauro Carvalho Chehab };
437238c84f7SMauro Carvalho Chehab u32 i;
438238c84f7SMauro Carvalho Chehab
439238c84f7SMauro Carvalho Chehab v4l2_info(&state->sd, "--- %s ---\n", label);
440238c84f7SMauro Carvalho Chehab
441238c84f7SMauro Carvalho Chehab for (i = 0; i < ARRAY_SIZE(registers); i++) {
442238c84f7SMauro Carvalho Chehab u32 cfg = s5pcsis_read(state, registers[i].offset);
443238c84f7SMauro Carvalho Chehab v4l2_info(&state->sd, "%10s: 0x%08x\n", registers[i].name, cfg);
444238c84f7SMauro Carvalho Chehab }
445238c84f7SMauro Carvalho Chehab }
446238c84f7SMauro Carvalho Chehab
s5pcsis_start_stream(struct csis_state * state)447238c84f7SMauro Carvalho Chehab static void s5pcsis_start_stream(struct csis_state *state)
448238c84f7SMauro Carvalho Chehab {
449238c84f7SMauro Carvalho Chehab s5pcsis_reset(state);
450238c84f7SMauro Carvalho Chehab s5pcsis_set_params(state);
451238c84f7SMauro Carvalho Chehab s5pcsis_system_enable(state, true);
452238c84f7SMauro Carvalho Chehab s5pcsis_enable_interrupts(state, true);
453238c84f7SMauro Carvalho Chehab }
454238c84f7SMauro Carvalho Chehab
s5pcsis_stop_stream(struct csis_state * state)455238c84f7SMauro Carvalho Chehab static void s5pcsis_stop_stream(struct csis_state *state)
456238c84f7SMauro Carvalho Chehab {
457238c84f7SMauro Carvalho Chehab s5pcsis_enable_interrupts(state, false);
458238c84f7SMauro Carvalho Chehab s5pcsis_system_enable(state, false);
459238c84f7SMauro Carvalho Chehab }
460238c84f7SMauro Carvalho Chehab
s5pcsis_clear_counters(struct csis_state * state)461238c84f7SMauro Carvalho Chehab static void s5pcsis_clear_counters(struct csis_state *state)
462238c84f7SMauro Carvalho Chehab {
463238c84f7SMauro Carvalho Chehab unsigned long flags;
464238c84f7SMauro Carvalho Chehab int i;
465238c84f7SMauro Carvalho Chehab
466238c84f7SMauro Carvalho Chehab spin_lock_irqsave(&state->slock, flags);
467238c84f7SMauro Carvalho Chehab for (i = 0; i < S5PCSIS_NUM_EVENTS; i++)
468238c84f7SMauro Carvalho Chehab state->events[i].counter = 0;
469238c84f7SMauro Carvalho Chehab spin_unlock_irqrestore(&state->slock, flags);
470238c84f7SMauro Carvalho Chehab }
471238c84f7SMauro Carvalho Chehab
s5pcsis_log_counters(struct csis_state * state,bool non_errors)472238c84f7SMauro Carvalho Chehab static void s5pcsis_log_counters(struct csis_state *state, bool non_errors)
473238c84f7SMauro Carvalho Chehab {
474238c84f7SMauro Carvalho Chehab int i = non_errors ? S5PCSIS_NUM_EVENTS : S5PCSIS_NUM_EVENTS - 4;
475238c84f7SMauro Carvalho Chehab unsigned long flags;
476238c84f7SMauro Carvalho Chehab
477238c84f7SMauro Carvalho Chehab spin_lock_irqsave(&state->slock, flags);
478238c84f7SMauro Carvalho Chehab
479238c84f7SMauro Carvalho Chehab for (i--; i >= 0; i--) {
480238c84f7SMauro Carvalho Chehab if (state->events[i].counter > 0 || debug)
481238c84f7SMauro Carvalho Chehab v4l2_info(&state->sd, "%s events: %d\n",
482238c84f7SMauro Carvalho Chehab state->events[i].name,
483238c84f7SMauro Carvalho Chehab state->events[i].counter);
484238c84f7SMauro Carvalho Chehab }
485238c84f7SMauro Carvalho Chehab spin_unlock_irqrestore(&state->slock, flags);
486238c84f7SMauro Carvalho Chehab }
487238c84f7SMauro Carvalho Chehab
488238c84f7SMauro Carvalho Chehab /*
489238c84f7SMauro Carvalho Chehab * V4L2 subdev operations
490238c84f7SMauro Carvalho Chehab */
s5pcsis_s_power(struct v4l2_subdev * sd,int on)491238c84f7SMauro Carvalho Chehab static int s5pcsis_s_power(struct v4l2_subdev *sd, int on)
492238c84f7SMauro Carvalho Chehab {
493238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
494238c84f7SMauro Carvalho Chehab struct device *dev = &state->pdev->dev;
495238c84f7SMauro Carvalho Chehab
496238c84f7SMauro Carvalho Chehab if (on)
497238c84f7SMauro Carvalho Chehab return pm_runtime_resume_and_get(dev);
498238c84f7SMauro Carvalho Chehab
499238c84f7SMauro Carvalho Chehab return pm_runtime_put_sync(dev);
500238c84f7SMauro Carvalho Chehab }
501238c84f7SMauro Carvalho Chehab
s5pcsis_s_stream(struct v4l2_subdev * sd,int enable)502238c84f7SMauro Carvalho Chehab static int s5pcsis_s_stream(struct v4l2_subdev *sd, int enable)
503238c84f7SMauro Carvalho Chehab {
504238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
505238c84f7SMauro Carvalho Chehab int ret = 0;
506238c84f7SMauro Carvalho Chehab
507238c84f7SMauro Carvalho Chehab v4l2_dbg(1, debug, sd, "%s: %d, state: 0x%x\n",
508238c84f7SMauro Carvalho Chehab __func__, enable, state->flags);
509238c84f7SMauro Carvalho Chehab
510238c84f7SMauro Carvalho Chehab if (enable) {
511238c84f7SMauro Carvalho Chehab s5pcsis_clear_counters(state);
512238c84f7SMauro Carvalho Chehab ret = pm_runtime_resume_and_get(&state->pdev->dev);
513238c84f7SMauro Carvalho Chehab if (ret < 0)
514238c84f7SMauro Carvalho Chehab return ret;
515238c84f7SMauro Carvalho Chehab }
516238c84f7SMauro Carvalho Chehab
517238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
518238c84f7SMauro Carvalho Chehab if (enable) {
519238c84f7SMauro Carvalho Chehab if (state->flags & ST_SUSPENDED) {
520238c84f7SMauro Carvalho Chehab ret = -EBUSY;
521238c84f7SMauro Carvalho Chehab goto unlock;
522238c84f7SMauro Carvalho Chehab }
523238c84f7SMauro Carvalho Chehab s5pcsis_start_stream(state);
524238c84f7SMauro Carvalho Chehab state->flags |= ST_STREAMING;
525238c84f7SMauro Carvalho Chehab } else {
526238c84f7SMauro Carvalho Chehab s5pcsis_stop_stream(state);
527238c84f7SMauro Carvalho Chehab state->flags &= ~ST_STREAMING;
528238c84f7SMauro Carvalho Chehab if (debug > 0)
529238c84f7SMauro Carvalho Chehab s5pcsis_log_counters(state, true);
530238c84f7SMauro Carvalho Chehab }
531238c84f7SMauro Carvalho Chehab unlock:
532238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
533238c84f7SMauro Carvalho Chehab if (!enable)
534238c84f7SMauro Carvalho Chehab pm_runtime_put(&state->pdev->dev);
535238c84f7SMauro Carvalho Chehab
536238c84f7SMauro Carvalho Chehab return ret;
537238c84f7SMauro Carvalho Chehab }
538238c84f7SMauro Carvalho Chehab
s5pcsis_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)539238c84f7SMauro Carvalho Chehab static int s5pcsis_enum_mbus_code(struct v4l2_subdev *sd,
540238c84f7SMauro Carvalho Chehab struct v4l2_subdev_state *sd_state,
541238c84f7SMauro Carvalho Chehab struct v4l2_subdev_mbus_code_enum *code)
542238c84f7SMauro Carvalho Chehab {
543238c84f7SMauro Carvalho Chehab if (code->index >= ARRAY_SIZE(s5pcsis_formats))
544238c84f7SMauro Carvalho Chehab return -EINVAL;
545238c84f7SMauro Carvalho Chehab
546238c84f7SMauro Carvalho Chehab code->code = s5pcsis_formats[code->index].code;
547238c84f7SMauro Carvalho Chehab return 0;
548238c84f7SMauro Carvalho Chehab }
549238c84f7SMauro Carvalho Chehab
s5pcsis_try_format(struct v4l2_mbus_framefmt * mf)550238c84f7SMauro Carvalho Chehab static struct csis_pix_format const *s5pcsis_try_format(
551238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt *mf)
552238c84f7SMauro Carvalho Chehab {
553238c84f7SMauro Carvalho Chehab struct csis_pix_format const *csis_fmt;
554238c84f7SMauro Carvalho Chehab
555238c84f7SMauro Carvalho Chehab csis_fmt = find_csis_format(mf);
556238c84f7SMauro Carvalho Chehab if (csis_fmt == NULL)
557238c84f7SMauro Carvalho Chehab csis_fmt = &s5pcsis_formats[0];
558238c84f7SMauro Carvalho Chehab
559238c84f7SMauro Carvalho Chehab mf->code = csis_fmt->code;
560238c84f7SMauro Carvalho Chehab v4l_bound_align_image(&mf->width, 1, CSIS_MAX_PIX_WIDTH,
561238c84f7SMauro Carvalho Chehab csis_fmt->pix_width_alignment,
562238c84f7SMauro Carvalho Chehab &mf->height, 1, CSIS_MAX_PIX_HEIGHT, 1,
563238c84f7SMauro Carvalho Chehab 0);
564238c84f7SMauro Carvalho Chehab return csis_fmt;
565238c84f7SMauro Carvalho Chehab }
566238c84f7SMauro Carvalho Chehab
__s5pcsis_get_format(struct csis_state * state,struct v4l2_subdev_state * sd_state,enum v4l2_subdev_format_whence which)567238c84f7SMauro Carvalho Chehab static struct v4l2_mbus_framefmt *__s5pcsis_get_format(
568238c84f7SMauro Carvalho Chehab struct csis_state *state, struct v4l2_subdev_state *sd_state,
569238c84f7SMauro Carvalho Chehab enum v4l2_subdev_format_whence which)
570238c84f7SMauro Carvalho Chehab {
571238c84f7SMauro Carvalho Chehab if (which == V4L2_SUBDEV_FORMAT_TRY)
572238c84f7SMauro Carvalho Chehab return sd_state ? v4l2_subdev_get_try_format(&state->sd,
573238c84f7SMauro Carvalho Chehab sd_state, 0) : NULL;
574238c84f7SMauro Carvalho Chehab
575238c84f7SMauro Carvalho Chehab return &state->format;
576238c84f7SMauro Carvalho Chehab }
577238c84f7SMauro Carvalho Chehab
s5pcsis_set_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * fmt)578238c84f7SMauro Carvalho Chehab static int s5pcsis_set_fmt(struct v4l2_subdev *sd,
579238c84f7SMauro Carvalho Chehab struct v4l2_subdev_state *sd_state,
580238c84f7SMauro Carvalho Chehab struct v4l2_subdev_format *fmt)
581238c84f7SMauro Carvalho Chehab {
582238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
583238c84f7SMauro Carvalho Chehab struct csis_pix_format const *csis_fmt;
584238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt *mf;
585238c84f7SMauro Carvalho Chehab
586238c84f7SMauro Carvalho Chehab mf = __s5pcsis_get_format(state, sd_state, fmt->which);
587238c84f7SMauro Carvalho Chehab
588238c84f7SMauro Carvalho Chehab if (fmt->pad == CSIS_PAD_SOURCE) {
589238c84f7SMauro Carvalho Chehab if (mf) {
590238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
591238c84f7SMauro Carvalho Chehab fmt->format = *mf;
592238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
593238c84f7SMauro Carvalho Chehab }
594238c84f7SMauro Carvalho Chehab return 0;
595238c84f7SMauro Carvalho Chehab }
596238c84f7SMauro Carvalho Chehab csis_fmt = s5pcsis_try_format(&fmt->format);
597238c84f7SMauro Carvalho Chehab if (mf) {
598238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
599238c84f7SMauro Carvalho Chehab *mf = fmt->format;
600238c84f7SMauro Carvalho Chehab if (fmt->which == V4L2_SUBDEV_FORMAT_ACTIVE)
601238c84f7SMauro Carvalho Chehab state->csis_fmt = csis_fmt;
602238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
603238c84f7SMauro Carvalho Chehab }
604238c84f7SMauro Carvalho Chehab return 0;
605238c84f7SMauro Carvalho Chehab }
606238c84f7SMauro Carvalho Chehab
s5pcsis_get_fmt(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * fmt)607238c84f7SMauro Carvalho Chehab static int s5pcsis_get_fmt(struct v4l2_subdev *sd,
608238c84f7SMauro Carvalho Chehab struct v4l2_subdev_state *sd_state,
609238c84f7SMauro Carvalho Chehab struct v4l2_subdev_format *fmt)
610238c84f7SMauro Carvalho Chehab {
611238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
612238c84f7SMauro Carvalho Chehab struct v4l2_mbus_framefmt *mf;
613238c84f7SMauro Carvalho Chehab
614238c84f7SMauro Carvalho Chehab mf = __s5pcsis_get_format(state, sd_state, fmt->which);
615238c84f7SMauro Carvalho Chehab if (!mf)
616238c84f7SMauro Carvalho Chehab return -EINVAL;
617238c84f7SMauro Carvalho Chehab
618238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
619238c84f7SMauro Carvalho Chehab fmt->format = *mf;
620238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
621238c84f7SMauro Carvalho Chehab return 0;
622238c84f7SMauro Carvalho Chehab }
623238c84f7SMauro Carvalho Chehab
s5pcsis_s_rx_buffer(struct v4l2_subdev * sd,void * buf,unsigned int * size)624238c84f7SMauro Carvalho Chehab static int s5pcsis_s_rx_buffer(struct v4l2_subdev *sd, void *buf,
625238c84f7SMauro Carvalho Chehab unsigned int *size)
626238c84f7SMauro Carvalho Chehab {
627238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
628238c84f7SMauro Carvalho Chehab unsigned long flags;
629238c84f7SMauro Carvalho Chehab
630238c84f7SMauro Carvalho Chehab *size = min_t(unsigned int, *size, S5PCSIS_PKTDATA_SIZE);
631238c84f7SMauro Carvalho Chehab
632238c84f7SMauro Carvalho Chehab spin_lock_irqsave(&state->slock, flags);
633238c84f7SMauro Carvalho Chehab state->pkt_buf.data = buf;
634238c84f7SMauro Carvalho Chehab state->pkt_buf.len = *size;
635238c84f7SMauro Carvalho Chehab spin_unlock_irqrestore(&state->slock, flags);
636238c84f7SMauro Carvalho Chehab
637238c84f7SMauro Carvalho Chehab return 0;
638238c84f7SMauro Carvalho Chehab }
639238c84f7SMauro Carvalho Chehab
s5pcsis_log_status(struct v4l2_subdev * sd)640238c84f7SMauro Carvalho Chehab static int s5pcsis_log_status(struct v4l2_subdev *sd)
641238c84f7SMauro Carvalho Chehab {
642238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
643238c84f7SMauro Carvalho Chehab
644238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
645238c84f7SMauro Carvalho Chehab s5pcsis_log_counters(state, true);
646238c84f7SMauro Carvalho Chehab if (debug && (state->flags & ST_POWERED))
647238c84f7SMauro Carvalho Chehab dump_regs(state, __func__);
648238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
649238c84f7SMauro Carvalho Chehab return 0;
650238c84f7SMauro Carvalho Chehab }
651238c84f7SMauro Carvalho Chehab
652238c84f7SMauro Carvalho Chehab static const struct v4l2_subdev_core_ops s5pcsis_core_ops = {
653238c84f7SMauro Carvalho Chehab .s_power = s5pcsis_s_power,
654238c84f7SMauro Carvalho Chehab .log_status = s5pcsis_log_status,
655238c84f7SMauro Carvalho Chehab };
656238c84f7SMauro Carvalho Chehab
657238c84f7SMauro Carvalho Chehab static const struct v4l2_subdev_pad_ops s5pcsis_pad_ops = {
658238c84f7SMauro Carvalho Chehab .enum_mbus_code = s5pcsis_enum_mbus_code,
659238c84f7SMauro Carvalho Chehab .get_fmt = s5pcsis_get_fmt,
660238c84f7SMauro Carvalho Chehab .set_fmt = s5pcsis_set_fmt,
661238c84f7SMauro Carvalho Chehab };
662238c84f7SMauro Carvalho Chehab
663238c84f7SMauro Carvalho Chehab static const struct v4l2_subdev_video_ops s5pcsis_video_ops = {
664238c84f7SMauro Carvalho Chehab .s_rx_buffer = s5pcsis_s_rx_buffer,
665238c84f7SMauro Carvalho Chehab .s_stream = s5pcsis_s_stream,
666238c84f7SMauro Carvalho Chehab };
667238c84f7SMauro Carvalho Chehab
668238c84f7SMauro Carvalho Chehab static const struct v4l2_subdev_ops s5pcsis_subdev_ops = {
669238c84f7SMauro Carvalho Chehab .core = &s5pcsis_core_ops,
670238c84f7SMauro Carvalho Chehab .pad = &s5pcsis_pad_ops,
671238c84f7SMauro Carvalho Chehab .video = &s5pcsis_video_ops,
672238c84f7SMauro Carvalho Chehab };
673238c84f7SMauro Carvalho Chehab
s5pcsis_irq_handler(int irq,void * dev_id)674238c84f7SMauro Carvalho Chehab static irqreturn_t s5pcsis_irq_handler(int irq, void *dev_id)
675238c84f7SMauro Carvalho Chehab {
676238c84f7SMauro Carvalho Chehab struct csis_state *state = dev_id;
677238c84f7SMauro Carvalho Chehab struct csis_pktbuf *pktbuf = &state->pkt_buf;
678238c84f7SMauro Carvalho Chehab unsigned long flags;
679238c84f7SMauro Carvalho Chehab u32 status;
680238c84f7SMauro Carvalho Chehab
681238c84f7SMauro Carvalho Chehab status = s5pcsis_read(state, S5PCSIS_INTSRC);
682238c84f7SMauro Carvalho Chehab spin_lock_irqsave(&state->slock, flags);
683238c84f7SMauro Carvalho Chehab
684238c84f7SMauro Carvalho Chehab if ((status & S5PCSIS_INTSRC_NON_IMAGE_DATA) && pktbuf->data) {
685238c84f7SMauro Carvalho Chehab u32 offset;
686238c84f7SMauro Carvalho Chehab
687238c84f7SMauro Carvalho Chehab if (status & S5PCSIS_INTSRC_EVEN)
688238c84f7SMauro Carvalho Chehab offset = S5PCSIS_PKTDATA_EVEN;
689238c84f7SMauro Carvalho Chehab else
690238c84f7SMauro Carvalho Chehab offset = S5PCSIS_PKTDATA_ODD;
691238c84f7SMauro Carvalho Chehab
692238c84f7SMauro Carvalho Chehab memcpy(pktbuf->data, (u8 __force *)state->regs + offset,
693238c84f7SMauro Carvalho Chehab pktbuf->len);
694238c84f7SMauro Carvalho Chehab pktbuf->data = NULL;
695238c84f7SMauro Carvalho Chehab rmb();
696238c84f7SMauro Carvalho Chehab }
697238c84f7SMauro Carvalho Chehab
698238c84f7SMauro Carvalho Chehab /* Update the event/error counters */
699238c84f7SMauro Carvalho Chehab if ((status & S5PCSIS_INTSRC_ERRORS) || debug) {
700238c84f7SMauro Carvalho Chehab int i;
701238c84f7SMauro Carvalho Chehab for (i = 0; i < S5PCSIS_NUM_EVENTS; i++) {
702238c84f7SMauro Carvalho Chehab if (!(status & state->events[i].mask))
703238c84f7SMauro Carvalho Chehab continue;
704238c84f7SMauro Carvalho Chehab state->events[i].counter++;
705238c84f7SMauro Carvalho Chehab v4l2_dbg(2, debug, &state->sd, "%s: %d\n",
706238c84f7SMauro Carvalho Chehab state->events[i].name,
707238c84f7SMauro Carvalho Chehab state->events[i].counter);
708238c84f7SMauro Carvalho Chehab }
709238c84f7SMauro Carvalho Chehab v4l2_dbg(2, debug, &state->sd, "status: %08x\n", status);
710238c84f7SMauro Carvalho Chehab }
711238c84f7SMauro Carvalho Chehab spin_unlock_irqrestore(&state->slock, flags);
712238c84f7SMauro Carvalho Chehab
713238c84f7SMauro Carvalho Chehab s5pcsis_write(state, S5PCSIS_INTSRC, status);
714238c84f7SMauro Carvalho Chehab return IRQ_HANDLED;
715238c84f7SMauro Carvalho Chehab }
716238c84f7SMauro Carvalho Chehab
s5pcsis_parse_dt(struct platform_device * pdev,struct csis_state * state)717238c84f7SMauro Carvalho Chehab static int s5pcsis_parse_dt(struct platform_device *pdev,
718238c84f7SMauro Carvalho Chehab struct csis_state *state)
719238c84f7SMauro Carvalho Chehab {
720238c84f7SMauro Carvalho Chehab struct device_node *node = pdev->dev.of_node;
721238c84f7SMauro Carvalho Chehab struct v4l2_fwnode_endpoint endpoint = { .bus_type = 0 };
722238c84f7SMauro Carvalho Chehab int ret;
723238c84f7SMauro Carvalho Chehab
724238c84f7SMauro Carvalho Chehab if (of_property_read_u32(node, "clock-frequency",
725238c84f7SMauro Carvalho Chehab &state->clk_frequency))
726238c84f7SMauro Carvalho Chehab state->clk_frequency = DEFAULT_SCLK_CSIS_FREQ;
727238c84f7SMauro Carvalho Chehab if (of_property_read_u32(node, "bus-width",
728238c84f7SMauro Carvalho Chehab &state->max_num_lanes))
729238c84f7SMauro Carvalho Chehab return -EINVAL;
730238c84f7SMauro Carvalho Chehab
731238c84f7SMauro Carvalho Chehab node = of_graph_get_next_endpoint(node, NULL);
732238c84f7SMauro Carvalho Chehab if (!node) {
733238c84f7SMauro Carvalho Chehab dev_err(&pdev->dev, "No port node at %pOF\n",
734238c84f7SMauro Carvalho Chehab pdev->dev.of_node);
735238c84f7SMauro Carvalho Chehab return -EINVAL;
736238c84f7SMauro Carvalho Chehab }
737238c84f7SMauro Carvalho Chehab /* Get port node and validate MIPI-CSI channel id. */
738238c84f7SMauro Carvalho Chehab ret = v4l2_fwnode_endpoint_parse(of_fwnode_handle(node), &endpoint);
739238c84f7SMauro Carvalho Chehab if (ret)
740238c84f7SMauro Carvalho Chehab goto err;
741238c84f7SMauro Carvalho Chehab
742238c84f7SMauro Carvalho Chehab state->index = endpoint.base.port - FIMC_INPUT_MIPI_CSI2_0;
743238c84f7SMauro Carvalho Chehab if (state->index >= CSIS_MAX_ENTITIES) {
744238c84f7SMauro Carvalho Chehab ret = -ENXIO;
745238c84f7SMauro Carvalho Chehab goto err;
746238c84f7SMauro Carvalho Chehab }
747238c84f7SMauro Carvalho Chehab
748238c84f7SMauro Carvalho Chehab /* Get MIPI CSI-2 bus configuration from the endpoint node. */
749238c84f7SMauro Carvalho Chehab of_property_read_u32(node, "samsung,csis-hs-settle",
750238c84f7SMauro Carvalho Chehab &state->hs_settle);
751238c84f7SMauro Carvalho Chehab state->wclk_ext = of_property_read_bool(node,
752238c84f7SMauro Carvalho Chehab "samsung,csis-wclk");
753238c84f7SMauro Carvalho Chehab
754238c84f7SMauro Carvalho Chehab state->num_lanes = endpoint.bus.mipi_csi2.num_data_lanes;
755238c84f7SMauro Carvalho Chehab
756238c84f7SMauro Carvalho Chehab err:
757238c84f7SMauro Carvalho Chehab of_node_put(node);
758238c84f7SMauro Carvalho Chehab return ret;
759238c84f7SMauro Carvalho Chehab }
760238c84f7SMauro Carvalho Chehab
761238c84f7SMauro Carvalho Chehab static int s5pcsis_pm_resume(struct device *dev, bool runtime);
762238c84f7SMauro Carvalho Chehab static const struct of_device_id s5pcsis_of_match[];
763238c84f7SMauro Carvalho Chehab
s5pcsis_probe(struct platform_device * pdev)764238c84f7SMauro Carvalho Chehab static int s5pcsis_probe(struct platform_device *pdev)
765238c84f7SMauro Carvalho Chehab {
766238c84f7SMauro Carvalho Chehab const struct of_device_id *of_id;
767238c84f7SMauro Carvalho Chehab const struct csis_drvdata *drv_data;
768238c84f7SMauro Carvalho Chehab struct device *dev = &pdev->dev;
769238c84f7SMauro Carvalho Chehab struct csis_state *state;
770238c84f7SMauro Carvalho Chehab int ret = -ENOMEM;
771238c84f7SMauro Carvalho Chehab int i;
772238c84f7SMauro Carvalho Chehab
773238c84f7SMauro Carvalho Chehab state = devm_kzalloc(dev, sizeof(*state), GFP_KERNEL);
774238c84f7SMauro Carvalho Chehab if (!state)
775238c84f7SMauro Carvalho Chehab return -ENOMEM;
776238c84f7SMauro Carvalho Chehab
777238c84f7SMauro Carvalho Chehab mutex_init(&state->lock);
778238c84f7SMauro Carvalho Chehab spin_lock_init(&state->slock);
779238c84f7SMauro Carvalho Chehab state->pdev = pdev;
780238c84f7SMauro Carvalho Chehab
781238c84f7SMauro Carvalho Chehab of_id = of_match_node(s5pcsis_of_match, dev->of_node);
782238c84f7SMauro Carvalho Chehab if (WARN_ON(of_id == NULL))
783238c84f7SMauro Carvalho Chehab return -EINVAL;
784238c84f7SMauro Carvalho Chehab
785238c84f7SMauro Carvalho Chehab drv_data = of_id->data;
786238c84f7SMauro Carvalho Chehab state->interrupt_mask = drv_data->interrupt_mask;
787238c84f7SMauro Carvalho Chehab
788238c84f7SMauro Carvalho Chehab ret = s5pcsis_parse_dt(pdev, state);
789238c84f7SMauro Carvalho Chehab if (ret < 0)
790238c84f7SMauro Carvalho Chehab return ret;
791238c84f7SMauro Carvalho Chehab
792238c84f7SMauro Carvalho Chehab if (state->num_lanes == 0 || state->num_lanes > state->max_num_lanes) {
793238c84f7SMauro Carvalho Chehab dev_err(dev, "Unsupported number of data lanes: %d (max. %d)\n",
794238c84f7SMauro Carvalho Chehab state->num_lanes, state->max_num_lanes);
795238c84f7SMauro Carvalho Chehab return -EINVAL;
796238c84f7SMauro Carvalho Chehab }
797238c84f7SMauro Carvalho Chehab
798238c84f7SMauro Carvalho Chehab state->phy = devm_phy_get(dev, "csis");
799238c84f7SMauro Carvalho Chehab if (IS_ERR(state->phy))
800238c84f7SMauro Carvalho Chehab return PTR_ERR(state->phy);
801238c84f7SMauro Carvalho Chehab
802238c84f7SMauro Carvalho Chehab state->regs = devm_platform_ioremap_resource(pdev, 0);
803238c84f7SMauro Carvalho Chehab if (IS_ERR(state->regs))
804238c84f7SMauro Carvalho Chehab return PTR_ERR(state->regs);
805238c84f7SMauro Carvalho Chehab
806238c84f7SMauro Carvalho Chehab state->irq = platform_get_irq(pdev, 0);
807238c84f7SMauro Carvalho Chehab if (state->irq < 0)
808238c84f7SMauro Carvalho Chehab return state->irq;
809238c84f7SMauro Carvalho Chehab
810238c84f7SMauro Carvalho Chehab for (i = 0; i < CSIS_NUM_SUPPLIES; i++)
811238c84f7SMauro Carvalho Chehab state->supplies[i].supply = csis_supply_name[i];
812238c84f7SMauro Carvalho Chehab
813238c84f7SMauro Carvalho Chehab ret = devm_regulator_bulk_get(dev, CSIS_NUM_SUPPLIES,
814238c84f7SMauro Carvalho Chehab state->supplies);
815238c84f7SMauro Carvalho Chehab if (ret)
816238c84f7SMauro Carvalho Chehab return ret;
817238c84f7SMauro Carvalho Chehab
818238c84f7SMauro Carvalho Chehab ret = s5pcsis_clk_get(state);
819238c84f7SMauro Carvalho Chehab if (ret < 0)
820238c84f7SMauro Carvalho Chehab return ret;
821238c84f7SMauro Carvalho Chehab
822238c84f7SMauro Carvalho Chehab if (state->clk_frequency)
823238c84f7SMauro Carvalho Chehab ret = clk_set_rate(state->clock[CSIS_CLK_MUX],
824238c84f7SMauro Carvalho Chehab state->clk_frequency);
825238c84f7SMauro Carvalho Chehab else
826238c84f7SMauro Carvalho Chehab dev_WARN(dev, "No clock frequency specified!\n");
827238c84f7SMauro Carvalho Chehab if (ret < 0)
828238c84f7SMauro Carvalho Chehab goto e_clkput;
829238c84f7SMauro Carvalho Chehab
830238c84f7SMauro Carvalho Chehab ret = clk_enable(state->clock[CSIS_CLK_MUX]);
831238c84f7SMauro Carvalho Chehab if (ret < 0)
832238c84f7SMauro Carvalho Chehab goto e_clkput;
833238c84f7SMauro Carvalho Chehab
834238c84f7SMauro Carvalho Chehab ret = devm_request_irq(dev, state->irq, s5pcsis_irq_handler,
835238c84f7SMauro Carvalho Chehab 0, dev_name(dev), state);
836238c84f7SMauro Carvalho Chehab if (ret) {
837238c84f7SMauro Carvalho Chehab dev_err(dev, "Interrupt request failed\n");
838238c84f7SMauro Carvalho Chehab goto e_clkdis;
839238c84f7SMauro Carvalho Chehab }
840238c84f7SMauro Carvalho Chehab
841238c84f7SMauro Carvalho Chehab v4l2_subdev_init(&state->sd, &s5pcsis_subdev_ops);
842238c84f7SMauro Carvalho Chehab state->sd.owner = THIS_MODULE;
843238c84f7SMauro Carvalho Chehab snprintf(state->sd.name, sizeof(state->sd.name), "%s.%d",
844238c84f7SMauro Carvalho Chehab CSIS_SUBDEV_NAME, state->index);
845238c84f7SMauro Carvalho Chehab state->sd.flags |= V4L2_SUBDEV_FL_HAS_DEVNODE;
846238c84f7SMauro Carvalho Chehab state->csis_fmt = &s5pcsis_formats[0];
847238c84f7SMauro Carvalho Chehab
848238c84f7SMauro Carvalho Chehab state->format.code = s5pcsis_formats[0].code;
849238c84f7SMauro Carvalho Chehab state->format.width = S5PCSIS_DEF_PIX_WIDTH;
850238c84f7SMauro Carvalho Chehab state->format.height = S5PCSIS_DEF_PIX_HEIGHT;
851238c84f7SMauro Carvalho Chehab
852238c84f7SMauro Carvalho Chehab state->sd.entity.function = MEDIA_ENT_F_IO_V4L;
853238c84f7SMauro Carvalho Chehab state->pads[CSIS_PAD_SINK].flags = MEDIA_PAD_FL_SINK;
854238c84f7SMauro Carvalho Chehab state->pads[CSIS_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
855238c84f7SMauro Carvalho Chehab ret = media_entity_pads_init(&state->sd.entity,
856238c84f7SMauro Carvalho Chehab CSIS_PADS_NUM, state->pads);
857238c84f7SMauro Carvalho Chehab if (ret < 0)
858238c84f7SMauro Carvalho Chehab goto e_clkdis;
859238c84f7SMauro Carvalho Chehab
860238c84f7SMauro Carvalho Chehab /* This allows to retrieve the platform device id by the host driver */
861238c84f7SMauro Carvalho Chehab v4l2_set_subdevdata(&state->sd, pdev);
862238c84f7SMauro Carvalho Chehab
863238c84f7SMauro Carvalho Chehab /* .. and a pointer to the subdev. */
864238c84f7SMauro Carvalho Chehab platform_set_drvdata(pdev, &state->sd);
865238c84f7SMauro Carvalho Chehab memcpy(state->events, s5pcsis_events, sizeof(state->events));
866238c84f7SMauro Carvalho Chehab
867238c84f7SMauro Carvalho Chehab pm_runtime_enable(dev);
868238c84f7SMauro Carvalho Chehab if (!pm_runtime_enabled(dev)) {
869238c84f7SMauro Carvalho Chehab ret = s5pcsis_pm_resume(dev, true);
870238c84f7SMauro Carvalho Chehab if (ret < 0)
871238c84f7SMauro Carvalho Chehab goto e_m_ent;
872238c84f7SMauro Carvalho Chehab }
873238c84f7SMauro Carvalho Chehab
874238c84f7SMauro Carvalho Chehab dev_info(&pdev->dev, "lanes: %d, hs_settle: %d, wclk: %d, freq: %u\n",
875238c84f7SMauro Carvalho Chehab state->num_lanes, state->hs_settle, state->wclk_ext,
876238c84f7SMauro Carvalho Chehab state->clk_frequency);
877238c84f7SMauro Carvalho Chehab return 0;
878238c84f7SMauro Carvalho Chehab
879238c84f7SMauro Carvalho Chehab e_m_ent:
880238c84f7SMauro Carvalho Chehab media_entity_cleanup(&state->sd.entity);
881238c84f7SMauro Carvalho Chehab e_clkdis:
882238c84f7SMauro Carvalho Chehab clk_disable(state->clock[CSIS_CLK_MUX]);
883238c84f7SMauro Carvalho Chehab e_clkput:
884238c84f7SMauro Carvalho Chehab s5pcsis_clk_put(state);
885238c84f7SMauro Carvalho Chehab return ret;
886238c84f7SMauro Carvalho Chehab }
887238c84f7SMauro Carvalho Chehab
s5pcsis_pm_suspend(struct device * dev,bool runtime)888238c84f7SMauro Carvalho Chehab static int s5pcsis_pm_suspend(struct device *dev, bool runtime)
889238c84f7SMauro Carvalho Chehab {
890238c84f7SMauro Carvalho Chehab struct v4l2_subdev *sd = dev_get_drvdata(dev);
891238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
892238c84f7SMauro Carvalho Chehab int ret = 0;
893238c84f7SMauro Carvalho Chehab
894238c84f7SMauro Carvalho Chehab v4l2_dbg(1, debug, sd, "%s: flags: 0x%x\n",
895238c84f7SMauro Carvalho Chehab __func__, state->flags);
896238c84f7SMauro Carvalho Chehab
897238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
898238c84f7SMauro Carvalho Chehab if (state->flags & ST_POWERED) {
899238c84f7SMauro Carvalho Chehab s5pcsis_stop_stream(state);
900238c84f7SMauro Carvalho Chehab ret = phy_power_off(state->phy);
901238c84f7SMauro Carvalho Chehab if (ret)
902238c84f7SMauro Carvalho Chehab goto unlock;
903238c84f7SMauro Carvalho Chehab ret = regulator_bulk_disable(CSIS_NUM_SUPPLIES,
904238c84f7SMauro Carvalho Chehab state->supplies);
905238c84f7SMauro Carvalho Chehab if (ret)
906238c84f7SMauro Carvalho Chehab goto unlock;
907238c84f7SMauro Carvalho Chehab clk_disable(state->clock[CSIS_CLK_GATE]);
908238c84f7SMauro Carvalho Chehab state->flags &= ~ST_POWERED;
909238c84f7SMauro Carvalho Chehab if (!runtime)
910238c84f7SMauro Carvalho Chehab state->flags |= ST_SUSPENDED;
911238c84f7SMauro Carvalho Chehab }
912238c84f7SMauro Carvalho Chehab unlock:
913238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
914238c84f7SMauro Carvalho Chehab return ret ? -EAGAIN : 0;
915238c84f7SMauro Carvalho Chehab }
916238c84f7SMauro Carvalho Chehab
s5pcsis_pm_resume(struct device * dev,bool runtime)917238c84f7SMauro Carvalho Chehab static int s5pcsis_pm_resume(struct device *dev, bool runtime)
918238c84f7SMauro Carvalho Chehab {
919238c84f7SMauro Carvalho Chehab struct v4l2_subdev *sd = dev_get_drvdata(dev);
920238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
921238c84f7SMauro Carvalho Chehab int ret = 0;
922238c84f7SMauro Carvalho Chehab
923238c84f7SMauro Carvalho Chehab v4l2_dbg(1, debug, sd, "%s: flags: 0x%x\n",
924238c84f7SMauro Carvalho Chehab __func__, state->flags);
925238c84f7SMauro Carvalho Chehab
926238c84f7SMauro Carvalho Chehab mutex_lock(&state->lock);
927238c84f7SMauro Carvalho Chehab if (!runtime && !(state->flags & ST_SUSPENDED))
928238c84f7SMauro Carvalho Chehab goto unlock;
929238c84f7SMauro Carvalho Chehab
930238c84f7SMauro Carvalho Chehab if (!(state->flags & ST_POWERED)) {
931238c84f7SMauro Carvalho Chehab ret = regulator_bulk_enable(CSIS_NUM_SUPPLIES,
932238c84f7SMauro Carvalho Chehab state->supplies);
933238c84f7SMauro Carvalho Chehab if (ret)
934238c84f7SMauro Carvalho Chehab goto unlock;
935238c84f7SMauro Carvalho Chehab ret = phy_power_on(state->phy);
936238c84f7SMauro Carvalho Chehab if (!ret) {
937238c84f7SMauro Carvalho Chehab state->flags |= ST_POWERED;
938238c84f7SMauro Carvalho Chehab } else {
939238c84f7SMauro Carvalho Chehab regulator_bulk_disable(CSIS_NUM_SUPPLIES,
940238c84f7SMauro Carvalho Chehab state->supplies);
941238c84f7SMauro Carvalho Chehab goto unlock;
942238c84f7SMauro Carvalho Chehab }
943*79bf1c47SJiasheng Jiang ret = clk_enable(state->clock[CSIS_CLK_GATE]);
944*79bf1c47SJiasheng Jiang if (ret) {
945*79bf1c47SJiasheng Jiang phy_power_off(state->phy);
946*79bf1c47SJiasheng Jiang regulator_bulk_disable(CSIS_NUM_SUPPLIES,
947*79bf1c47SJiasheng Jiang state->supplies);
948*79bf1c47SJiasheng Jiang goto unlock;
949*79bf1c47SJiasheng Jiang }
950238c84f7SMauro Carvalho Chehab }
951238c84f7SMauro Carvalho Chehab if (state->flags & ST_STREAMING)
952238c84f7SMauro Carvalho Chehab s5pcsis_start_stream(state);
953238c84f7SMauro Carvalho Chehab
954238c84f7SMauro Carvalho Chehab state->flags &= ~ST_SUSPENDED;
955238c84f7SMauro Carvalho Chehab unlock:
956238c84f7SMauro Carvalho Chehab mutex_unlock(&state->lock);
957238c84f7SMauro Carvalho Chehab return ret ? -EAGAIN : 0;
958238c84f7SMauro Carvalho Chehab }
959238c84f7SMauro Carvalho Chehab
960238c84f7SMauro Carvalho Chehab #ifdef CONFIG_PM_SLEEP
s5pcsis_suspend(struct device * dev)961238c84f7SMauro Carvalho Chehab static int s5pcsis_suspend(struct device *dev)
962238c84f7SMauro Carvalho Chehab {
963238c84f7SMauro Carvalho Chehab return s5pcsis_pm_suspend(dev, false);
964238c84f7SMauro Carvalho Chehab }
965238c84f7SMauro Carvalho Chehab
s5pcsis_resume(struct device * dev)966238c84f7SMauro Carvalho Chehab static int s5pcsis_resume(struct device *dev)
967238c84f7SMauro Carvalho Chehab {
968238c84f7SMauro Carvalho Chehab return s5pcsis_pm_resume(dev, false);
969238c84f7SMauro Carvalho Chehab }
970238c84f7SMauro Carvalho Chehab #endif
971238c84f7SMauro Carvalho Chehab
972238c84f7SMauro Carvalho Chehab #ifdef CONFIG_PM
s5pcsis_runtime_suspend(struct device * dev)973238c84f7SMauro Carvalho Chehab static int s5pcsis_runtime_suspend(struct device *dev)
974238c84f7SMauro Carvalho Chehab {
975238c84f7SMauro Carvalho Chehab return s5pcsis_pm_suspend(dev, true);
976238c84f7SMauro Carvalho Chehab }
977238c84f7SMauro Carvalho Chehab
s5pcsis_runtime_resume(struct device * dev)978238c84f7SMauro Carvalho Chehab static int s5pcsis_runtime_resume(struct device *dev)
979238c84f7SMauro Carvalho Chehab {
980238c84f7SMauro Carvalho Chehab return s5pcsis_pm_resume(dev, true);
981238c84f7SMauro Carvalho Chehab }
982238c84f7SMauro Carvalho Chehab #endif
983238c84f7SMauro Carvalho Chehab
s5pcsis_remove(struct platform_device * pdev)984742b0f1dSUwe Kleine-König static void s5pcsis_remove(struct platform_device *pdev)
985238c84f7SMauro Carvalho Chehab {
986238c84f7SMauro Carvalho Chehab struct v4l2_subdev *sd = platform_get_drvdata(pdev);
987238c84f7SMauro Carvalho Chehab struct csis_state *state = sd_to_csis_state(sd);
988238c84f7SMauro Carvalho Chehab
989238c84f7SMauro Carvalho Chehab pm_runtime_disable(&pdev->dev);
990238c84f7SMauro Carvalho Chehab s5pcsis_pm_suspend(&pdev->dev, true);
991238c84f7SMauro Carvalho Chehab clk_disable(state->clock[CSIS_CLK_MUX]);
992238c84f7SMauro Carvalho Chehab pm_runtime_set_suspended(&pdev->dev);
993238c84f7SMauro Carvalho Chehab s5pcsis_clk_put(state);
994238c84f7SMauro Carvalho Chehab
995238c84f7SMauro Carvalho Chehab media_entity_cleanup(&state->sd.entity);
996238c84f7SMauro Carvalho Chehab }
997238c84f7SMauro Carvalho Chehab
998238c84f7SMauro Carvalho Chehab static const struct dev_pm_ops s5pcsis_pm_ops = {
999238c84f7SMauro Carvalho Chehab SET_RUNTIME_PM_OPS(s5pcsis_runtime_suspend, s5pcsis_runtime_resume,
1000238c84f7SMauro Carvalho Chehab NULL)
1001238c84f7SMauro Carvalho Chehab SET_SYSTEM_SLEEP_PM_OPS(s5pcsis_suspend, s5pcsis_resume)
1002238c84f7SMauro Carvalho Chehab };
1003238c84f7SMauro Carvalho Chehab
1004238c84f7SMauro Carvalho Chehab static const struct csis_drvdata exynos4_csis_drvdata = {
1005238c84f7SMauro Carvalho Chehab .interrupt_mask = S5PCSIS_INTMSK_EXYNOS4_EN_ALL,
1006238c84f7SMauro Carvalho Chehab };
1007238c84f7SMauro Carvalho Chehab
1008238c84f7SMauro Carvalho Chehab static const struct csis_drvdata exynos5_csis_drvdata = {
1009238c84f7SMauro Carvalho Chehab .interrupt_mask = S5PCSIS_INTMSK_EXYNOS5_EN_ALL,
1010238c84f7SMauro Carvalho Chehab };
1011238c84f7SMauro Carvalho Chehab
1012238c84f7SMauro Carvalho Chehab static const struct of_device_id s5pcsis_of_match[] = {
1013238c84f7SMauro Carvalho Chehab {
1014238c84f7SMauro Carvalho Chehab .compatible = "samsung,s5pv210-csis",
1015238c84f7SMauro Carvalho Chehab .data = &exynos4_csis_drvdata,
1016238c84f7SMauro Carvalho Chehab }, {
1017238c84f7SMauro Carvalho Chehab .compatible = "samsung,exynos4210-csis",
1018238c84f7SMauro Carvalho Chehab .data = &exynos4_csis_drvdata,
1019238c84f7SMauro Carvalho Chehab }, {
1020238c84f7SMauro Carvalho Chehab .compatible = "samsung,exynos5250-csis",
1021238c84f7SMauro Carvalho Chehab .data = &exynos5_csis_drvdata,
1022238c84f7SMauro Carvalho Chehab },
1023238c84f7SMauro Carvalho Chehab { /* sentinel */ },
1024238c84f7SMauro Carvalho Chehab };
1025238c84f7SMauro Carvalho Chehab MODULE_DEVICE_TABLE(of, s5pcsis_of_match);
1026238c84f7SMauro Carvalho Chehab
1027238c84f7SMauro Carvalho Chehab static struct platform_driver s5pcsis_driver = {
1028238c84f7SMauro Carvalho Chehab .probe = s5pcsis_probe,
1029742b0f1dSUwe Kleine-König .remove_new = s5pcsis_remove,
1030238c84f7SMauro Carvalho Chehab .driver = {
1031238c84f7SMauro Carvalho Chehab .of_match_table = s5pcsis_of_match,
1032238c84f7SMauro Carvalho Chehab .name = CSIS_DRIVER_NAME,
1033238c84f7SMauro Carvalho Chehab .pm = &s5pcsis_pm_ops,
1034238c84f7SMauro Carvalho Chehab },
1035238c84f7SMauro Carvalho Chehab };
1036238c84f7SMauro Carvalho Chehab
1037238c84f7SMauro Carvalho Chehab module_platform_driver(s5pcsis_driver);
1038238c84f7SMauro Carvalho Chehab
1039238c84f7SMauro Carvalho Chehab MODULE_AUTHOR("Sylwester Nawrocki <s.nawrocki@samsung.com>");
1040238c84f7SMauro Carvalho Chehab MODULE_DESCRIPTION("Samsung S5P/EXYNOS SoC MIPI-CSI2 receiver driver");
1041238c84f7SMauro Carvalho Chehab MODULE_LICENSE("GPL");
1042