xref: /openbmc/linux/drivers/media/pci/cx18/cx18-irq.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
1c942fddfSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
2b285192aSMauro Carvalho Chehab /*
3b285192aSMauro Carvalho Chehab  *  cx18 interrupt handling
4b285192aSMauro Carvalho Chehab  *
5b285192aSMauro Carvalho Chehab  *  Copyright (C) 2007  Hans Verkuil <hverkuil@xs4all.nl>
6b285192aSMauro Carvalho Chehab  *  Copyright (C) 2008  Andy Walls <awalls@md.metrocast.net>
7b285192aSMauro Carvalho Chehab  */
8b285192aSMauro Carvalho Chehab 
9b285192aSMauro Carvalho Chehab #include "cx18-driver.h"
10b285192aSMauro Carvalho Chehab #include "cx18-io.h"
11b285192aSMauro Carvalho Chehab #include "cx18-irq.h"
12b285192aSMauro Carvalho Chehab #include "cx18-mailbox.h"
13b285192aSMauro Carvalho Chehab #include "cx18-scb.h"
14b285192aSMauro Carvalho Chehab 
xpu_ack(struct cx18 * cx,u32 sw2)15b285192aSMauro Carvalho Chehab static void xpu_ack(struct cx18 *cx, u32 sw2)
16b285192aSMauro Carvalho Chehab {
17b285192aSMauro Carvalho Chehab 	if (sw2 & IRQ_CPU_TO_EPU_ACK)
18b285192aSMauro Carvalho Chehab 		wake_up(&cx->mb_cpu_waitq);
19b285192aSMauro Carvalho Chehab 	if (sw2 & IRQ_APU_TO_EPU_ACK)
20b285192aSMauro Carvalho Chehab 		wake_up(&cx->mb_apu_waitq);
21b285192aSMauro Carvalho Chehab }
22b285192aSMauro Carvalho Chehab 
epu_cmd(struct cx18 * cx,u32 sw1)23b285192aSMauro Carvalho Chehab static void epu_cmd(struct cx18 *cx, u32 sw1)
24b285192aSMauro Carvalho Chehab {
25b285192aSMauro Carvalho Chehab 	if (sw1 & IRQ_CPU_TO_EPU)
26b285192aSMauro Carvalho Chehab 		cx18_api_epu_cmd_irq(cx, CPU);
27b285192aSMauro Carvalho Chehab 	if (sw1 & IRQ_APU_TO_EPU)
28b285192aSMauro Carvalho Chehab 		cx18_api_epu_cmd_irq(cx, APU);
29b285192aSMauro Carvalho Chehab }
30b285192aSMauro Carvalho Chehab 
cx18_irq_handler(int irq,void * dev_id)31b285192aSMauro Carvalho Chehab irqreturn_t cx18_irq_handler(int irq, void *dev_id)
32b285192aSMauro Carvalho Chehab {
33*7d9326f1SYu Zhe 	struct cx18 *cx = dev_id;
34b285192aSMauro Carvalho Chehab 	u32 sw1, sw2, hw2;
35b285192aSMauro Carvalho Chehab 
36b285192aSMauro Carvalho Chehab 	sw1 = cx18_read_reg(cx, SW1_INT_STATUS) & cx->sw1_irq_mask;
37b285192aSMauro Carvalho Chehab 	sw2 = cx18_read_reg(cx, SW2_INT_STATUS) & cx->sw2_irq_mask;
38b285192aSMauro Carvalho Chehab 	hw2 = cx18_read_reg(cx, HW2_INT_CLR_STATUS) & cx->hw2_irq_mask;
39b285192aSMauro Carvalho Chehab 
40b285192aSMauro Carvalho Chehab 	if (sw1)
41b285192aSMauro Carvalho Chehab 		cx18_write_reg_expect(cx, sw1, SW1_INT_STATUS, ~sw1, sw1);
42b285192aSMauro Carvalho Chehab 	if (sw2)
43b285192aSMauro Carvalho Chehab 		cx18_write_reg_expect(cx, sw2, SW2_INT_STATUS, ~sw2, sw2);
44b285192aSMauro Carvalho Chehab 	if (hw2)
45b285192aSMauro Carvalho Chehab 		cx18_write_reg_expect(cx, hw2, HW2_INT_CLR_STATUS, ~hw2, hw2);
46b285192aSMauro Carvalho Chehab 
47b285192aSMauro Carvalho Chehab 	if (sw1 || sw2 || hw2)
486beb1388SMauro Carvalho Chehab 		CX18_DEBUG_HI_IRQ("received interrupts SW1: %x	SW2: %x  HW2: %x\n",
496beb1388SMauro Carvalho Chehab 				  sw1, sw2, hw2);
50b285192aSMauro Carvalho Chehab 
51b285192aSMauro Carvalho Chehab 	/*
52b285192aSMauro Carvalho Chehab 	 * SW1 responses have to happen first.  The sending XPU times out the
53b285192aSMauro Carvalho Chehab 	 * incoming mailboxes on us rather rapidly.
54b285192aSMauro Carvalho Chehab 	 */
55b285192aSMauro Carvalho Chehab 	if (sw1)
56b285192aSMauro Carvalho Chehab 		epu_cmd(cx, sw1);
57b285192aSMauro Carvalho Chehab 
58b285192aSMauro Carvalho Chehab 	/* To do: interrupt-based I2C handling
59b285192aSMauro Carvalho Chehab 	if (hw2 & (HW2_I2C1_INT|HW2_I2C2_INT)) {
60b285192aSMauro Carvalho Chehab 	}
61b285192aSMauro Carvalho Chehab 	*/
62b285192aSMauro Carvalho Chehab 
63b285192aSMauro Carvalho Chehab 	if (sw2)
64b285192aSMauro Carvalho Chehab 		xpu_ack(cx, sw2);
65b285192aSMauro Carvalho Chehab 
66b285192aSMauro Carvalho Chehab 	return (sw1 || sw2 || hw2) ? IRQ_HANDLED : IRQ_NONE;
67b285192aSMauro Carvalho Chehab }
68