155e5927eSHans Verkuil // SPDX-License-Identifier: GPL-2.0-only
2a89bcd4cSHans Verkuil /*
3a89bcd4cSHans Verkuil * adv7842 - Analog Devices ADV7842 video decoder driver
4a89bcd4cSHans Verkuil *
5a89bcd4cSHans Verkuil * Copyright 2013 Cisco Systems, Inc. and/or its affiliates. All rights reserved.
6a89bcd4cSHans Verkuil */
7a89bcd4cSHans Verkuil
8a89bcd4cSHans Verkuil /*
9a89bcd4cSHans Verkuil * References (c = chapter, p = page):
105b64b205SMats Randgaard * REF_01 - Analog devices, ADV7842,
115b64b205SMats Randgaard * Register Settings Recommendations, Rev. 1.9, April 2011
127de6fab1SMats Randgaard * REF_02 - Analog devices, Software User Guide, UG-206,
137de6fab1SMats Randgaard * ADV7842 I2C Register Maps, Rev. 0, November 2010
145b64b205SMats Randgaard * REF_03 - Analog devices, Hardware User Guide, UG-214,
155b64b205SMats Randgaard * ADV7842 Fast Switching 2:1 HDMI 1.4 Receiver with 3D-Comb
165b64b205SMats Randgaard * Decoder and Digitizer , Rev. 0, January 2011
17a89bcd4cSHans Verkuil */
18a89bcd4cSHans Verkuil
19a89bcd4cSHans Verkuil
20a89bcd4cSHans Verkuil #include <linux/kernel.h>
21a89bcd4cSHans Verkuil #include <linux/module.h>
22a89bcd4cSHans Verkuil #include <linux/slab.h>
23a89bcd4cSHans Verkuil #include <linux/i2c.h>
24a89bcd4cSHans Verkuil #include <linux/delay.h>
25a89bcd4cSHans Verkuil #include <linux/videodev2.h>
26a89bcd4cSHans Verkuil #include <linux/workqueue.h>
27a89bcd4cSHans Verkuil #include <linux/v4l2-dv-timings.h>
2809f90c53SMartin Bugge #include <linux/hdmi.h>
2925c84fb1SHans Verkuil #include <media/cec.h>
30a89bcd4cSHans Verkuil #include <media/v4l2-device.h>
31aef5159fSLars-Peter Clausen #include <media/v4l2-event.h>
32a89bcd4cSHans Verkuil #include <media/v4l2-ctrls.h>
33a89bcd4cSHans Verkuil #include <media/v4l2-dv-timings.h>
34b5dcee22SMauro Carvalho Chehab #include <media/i2c/adv7842.h>
35a89bcd4cSHans Verkuil
36a89bcd4cSHans Verkuil static int debug;
37a89bcd4cSHans Verkuil module_param(debug, int, 0644);
38a89bcd4cSHans Verkuil MODULE_PARM_DESC(debug, "debug level (0-2)");
39a89bcd4cSHans Verkuil
40a89bcd4cSHans Verkuil MODULE_DESCRIPTION("Analog Devices ADV7842 video decoder driver");
41a89bcd4cSHans Verkuil MODULE_AUTHOR("Hans Verkuil <hans.verkuil@cisco.com>");
42a89bcd4cSHans Verkuil MODULE_AUTHOR("Martin Bugge <marbugge@cisco.com>");
43a89bcd4cSHans Verkuil MODULE_LICENSE("GPL");
44a89bcd4cSHans Verkuil
45a89bcd4cSHans Verkuil /* ADV7842 system clock frequency */
46a89bcd4cSHans Verkuil #define ADV7842_fsc (28636360)
47a89bcd4cSHans Verkuil
48f888ae7eSHans Verkuil #define ADV7842_RGB_OUT (1 << 1)
49f888ae7eSHans Verkuil
50f888ae7eSHans Verkuil #define ADV7842_OP_FORMAT_SEL_8BIT (0 << 0)
51f888ae7eSHans Verkuil #define ADV7842_OP_FORMAT_SEL_10BIT (1 << 0)
52f888ae7eSHans Verkuil #define ADV7842_OP_FORMAT_SEL_12BIT (2 << 0)
53f888ae7eSHans Verkuil
54f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_SDR_422 (0 << 5)
55f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_DDR_422 (1 << 5)
56f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_SDR_444 (2 << 5)
57f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_DDR_444 (3 << 5)
58f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_SDR_422_2X (4 << 5)
59f888ae7eSHans Verkuil #define ADV7842_OP_MODE_SEL_ADI_CM (5 << 5)
60f888ae7eSHans Verkuil
61f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_GBR (0 << 5)
62f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_GRB (1 << 5)
63f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_BGR (2 << 5)
64f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_RGB (3 << 5)
65f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_BRG (4 << 5)
66f888ae7eSHans Verkuil #define ADV7842_OP_CH_SEL_RBG (5 << 5)
67f888ae7eSHans Verkuil
68f888ae7eSHans Verkuil #define ADV7842_OP_SWAP_CB_CR (1 << 0)
69f888ae7eSHans Verkuil
7025c84fb1SHans Verkuil #define ADV7842_MAX_ADDRS (3)
7125c84fb1SHans Verkuil
72a89bcd4cSHans Verkuil /*
73a89bcd4cSHans Verkuil **********************************************************************
74a89bcd4cSHans Verkuil *
75a89bcd4cSHans Verkuil * Arrays with configuration parameters for the ADV7842
76a89bcd4cSHans Verkuil *
77a89bcd4cSHans Verkuil **********************************************************************
78a89bcd4cSHans Verkuil */
79a89bcd4cSHans Verkuil
80f888ae7eSHans Verkuil struct adv7842_format_info {
81f888ae7eSHans Verkuil u32 code;
82f888ae7eSHans Verkuil u8 op_ch_sel;
83f888ae7eSHans Verkuil bool rgb_out;
84f888ae7eSHans Verkuil bool swap_cb_cr;
85f888ae7eSHans Verkuil u8 op_format_sel;
86f888ae7eSHans Verkuil };
87f888ae7eSHans Verkuil
88a89bcd4cSHans Verkuil struct adv7842_state {
897de5be44SMartin Bugge struct adv7842_platform_data pdata;
90a89bcd4cSHans Verkuil struct v4l2_subdev sd;
91e0a4205dSHans Verkuil struct media_pad pads[ADV7842_PAD_SOURCE + 1];
92a89bcd4cSHans Verkuil struct v4l2_ctrl_handler hdl;
93a89bcd4cSHans Verkuil enum adv7842_mode mode;
94a89bcd4cSHans Verkuil struct v4l2_dv_timings timings;
95a89bcd4cSHans Verkuil enum adv7842_vid_std_select vid_std_select;
96f888ae7eSHans Verkuil
97f888ae7eSHans Verkuil const struct adv7842_format_info *format;
98f888ae7eSHans Verkuil
99a89bcd4cSHans Verkuil v4l2_std_id norm;
100a89bcd4cSHans Verkuil struct {
101ef677df9SHans Verkuil u8 edid[512];
1023e057b8aSHans Verkuil u32 blocks;
103a89bcd4cSHans Verkuil u32 present;
104a89bcd4cSHans Verkuil } hdmi_edid;
105a89bcd4cSHans Verkuil struct {
106ef677df9SHans Verkuil u8 edid[128];
1073e057b8aSHans Verkuil u32 blocks;
108a89bcd4cSHans Verkuil u32 present;
109a89bcd4cSHans Verkuil } vga_edid;
110a89bcd4cSHans Verkuil struct v4l2_fract aspect_ratio;
111a89bcd4cSHans Verkuil u32 rgb_quantization_range;
112a89bcd4cSHans Verkuil bool is_cea_format;
113a89bcd4cSHans Verkuil struct delayed_work delayed_work_enable_hotplug;
1146e9071f2SMartin Bugge bool restart_stdi_once;
115a89bcd4cSHans Verkuil bool hdmi_port_a;
116a89bcd4cSHans Verkuil
117a89bcd4cSHans Verkuil /* i2c clients */
118a89bcd4cSHans Verkuil struct i2c_client *i2c_sdp_io;
119a89bcd4cSHans Verkuil struct i2c_client *i2c_sdp;
120a89bcd4cSHans Verkuil struct i2c_client *i2c_cp;
121a89bcd4cSHans Verkuil struct i2c_client *i2c_vdp;
122a89bcd4cSHans Verkuil struct i2c_client *i2c_afe;
123a89bcd4cSHans Verkuil struct i2c_client *i2c_hdmi;
124a89bcd4cSHans Verkuil struct i2c_client *i2c_repeater;
125a89bcd4cSHans Verkuil struct i2c_client *i2c_edid;
126a89bcd4cSHans Verkuil struct i2c_client *i2c_infoframe;
127a89bcd4cSHans Verkuil struct i2c_client *i2c_cec;
128a89bcd4cSHans Verkuil struct i2c_client *i2c_avlink;
129a89bcd4cSHans Verkuil
130a89bcd4cSHans Verkuil /* controls */
131a89bcd4cSHans Verkuil struct v4l2_ctrl *detect_tx_5v_ctrl;
132a89bcd4cSHans Verkuil struct v4l2_ctrl *analog_sampling_phase_ctrl;
133a89bcd4cSHans Verkuil struct v4l2_ctrl *free_run_color_ctrl_manual;
134a89bcd4cSHans Verkuil struct v4l2_ctrl *free_run_color_ctrl;
135a89bcd4cSHans Verkuil struct v4l2_ctrl *rgb_quantization_range_ctrl;
13625c84fb1SHans Verkuil
13725c84fb1SHans Verkuil struct cec_adapter *cec_adap;
13825c84fb1SHans Verkuil u8 cec_addr[ADV7842_MAX_ADDRS];
13925c84fb1SHans Verkuil u8 cec_valid_addrs;
14025c84fb1SHans Verkuil bool cec_enabled_adap;
141a89bcd4cSHans Verkuil };
142a89bcd4cSHans Verkuil
143a89bcd4cSHans Verkuil /* Unsupported timings. This device cannot support 720p30. */
144a89bcd4cSHans Verkuil static const struct v4l2_dv_timings adv7842_timings_exceptions[] = {
145a89bcd4cSHans Verkuil V4L2_DV_BT_CEA_1280X720P30,
146a89bcd4cSHans Verkuil { }
147a89bcd4cSHans Verkuil };
148a89bcd4cSHans Verkuil
adv7842_check_dv_timings(const struct v4l2_dv_timings * t,void * hdl)149a89bcd4cSHans Verkuil static bool adv7842_check_dv_timings(const struct v4l2_dv_timings *t, void *hdl)
150a89bcd4cSHans Verkuil {
151a89bcd4cSHans Verkuil int i;
152a89bcd4cSHans Verkuil
153a89bcd4cSHans Verkuil for (i = 0; adv7842_timings_exceptions[i].bt.width; i++)
15485f9e06cSHans Verkuil if (v4l2_match_dv_timings(t, adv7842_timings_exceptions + i, 0, false))
155a89bcd4cSHans Verkuil return false;
156a89bcd4cSHans Verkuil return true;
157a89bcd4cSHans Verkuil }
158a89bcd4cSHans Verkuil
159a89bcd4cSHans Verkuil struct adv7842_video_standards {
160a89bcd4cSHans Verkuil struct v4l2_dv_timings timings;
161a89bcd4cSHans Verkuil u8 vid_std;
162a89bcd4cSHans Verkuil u8 v_freq;
163a89bcd4cSHans Verkuil };
164a89bcd4cSHans Verkuil
165a89bcd4cSHans Verkuil /* sorted by number of lines */
166a89bcd4cSHans Verkuil static const struct adv7842_video_standards adv7842_prim_mode_comp[] = {
167a89bcd4cSHans Verkuil /* { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 }, TODO flickering */
168a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
169a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1280X720P50, 0x19, 0x01 },
170a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1280X720P60, 0x19, 0x00 },
171a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
172a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
173a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
174a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
175a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
176a89bcd4cSHans Verkuil /* TODO add 1920x1080P60_RB (CVT timing) */
177a89bcd4cSHans Verkuil { },
178a89bcd4cSHans Verkuil };
179a89bcd4cSHans Verkuil
180a89bcd4cSHans Verkuil /* sorted by number of lines */
181a89bcd4cSHans Verkuil static const struct adv7842_video_standards adv7842_prim_mode_gr[] = {
182a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
183a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
184a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
185a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
186a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
187a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
188a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
189a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
190a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
191a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
192a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
193a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
194a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
195a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
196a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
197a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1360X768P60, 0x12, 0x00 },
198a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1366X768P60, 0x13, 0x00 },
199a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1400X1050P60, 0x14, 0x00 },
200a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1400X1050P75, 0x15, 0x00 },
201a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1600X1200P60, 0x16, 0x00 }, /* TODO not tested */
202a89bcd4cSHans Verkuil /* TODO add 1600X1200P60_RB (not a DMT timing) */
203a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1680X1050P60, 0x18, 0x00 },
204a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1920X1200P60_RB, 0x19, 0x00 }, /* TODO not tested */
205a89bcd4cSHans Verkuil { },
206a89bcd4cSHans Verkuil };
207a89bcd4cSHans Verkuil
208a89bcd4cSHans Verkuil /* sorted by number of lines */
209a89bcd4cSHans Verkuil static const struct adv7842_video_standards adv7842_prim_mode_hdmi_comp[] = {
210a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_720X480P59_94, 0x0a, 0x00 },
211a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_720X576P50, 0x0b, 0x00 },
212a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1280X720P50, 0x13, 0x01 },
213a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1280X720P60, 0x13, 0x00 },
214a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P24, 0x1e, 0x04 },
215a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P25, 0x1e, 0x03 },
216a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P30, 0x1e, 0x02 },
217a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P50, 0x1e, 0x01 },
218a89bcd4cSHans Verkuil { V4L2_DV_BT_CEA_1920X1080P60, 0x1e, 0x00 },
219a89bcd4cSHans Verkuil { },
220a89bcd4cSHans Verkuil };
221a89bcd4cSHans Verkuil
222a89bcd4cSHans Verkuil /* sorted by number of lines */
223a89bcd4cSHans Verkuil static const struct adv7842_video_standards adv7842_prim_mode_hdmi_gr[] = {
224a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P60, 0x08, 0x00 },
225a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P72, 0x09, 0x00 },
226a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P75, 0x0a, 0x00 },
227a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_640X480P85, 0x0b, 0x00 },
228a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P56, 0x00, 0x00 },
229a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P60, 0x01, 0x00 },
230a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P72, 0x02, 0x00 },
231a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P75, 0x03, 0x00 },
232a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_800X600P85, 0x04, 0x00 },
233a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P60, 0x0c, 0x00 },
234a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P70, 0x0d, 0x00 },
235a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P75, 0x0e, 0x00 },
236a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1024X768P85, 0x0f, 0x00 },
237a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1280X1024P60, 0x05, 0x00 },
238a89bcd4cSHans Verkuil { V4L2_DV_BT_DMT_1280X1024P75, 0x06, 0x00 },
239a89bcd4cSHans Verkuil { },
240a89bcd4cSHans Verkuil };
241a89bcd4cSHans Verkuil
24248519838SHans Verkuil static const struct v4l2_event adv7842_ev_fmt = {
24348519838SHans Verkuil .type = V4L2_EVENT_SOURCE_CHANGE,
24448519838SHans Verkuil .u.src_change.changes = V4L2_EVENT_SRC_CH_RESOLUTION,
24548519838SHans Verkuil };
24648519838SHans Verkuil
247a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
248a89bcd4cSHans Verkuil
to_state(struct v4l2_subdev * sd)249a89bcd4cSHans Verkuil static inline struct adv7842_state *to_state(struct v4l2_subdev *sd)
250a89bcd4cSHans Verkuil {
251a89bcd4cSHans Verkuil return container_of(sd, struct adv7842_state, sd);
252a89bcd4cSHans Verkuil }
253a89bcd4cSHans Verkuil
to_sd(struct v4l2_ctrl * ctrl)254a89bcd4cSHans Verkuil static inline struct v4l2_subdev *to_sd(struct v4l2_ctrl *ctrl)
255a89bcd4cSHans Verkuil {
256a89bcd4cSHans Verkuil return &container_of(ctrl->handler, struct adv7842_state, hdl)->sd;
257a89bcd4cSHans Verkuil }
258a89bcd4cSHans Verkuil
htotal(const struct v4l2_bt_timings * t)259a89bcd4cSHans Verkuil static inline unsigned htotal(const struct v4l2_bt_timings *t)
260a89bcd4cSHans Verkuil {
261a89bcd4cSHans Verkuil return V4L2_DV_BT_FRAME_WIDTH(t);
262a89bcd4cSHans Verkuil }
263a89bcd4cSHans Verkuil
vtotal(const struct v4l2_bt_timings * t)264a89bcd4cSHans Verkuil static inline unsigned vtotal(const struct v4l2_bt_timings *t)
265a89bcd4cSHans Verkuil {
266a89bcd4cSHans Verkuil return V4L2_DV_BT_FRAME_HEIGHT(t);
267a89bcd4cSHans Verkuil }
268a89bcd4cSHans Verkuil
269a89bcd4cSHans Verkuil
270a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
271a89bcd4cSHans Verkuil
adv_smbus_read_byte_data_check(struct i2c_client * client,u8 command,bool check)272a89bcd4cSHans Verkuil static s32 adv_smbus_read_byte_data_check(struct i2c_client *client,
273a89bcd4cSHans Verkuil u8 command, bool check)
274a89bcd4cSHans Verkuil {
275a89bcd4cSHans Verkuil union i2c_smbus_data data;
276a89bcd4cSHans Verkuil
277a89bcd4cSHans Verkuil if (!i2c_smbus_xfer(client->adapter, client->addr, client->flags,
278a89bcd4cSHans Verkuil I2C_SMBUS_READ, command,
279a89bcd4cSHans Verkuil I2C_SMBUS_BYTE_DATA, &data))
280a89bcd4cSHans Verkuil return data.byte;
281a89bcd4cSHans Verkuil if (check)
282a89bcd4cSHans Verkuil v4l_err(client, "error reading %02x, %02x\n",
283a89bcd4cSHans Verkuil client->addr, command);
284a89bcd4cSHans Verkuil return -EIO;
285a89bcd4cSHans Verkuil }
286a89bcd4cSHans Verkuil
adv_smbus_read_byte_data(struct i2c_client * client,u8 command)287a89bcd4cSHans Verkuil static s32 adv_smbus_read_byte_data(struct i2c_client *client, u8 command)
288a89bcd4cSHans Verkuil {
289a89bcd4cSHans Verkuil int i;
290a89bcd4cSHans Verkuil
291a89bcd4cSHans Verkuil for (i = 0; i < 3; i++) {
292a89bcd4cSHans Verkuil int ret = adv_smbus_read_byte_data_check(client, command, true);
293a89bcd4cSHans Verkuil
294a89bcd4cSHans Verkuil if (ret >= 0) {
295a89bcd4cSHans Verkuil if (i)
296a89bcd4cSHans Verkuil v4l_err(client, "read ok after %d retries\n", i);
297a89bcd4cSHans Verkuil return ret;
298a89bcd4cSHans Verkuil }
299a89bcd4cSHans Verkuil }
300a89bcd4cSHans Verkuil v4l_err(client, "read failed\n");
301a89bcd4cSHans Verkuil return -EIO;
302a89bcd4cSHans Verkuil }
303a89bcd4cSHans Verkuil
adv_smbus_write_byte_data(struct i2c_client * client,u8 command,u8 value)304a89bcd4cSHans Verkuil static s32 adv_smbus_write_byte_data(struct i2c_client *client,
305a89bcd4cSHans Verkuil u8 command, u8 value)
306a89bcd4cSHans Verkuil {
307a89bcd4cSHans Verkuil union i2c_smbus_data data;
308a89bcd4cSHans Verkuil int err;
309a89bcd4cSHans Verkuil int i;
310a89bcd4cSHans Verkuil
311a89bcd4cSHans Verkuil data.byte = value;
312a89bcd4cSHans Verkuil for (i = 0; i < 3; i++) {
313a89bcd4cSHans Verkuil err = i2c_smbus_xfer(client->adapter, client->addr,
314a89bcd4cSHans Verkuil client->flags,
315a89bcd4cSHans Verkuil I2C_SMBUS_WRITE, command,
316a89bcd4cSHans Verkuil I2C_SMBUS_BYTE_DATA, &data);
317a89bcd4cSHans Verkuil if (!err)
318a89bcd4cSHans Verkuil break;
319a89bcd4cSHans Verkuil }
320a89bcd4cSHans Verkuil if (err < 0)
321a89bcd4cSHans Verkuil v4l_err(client, "error writing %02x, %02x, %02x\n",
322a89bcd4cSHans Verkuil client->addr, command, value);
323a89bcd4cSHans Verkuil return err;
324a89bcd4cSHans Verkuil }
325a89bcd4cSHans Verkuil
adv_smbus_write_byte_no_check(struct i2c_client * client,u8 command,u8 value)326a89bcd4cSHans Verkuil static void adv_smbus_write_byte_no_check(struct i2c_client *client,
327a89bcd4cSHans Verkuil u8 command, u8 value)
328a89bcd4cSHans Verkuil {
329a89bcd4cSHans Verkuil union i2c_smbus_data data;
330a89bcd4cSHans Verkuil data.byte = value;
331a89bcd4cSHans Verkuil
332a89bcd4cSHans Verkuil i2c_smbus_xfer(client->adapter, client->addr,
333a89bcd4cSHans Verkuil client->flags,
334a89bcd4cSHans Verkuil I2C_SMBUS_WRITE, command,
335a89bcd4cSHans Verkuil I2C_SMBUS_BYTE_DATA, &data);
336a89bcd4cSHans Verkuil }
337a89bcd4cSHans Verkuil
338a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
339a89bcd4cSHans Verkuil
io_read(struct v4l2_subdev * sd,u8 reg)340a89bcd4cSHans Verkuil static inline int io_read(struct v4l2_subdev *sd, u8 reg)
341a89bcd4cSHans Verkuil {
342a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
343a89bcd4cSHans Verkuil
344a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(client, reg);
345a89bcd4cSHans Verkuil }
346a89bcd4cSHans Verkuil
io_write(struct v4l2_subdev * sd,u8 reg,u8 val)347a89bcd4cSHans Verkuil static inline int io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
348a89bcd4cSHans Verkuil {
349a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
350a89bcd4cSHans Verkuil
351a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(client, reg, val);
352a89bcd4cSHans Verkuil }
353a89bcd4cSHans Verkuil
io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)354a89bcd4cSHans Verkuil static inline int io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
355a89bcd4cSHans Verkuil {
356a89bcd4cSHans Verkuil return io_write(sd, reg, (io_read(sd, reg) & mask) | val);
357a89bcd4cSHans Verkuil }
358a89bcd4cSHans Verkuil
io_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)359f888ae7eSHans Verkuil static inline int io_write_clr_set(struct v4l2_subdev *sd,
360f888ae7eSHans Verkuil u8 reg, u8 mask, u8 val)
361f888ae7eSHans Verkuil {
362f888ae7eSHans Verkuil return io_write(sd, reg, (io_read(sd, reg) & ~mask) | val);
363f888ae7eSHans Verkuil }
364f888ae7eSHans Verkuil
avlink_read(struct v4l2_subdev * sd,u8 reg)365a89bcd4cSHans Verkuil static inline int avlink_read(struct v4l2_subdev *sd, u8 reg)
366a89bcd4cSHans Verkuil {
367a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
368a89bcd4cSHans Verkuil
369a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_avlink, reg);
370a89bcd4cSHans Verkuil }
371a89bcd4cSHans Verkuil
avlink_write(struct v4l2_subdev * sd,u8 reg,u8 val)372a89bcd4cSHans Verkuil static inline int avlink_write(struct v4l2_subdev *sd, u8 reg, u8 val)
373a89bcd4cSHans Verkuil {
374a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
375a89bcd4cSHans Verkuil
376a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_avlink, reg, val);
377a89bcd4cSHans Verkuil }
378a89bcd4cSHans Verkuil
cec_read(struct v4l2_subdev * sd,u8 reg)379a89bcd4cSHans Verkuil static inline int cec_read(struct v4l2_subdev *sd, u8 reg)
380a89bcd4cSHans Verkuil {
381a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
382a89bcd4cSHans Verkuil
383a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_cec, reg);
384a89bcd4cSHans Verkuil }
385a89bcd4cSHans Verkuil
cec_write(struct v4l2_subdev * sd,u8 reg,u8 val)386a89bcd4cSHans Verkuil static inline int cec_write(struct v4l2_subdev *sd, u8 reg, u8 val)
387a89bcd4cSHans Verkuil {
388a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
389a89bcd4cSHans Verkuil
390a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_cec, reg, val);
391a89bcd4cSHans Verkuil }
392a89bcd4cSHans Verkuil
cec_write_clr_set(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)39325c84fb1SHans Verkuil static inline int cec_write_clr_set(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
394a89bcd4cSHans Verkuil {
39525c84fb1SHans Verkuil return cec_write(sd, reg, (cec_read(sd, reg) & ~mask) | val);
396a89bcd4cSHans Verkuil }
397a89bcd4cSHans Verkuil
infoframe_read(struct v4l2_subdev * sd,u8 reg)398a89bcd4cSHans Verkuil static inline int infoframe_read(struct v4l2_subdev *sd, u8 reg)
399a89bcd4cSHans Verkuil {
400a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
401a89bcd4cSHans Verkuil
402a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_infoframe, reg);
403a89bcd4cSHans Verkuil }
404a89bcd4cSHans Verkuil
infoframe_write(struct v4l2_subdev * sd,u8 reg,u8 val)405a89bcd4cSHans Verkuil static inline int infoframe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
406a89bcd4cSHans Verkuil {
407a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
408a89bcd4cSHans Verkuil
409a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_infoframe, reg, val);
410a89bcd4cSHans Verkuil }
411a89bcd4cSHans Verkuil
sdp_io_read(struct v4l2_subdev * sd,u8 reg)412a89bcd4cSHans Verkuil static inline int sdp_io_read(struct v4l2_subdev *sd, u8 reg)
413a89bcd4cSHans Verkuil {
414a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
415a89bcd4cSHans Verkuil
416a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_sdp_io, reg);
417a89bcd4cSHans Verkuil }
418a89bcd4cSHans Verkuil
sdp_io_write(struct v4l2_subdev * sd,u8 reg,u8 val)419a89bcd4cSHans Verkuil static inline int sdp_io_write(struct v4l2_subdev *sd, u8 reg, u8 val)
420a89bcd4cSHans Verkuil {
421a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
422a89bcd4cSHans Verkuil
423a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_sdp_io, reg, val);
424a89bcd4cSHans Verkuil }
425a89bcd4cSHans Verkuil
sdp_io_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)426a89bcd4cSHans Verkuil static inline int sdp_io_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
427a89bcd4cSHans Verkuil {
428a89bcd4cSHans Verkuil return sdp_io_write(sd, reg, (sdp_io_read(sd, reg) & mask) | val);
429a89bcd4cSHans Verkuil }
430a89bcd4cSHans Verkuil
sdp_read(struct v4l2_subdev * sd,u8 reg)431a89bcd4cSHans Verkuil static inline int sdp_read(struct v4l2_subdev *sd, u8 reg)
432a89bcd4cSHans Verkuil {
433a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
434a89bcd4cSHans Verkuil
435a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_sdp, reg);
436a89bcd4cSHans Verkuil }
437a89bcd4cSHans Verkuil
sdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)438a89bcd4cSHans Verkuil static inline int sdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
439a89bcd4cSHans Verkuil {
440a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
441a89bcd4cSHans Verkuil
442a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_sdp, reg, val);
443a89bcd4cSHans Verkuil }
444a89bcd4cSHans Verkuil
sdp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)445a89bcd4cSHans Verkuil static inline int sdp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
446a89bcd4cSHans Verkuil {
447a89bcd4cSHans Verkuil return sdp_write(sd, reg, (sdp_read(sd, reg) & mask) | val);
448a89bcd4cSHans Verkuil }
449a89bcd4cSHans Verkuil
afe_read(struct v4l2_subdev * sd,u8 reg)450a89bcd4cSHans Verkuil static inline int afe_read(struct v4l2_subdev *sd, u8 reg)
451a89bcd4cSHans Verkuil {
452a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
453a89bcd4cSHans Verkuil
454a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_afe, reg);
455a89bcd4cSHans Verkuil }
456a89bcd4cSHans Verkuil
afe_write(struct v4l2_subdev * sd,u8 reg,u8 val)457a89bcd4cSHans Verkuil static inline int afe_write(struct v4l2_subdev *sd, u8 reg, u8 val)
458a89bcd4cSHans Verkuil {
459a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
460a89bcd4cSHans Verkuil
461a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_afe, reg, val);
462a89bcd4cSHans Verkuil }
463a89bcd4cSHans Verkuil
afe_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)464a89bcd4cSHans Verkuil static inline int afe_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
465a89bcd4cSHans Verkuil {
466a89bcd4cSHans Verkuil return afe_write(sd, reg, (afe_read(sd, reg) & mask) | val);
467a89bcd4cSHans Verkuil }
468a89bcd4cSHans Verkuil
rep_read(struct v4l2_subdev * sd,u8 reg)469a89bcd4cSHans Verkuil static inline int rep_read(struct v4l2_subdev *sd, u8 reg)
470a89bcd4cSHans Verkuil {
471a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
472a89bcd4cSHans Verkuil
473a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_repeater, reg);
474a89bcd4cSHans Verkuil }
475a89bcd4cSHans Verkuil
rep_write(struct v4l2_subdev * sd,u8 reg,u8 val)476a89bcd4cSHans Verkuil static inline int rep_write(struct v4l2_subdev *sd, u8 reg, u8 val)
477a89bcd4cSHans Verkuil {
478a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
479a89bcd4cSHans Verkuil
480a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_repeater, reg, val);
481a89bcd4cSHans Verkuil }
482a89bcd4cSHans Verkuil
rep_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)483a89bcd4cSHans Verkuil static inline int rep_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
484a89bcd4cSHans Verkuil {
485a89bcd4cSHans Verkuil return rep_write(sd, reg, (rep_read(sd, reg) & mask) | val);
486a89bcd4cSHans Verkuil }
487a89bcd4cSHans Verkuil
edid_read(struct v4l2_subdev * sd,u8 reg)488a89bcd4cSHans Verkuil static inline int edid_read(struct v4l2_subdev *sd, u8 reg)
489a89bcd4cSHans Verkuil {
490a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
491a89bcd4cSHans Verkuil
492a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_edid, reg);
493a89bcd4cSHans Verkuil }
494a89bcd4cSHans Verkuil
edid_write(struct v4l2_subdev * sd,u8 reg,u8 val)495a89bcd4cSHans Verkuil static inline int edid_write(struct v4l2_subdev *sd, u8 reg, u8 val)
496a89bcd4cSHans Verkuil {
497a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
498a89bcd4cSHans Verkuil
499a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_edid, reg, val);
500a89bcd4cSHans Verkuil }
501a89bcd4cSHans Verkuil
hdmi_read(struct v4l2_subdev * sd,u8 reg)502a89bcd4cSHans Verkuil static inline int hdmi_read(struct v4l2_subdev *sd, u8 reg)
503a89bcd4cSHans Verkuil {
504a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
505a89bcd4cSHans Verkuil
506a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_hdmi, reg);
507a89bcd4cSHans Verkuil }
508a89bcd4cSHans Verkuil
hdmi_write(struct v4l2_subdev * sd,u8 reg,u8 val)509a89bcd4cSHans Verkuil static inline int hdmi_write(struct v4l2_subdev *sd, u8 reg, u8 val)
510a89bcd4cSHans Verkuil {
511a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
512a89bcd4cSHans Verkuil
513a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_hdmi, reg, val);
514a89bcd4cSHans Verkuil }
515a89bcd4cSHans Verkuil
hdmi_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)5165b64b205SMats Randgaard static inline int hdmi_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
5175b64b205SMats Randgaard {
5185b64b205SMats Randgaard return hdmi_write(sd, reg, (hdmi_read(sd, reg) & mask) | val);
5195b64b205SMats Randgaard }
5205b64b205SMats Randgaard
cp_read(struct v4l2_subdev * sd,u8 reg)521a89bcd4cSHans Verkuil static inline int cp_read(struct v4l2_subdev *sd, u8 reg)
522a89bcd4cSHans Verkuil {
523a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
524a89bcd4cSHans Verkuil
525a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_cp, reg);
526a89bcd4cSHans Verkuil }
527a89bcd4cSHans Verkuil
cp_write(struct v4l2_subdev * sd,u8 reg,u8 val)528a89bcd4cSHans Verkuil static inline int cp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
529a89bcd4cSHans Verkuil {
530a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
531a89bcd4cSHans Verkuil
532a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_cp, reg, val);
533a89bcd4cSHans Verkuil }
534a89bcd4cSHans Verkuil
cp_write_and_or(struct v4l2_subdev * sd,u8 reg,u8 mask,u8 val)535a89bcd4cSHans Verkuil static inline int cp_write_and_or(struct v4l2_subdev *sd, u8 reg, u8 mask, u8 val)
536a89bcd4cSHans Verkuil {
537a89bcd4cSHans Verkuil return cp_write(sd, reg, (cp_read(sd, reg) & mask) | val);
538a89bcd4cSHans Verkuil }
539a89bcd4cSHans Verkuil
vdp_read(struct v4l2_subdev * sd,u8 reg)540a89bcd4cSHans Verkuil static inline int vdp_read(struct v4l2_subdev *sd, u8 reg)
541a89bcd4cSHans Verkuil {
542a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
543a89bcd4cSHans Verkuil
544a89bcd4cSHans Verkuil return adv_smbus_read_byte_data(state->i2c_vdp, reg);
545a89bcd4cSHans Verkuil }
546a89bcd4cSHans Verkuil
vdp_write(struct v4l2_subdev * sd,u8 reg,u8 val)547a89bcd4cSHans Verkuil static inline int vdp_write(struct v4l2_subdev *sd, u8 reg, u8 val)
548a89bcd4cSHans Verkuil {
549a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
550a89bcd4cSHans Verkuil
551a89bcd4cSHans Verkuil return adv_smbus_write_byte_data(state->i2c_vdp, reg, val);
552a89bcd4cSHans Verkuil }
553a89bcd4cSHans Verkuil
main_reset(struct v4l2_subdev * sd)554a89bcd4cSHans Verkuil static void main_reset(struct v4l2_subdev *sd)
555a89bcd4cSHans Verkuil {
556a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
557a89bcd4cSHans Verkuil
558a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s:\n", __func__);
559a89bcd4cSHans Verkuil
560a89bcd4cSHans Verkuil adv_smbus_write_byte_no_check(client, 0xff, 0x80);
561a89bcd4cSHans Verkuil
56284aeed53SMartin Bugge mdelay(5);
563a89bcd4cSHans Verkuil }
564a89bcd4cSHans Verkuil
565f888ae7eSHans Verkuil /* -----------------------------------------------------------------------------
566f888ae7eSHans Verkuil * Format helpers
567f888ae7eSHans Verkuil */
568f888ae7eSHans Verkuil
569f888ae7eSHans Verkuil static const struct adv7842_format_info adv7842_formats[] = {
570f888ae7eSHans Verkuil { MEDIA_BUS_FMT_RGB888_1X24, ADV7842_OP_CH_SEL_RGB, true, false,
571f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_444 | ADV7842_OP_FORMAT_SEL_8BIT },
572f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV8_2X8, ADV7842_OP_CH_SEL_RGB, false, false,
573f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
574f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU8_2X8, ADV7842_OP_CH_SEL_RGB, false, true,
575f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_8BIT },
576f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV10_2X10, ADV7842_OP_CH_SEL_RGB, false, false,
577f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
578f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU10_2X10, ADV7842_OP_CH_SEL_RGB, false, true,
579f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_10BIT },
580f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV12_2X12, ADV7842_OP_CH_SEL_RGB, false, false,
581f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
582f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU12_2X12, ADV7842_OP_CH_SEL_RGB, false, true,
583f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422 | ADV7842_OP_FORMAT_SEL_12BIT },
584f888ae7eSHans Verkuil { MEDIA_BUS_FMT_UYVY8_1X16, ADV7842_OP_CH_SEL_RBG, false, false,
585f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
586f888ae7eSHans Verkuil { MEDIA_BUS_FMT_VYUY8_1X16, ADV7842_OP_CH_SEL_RBG, false, true,
587f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
588f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV8_1X16, ADV7842_OP_CH_SEL_RGB, false, false,
589f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
590f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU8_1X16, ADV7842_OP_CH_SEL_RGB, false, true,
591f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_8BIT },
592f888ae7eSHans Verkuil { MEDIA_BUS_FMT_UYVY10_1X20, ADV7842_OP_CH_SEL_RBG, false, false,
593f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
594f888ae7eSHans Verkuil { MEDIA_BUS_FMT_VYUY10_1X20, ADV7842_OP_CH_SEL_RBG, false, true,
595f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
596f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV10_1X20, ADV7842_OP_CH_SEL_RGB, false, false,
597f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
598f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU10_1X20, ADV7842_OP_CH_SEL_RGB, false, true,
599f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_10BIT },
600f888ae7eSHans Verkuil { MEDIA_BUS_FMT_UYVY12_1X24, ADV7842_OP_CH_SEL_RBG, false, false,
601f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
602f888ae7eSHans Verkuil { MEDIA_BUS_FMT_VYUY12_1X24, ADV7842_OP_CH_SEL_RBG, false, true,
603f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
604f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YUYV12_1X24, ADV7842_OP_CH_SEL_RGB, false, false,
605f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
606f888ae7eSHans Verkuil { MEDIA_BUS_FMT_YVYU12_1X24, ADV7842_OP_CH_SEL_RGB, false, true,
607f888ae7eSHans Verkuil ADV7842_OP_MODE_SEL_SDR_422_2X | ADV7842_OP_FORMAT_SEL_12BIT },
608f888ae7eSHans Verkuil };
609f888ae7eSHans Verkuil
610f888ae7eSHans Verkuil static const struct adv7842_format_info *
adv7842_format_info(struct adv7842_state * state,u32 code)611f888ae7eSHans Verkuil adv7842_format_info(struct adv7842_state *state, u32 code)
612f888ae7eSHans Verkuil {
613f888ae7eSHans Verkuil unsigned int i;
614f888ae7eSHans Verkuil
615f888ae7eSHans Verkuil for (i = 0; i < ARRAY_SIZE(adv7842_formats); ++i) {
616f888ae7eSHans Verkuil if (adv7842_formats[i].code == code)
617f888ae7eSHans Verkuil return &adv7842_formats[i];
618f888ae7eSHans Verkuil }
619f888ae7eSHans Verkuil
620f888ae7eSHans Verkuil return NULL;
621f888ae7eSHans Verkuil }
622f888ae7eSHans Verkuil
623a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
624a89bcd4cSHans Verkuil
is_analog_input(struct v4l2_subdev * sd)625933913daSMartin Bugge static inline bool is_analog_input(struct v4l2_subdev *sd)
626933913daSMartin Bugge {
627933913daSMartin Bugge struct adv7842_state *state = to_state(sd);
628933913daSMartin Bugge
629933913daSMartin Bugge return ((state->mode == ADV7842_MODE_RGB) ||
630933913daSMartin Bugge (state->mode == ADV7842_MODE_COMP));
631933913daSMartin Bugge }
632933913daSMartin Bugge
is_digital_input(struct v4l2_subdev * sd)633a89bcd4cSHans Verkuil static inline bool is_digital_input(struct v4l2_subdev *sd)
634a89bcd4cSHans Verkuil {
635a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
636a89bcd4cSHans Verkuil
637a89bcd4cSHans Verkuil return state->mode == ADV7842_MODE_HDMI;
638a89bcd4cSHans Verkuil }
639a89bcd4cSHans Verkuil
640a89bcd4cSHans Verkuil static const struct v4l2_dv_timings_cap adv7842_timings_cap_analog = {
641a89bcd4cSHans Verkuil .type = V4L2_DV_BT_656_1120,
6429b51f175SGianluca Gennari /* keep this initialization for compatibility with GCC < 4.4.6 */
6439b51f175SGianluca Gennari .reserved = { 0 },
6442912289aSHans Verkuil V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 170000000,
6459b51f175SGianluca Gennari V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
646a89bcd4cSHans Verkuil V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
6479b51f175SGianluca Gennari V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
6489b51f175SGianluca Gennari V4L2_DV_BT_CAP_CUSTOM)
649a89bcd4cSHans Verkuil };
650a89bcd4cSHans Verkuil
651a89bcd4cSHans Verkuil static const struct v4l2_dv_timings_cap adv7842_timings_cap_digital = {
652a89bcd4cSHans Verkuil .type = V4L2_DV_BT_656_1120,
6539b51f175SGianluca Gennari /* keep this initialization for compatibility with GCC < 4.4.6 */
6549b51f175SGianluca Gennari .reserved = { 0 },
6552912289aSHans Verkuil V4L2_INIT_BT_TIMINGS(640, 1920, 350, 1200, 25000000, 225000000,
6569b51f175SGianluca Gennari V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
657a89bcd4cSHans Verkuil V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT,
6589b51f175SGianluca Gennari V4L2_DV_BT_CAP_PROGRESSIVE | V4L2_DV_BT_CAP_REDUCED_BLANKING |
6599b51f175SGianluca Gennari V4L2_DV_BT_CAP_CUSTOM)
660a89bcd4cSHans Verkuil };
661a89bcd4cSHans Verkuil
662a89bcd4cSHans Verkuil static inline const struct v4l2_dv_timings_cap *
adv7842_get_dv_timings_cap(struct v4l2_subdev * sd)663a89bcd4cSHans Verkuil adv7842_get_dv_timings_cap(struct v4l2_subdev *sd)
664a89bcd4cSHans Verkuil {
665a89bcd4cSHans Verkuil return is_digital_input(sd) ? &adv7842_timings_cap_digital :
666a89bcd4cSHans Verkuil &adv7842_timings_cap_analog;
667a89bcd4cSHans Verkuil }
668a89bcd4cSHans Verkuil
669a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
670a89bcd4cSHans Verkuil
adv7842_read_cable_det(struct v4l2_subdev * sd)67125c84fb1SHans Verkuil static u16 adv7842_read_cable_det(struct v4l2_subdev *sd)
67225c84fb1SHans Verkuil {
67325c84fb1SHans Verkuil u8 reg = io_read(sd, 0x6f);
67425c84fb1SHans Verkuil u16 val = 0;
67525c84fb1SHans Verkuil
67625c84fb1SHans Verkuil if (reg & 0x02)
67725c84fb1SHans Verkuil val |= 1; /* port A */
67825c84fb1SHans Verkuil if (reg & 0x01)
67925c84fb1SHans Verkuil val |= 2; /* port B */
68025c84fb1SHans Verkuil return val;
68125c84fb1SHans Verkuil }
68225c84fb1SHans Verkuil
adv7842_delayed_work_enable_hotplug(struct work_struct * work)683a89bcd4cSHans Verkuil static void adv7842_delayed_work_enable_hotplug(struct work_struct *work)
684a89bcd4cSHans Verkuil {
685a89bcd4cSHans Verkuil struct delayed_work *dwork = to_delayed_work(work);
686a89bcd4cSHans Verkuil struct adv7842_state *state = container_of(dwork,
687a89bcd4cSHans Verkuil struct adv7842_state, delayed_work_enable_hotplug);
688a89bcd4cSHans Verkuil struct v4l2_subdev *sd = &state->sd;
689a89bcd4cSHans Verkuil int present = state->hdmi_edid.present;
690a89bcd4cSHans Verkuil u8 mask = 0;
691a89bcd4cSHans Verkuil
692a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: enable hotplug on ports: 0x%x\n",
693a89bcd4cSHans Verkuil __func__, present);
694a89bcd4cSHans Verkuil
6957de6fab1SMats Randgaard if (present & (0x04 << ADV7842_EDID_PORT_A))
6967de6fab1SMats Randgaard mask |= 0x20;
6977de6fab1SMats Randgaard if (present & (0x04 << ADV7842_EDID_PORT_B))
6987de6fab1SMats Randgaard mask |= 0x10;
699a89bcd4cSHans Verkuil io_write_and_or(sd, 0x20, 0xcf, mask);
700a89bcd4cSHans Verkuil }
701a89bcd4cSHans Verkuil
edid_write_vga_segment(struct v4l2_subdev * sd)702a89bcd4cSHans Verkuil static int edid_write_vga_segment(struct v4l2_subdev *sd)
703a89bcd4cSHans Verkuil {
704a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
705a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
7063e057b8aSHans Verkuil const u8 *edid = state->vga_edid.edid;
7073e057b8aSHans Verkuil u32 blocks = state->vga_edid.blocks;
708a89bcd4cSHans Verkuil int err = 0;
709a89bcd4cSHans Verkuil int i;
710a89bcd4cSHans Verkuil
711a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: write EDID on VGA port\n", __func__);
712a89bcd4cSHans Verkuil
713ef677df9SHans Verkuil if (!state->vga_edid.present)
714ef677df9SHans Verkuil return 0;
715ef677df9SHans Verkuil
716a89bcd4cSHans Verkuil /* HPA disable on port A and B */
717a89bcd4cSHans Verkuil io_write_and_or(sd, 0x20, 0xcf, 0x00);
718a89bcd4cSHans Verkuil
719a89bcd4cSHans Verkuil /* Disable I2C access to internal EDID ram from VGA DDC port */
720a89bcd4cSHans Verkuil rep_write_and_or(sd, 0x7f, 0x7f, 0x00);
721a89bcd4cSHans Verkuil
722a89bcd4cSHans Verkuil /* edid segment pointer '1' for VGA port */
723a89bcd4cSHans Verkuil rep_write_and_or(sd, 0x77, 0xef, 0x10);
724a89bcd4cSHans Verkuil
7253e057b8aSHans Verkuil for (i = 0; !err && i < blocks * 128; i += I2C_SMBUS_BLOCK_MAX)
726fe1fd842SWolfram Sang err = i2c_smbus_write_i2c_block_data(state->i2c_edid, i,
727fe1fd842SWolfram Sang I2C_SMBUS_BLOCK_MAX,
7283e057b8aSHans Verkuil edid + i);
729a89bcd4cSHans Verkuil if (err)
730a89bcd4cSHans Verkuil return err;
731a89bcd4cSHans Verkuil
732a89bcd4cSHans Verkuil /* Calculates the checksums and enables I2C access
733a89bcd4cSHans Verkuil * to internal EDID ram from VGA DDC port.
734a89bcd4cSHans Verkuil */
735a89bcd4cSHans Verkuil rep_write_and_or(sd, 0x7f, 0x7f, 0x80);
736a89bcd4cSHans Verkuil
737a89bcd4cSHans Verkuil for (i = 0; i < 1000; i++) {
738a89bcd4cSHans Verkuil if (rep_read(sd, 0x79) & 0x20)
739a89bcd4cSHans Verkuil break;
740a89bcd4cSHans Verkuil mdelay(1);
741a89bcd4cSHans Verkuil }
742a89bcd4cSHans Verkuil if (i == 1000) {
743a89bcd4cSHans Verkuil v4l_err(client, "error enabling edid on VGA port\n");
744a89bcd4cSHans Verkuil return -EIO;
745a89bcd4cSHans Verkuil }
746a89bcd4cSHans Verkuil
747a89bcd4cSHans Verkuil /* enable hotplug after 200 ms */
7481d3e1543SBhaktipriya Shridhar schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
749a89bcd4cSHans Verkuil
750a89bcd4cSHans Verkuil return 0;
751a89bcd4cSHans Verkuil }
752a89bcd4cSHans Verkuil
edid_write_hdmi_segment(struct v4l2_subdev * sd,u8 port)753a89bcd4cSHans Verkuil static int edid_write_hdmi_segment(struct v4l2_subdev *sd, u8 port)
754a89bcd4cSHans Verkuil {
755a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
756a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
75725c84fb1SHans Verkuil const u8 *edid = state->hdmi_edid.edid;
7583e057b8aSHans Verkuil u32 blocks = state->hdmi_edid.blocks;
759ef677df9SHans Verkuil unsigned int spa_loc;
7603e057b8aSHans Verkuil u16 pa, parent_pa;
761a89bcd4cSHans Verkuil int err = 0;
762a89bcd4cSHans Verkuil int i;
763a89bcd4cSHans Verkuil
76425c84fb1SHans Verkuil v4l2_dbg(2, debug, sd, "%s: write EDID on port %c\n",
76525c84fb1SHans Verkuil __func__, (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
766a89bcd4cSHans Verkuil
767a89bcd4cSHans Verkuil /* HPA disable on port A and B */
768a89bcd4cSHans Verkuil io_write_and_or(sd, 0x20, 0xcf, 0x00);
769a89bcd4cSHans Verkuil
770a89bcd4cSHans Verkuil /* Disable I2C access to internal EDID ram from HDMI DDC ports */
771a89bcd4cSHans Verkuil rep_write_and_or(sd, 0x77, 0xf3, 0x00);
772a89bcd4cSHans Verkuil
773ab83203eSHans Verkuil if (!state->hdmi_edid.present) {
774ab83203eSHans Verkuil cec_phys_addr_invalidate(state->cec_adap);
775fc2e991eSMartin Bugge return 0;
776ab83203eSHans Verkuil }
777fc2e991eSMartin Bugge
7783e057b8aSHans Verkuil pa = v4l2_get_edid_phys_addr(edid, blocks * 128, &spa_loc);
7793e057b8aSHans Verkuil err = v4l2_phys_addr_validate(pa, &parent_pa, NULL);
78025c84fb1SHans Verkuil if (err)
78125c84fb1SHans Verkuil return err;
78225c84fb1SHans Verkuil
7833e057b8aSHans Verkuil if (!spa_loc) {
78425c84fb1SHans Verkuil /*
7853e057b8aSHans Verkuil * There is no SPA, so just set spa_loc to 128 and pa to whatever
7863e057b8aSHans Verkuil * data is there.
78725c84fb1SHans Verkuil */
7883e057b8aSHans Verkuil spa_loc = 128;
7893e057b8aSHans Verkuil pa = (edid[spa_loc] << 8) | edid[spa_loc + 1];
7903e057b8aSHans Verkuil }
79125c84fb1SHans Verkuil
792a89bcd4cSHans Verkuil
793ef677df9SHans Verkuil for (i = 0; !err && i < blocks * 128; i += I2C_SMBUS_BLOCK_MAX) {
794ef677df9SHans Verkuil /* set edid segment pointer for HDMI ports */
795ef677df9SHans Verkuil if (i % 256 == 0)
796ef677df9SHans Verkuil rep_write_and_or(sd, 0x77, 0xef, i >= 256 ? 0x10 : 0x00);
797fe1fd842SWolfram Sang err = i2c_smbus_write_i2c_block_data(state->i2c_edid, i,
79825c84fb1SHans Verkuil I2C_SMBUS_BLOCK_MAX, edid + i);
799ef677df9SHans Verkuil }
800a89bcd4cSHans Verkuil if (err)
801a89bcd4cSHans Verkuil return err;
802a89bcd4cSHans Verkuil
8037de6fab1SMats Randgaard if (port == ADV7842_EDID_PORT_A) {
8043e057b8aSHans Verkuil rep_write(sd, 0x72, pa >> 8);
8053e057b8aSHans Verkuil rep_write(sd, 0x73, pa & 0xff);
806a89bcd4cSHans Verkuil } else {
8073e057b8aSHans Verkuil rep_write(sd, 0x74, pa >> 8);
8083e057b8aSHans Verkuil rep_write(sd, 0x75, pa & 0xff);
809a89bcd4cSHans Verkuil }
8107de6fab1SMats Randgaard rep_write(sd, 0x76, spa_loc & 0xff);
8117de6fab1SMats Randgaard rep_write_and_or(sd, 0x77, 0xbf, (spa_loc >> 2) & 0x40);
812a89bcd4cSHans Verkuil
813a89bcd4cSHans Verkuil /* Calculates the checksums and enables I2C access to internal
814a89bcd4cSHans Verkuil * EDID ram from HDMI DDC ports
815a89bcd4cSHans Verkuil */
8167de6fab1SMats Randgaard rep_write_and_or(sd, 0x77, 0xf3, state->hdmi_edid.present);
817a89bcd4cSHans Verkuil
818a89bcd4cSHans Verkuil for (i = 0; i < 1000; i++) {
8197de6fab1SMats Randgaard if (rep_read(sd, 0x7d) & state->hdmi_edid.present)
820a89bcd4cSHans Verkuil break;
821a89bcd4cSHans Verkuil mdelay(1);
822a89bcd4cSHans Verkuil }
823a89bcd4cSHans Verkuil if (i == 1000) {
8247de6fab1SMats Randgaard v4l_err(client, "error enabling edid on port %c\n",
8257de6fab1SMats Randgaard (port == ADV7842_EDID_PORT_A) ? 'A' : 'B');
826a89bcd4cSHans Verkuil return -EIO;
827a89bcd4cSHans Verkuil }
8283e057b8aSHans Verkuil cec_s_phys_addr(state->cec_adap, parent_pa, false);
829a89bcd4cSHans Verkuil
830a89bcd4cSHans Verkuil /* enable hotplug after 200 ms */
8311d3e1543SBhaktipriya Shridhar schedule_delayed_work(&state->delayed_work_enable_hotplug, HZ / 5);
832a89bcd4cSHans Verkuil
833a89bcd4cSHans Verkuil return 0;
834a89bcd4cSHans Verkuil }
835a89bcd4cSHans Verkuil
836a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
837a89bcd4cSHans Verkuil
838a89bcd4cSHans Verkuil #ifdef CONFIG_VIDEO_ADV_DEBUG
adv7842_inv_register(struct v4l2_subdev * sd)839a89bcd4cSHans Verkuil static void adv7842_inv_register(struct v4l2_subdev *sd)
840a89bcd4cSHans Verkuil {
841a89bcd4cSHans Verkuil v4l2_info(sd, "0x000-0x0ff: IO Map\n");
842a89bcd4cSHans Verkuil v4l2_info(sd, "0x100-0x1ff: AVLink Map\n");
843a89bcd4cSHans Verkuil v4l2_info(sd, "0x200-0x2ff: CEC Map\n");
844a89bcd4cSHans Verkuil v4l2_info(sd, "0x300-0x3ff: InfoFrame Map\n");
845a89bcd4cSHans Verkuil v4l2_info(sd, "0x400-0x4ff: SDP_IO Map\n");
846a89bcd4cSHans Verkuil v4l2_info(sd, "0x500-0x5ff: SDP Map\n");
847a89bcd4cSHans Verkuil v4l2_info(sd, "0x600-0x6ff: AFE Map\n");
848a89bcd4cSHans Verkuil v4l2_info(sd, "0x700-0x7ff: Repeater Map\n");
849a89bcd4cSHans Verkuil v4l2_info(sd, "0x800-0x8ff: EDID Map\n");
850a89bcd4cSHans Verkuil v4l2_info(sd, "0x900-0x9ff: HDMI Map\n");
851a89bcd4cSHans Verkuil v4l2_info(sd, "0xa00-0xaff: CP Map\n");
852a89bcd4cSHans Verkuil v4l2_info(sd, "0xb00-0xbff: VDP Map\n");
853a89bcd4cSHans Verkuil }
854a89bcd4cSHans Verkuil
adv7842_g_register(struct v4l2_subdev * sd,struct v4l2_dbg_register * reg)855a89bcd4cSHans Verkuil static int adv7842_g_register(struct v4l2_subdev *sd,
856a89bcd4cSHans Verkuil struct v4l2_dbg_register *reg)
857a89bcd4cSHans Verkuil {
858a89bcd4cSHans Verkuil reg->size = 1;
859a89bcd4cSHans Verkuil switch (reg->reg >> 8) {
860a89bcd4cSHans Verkuil case 0:
861a89bcd4cSHans Verkuil reg->val = io_read(sd, reg->reg & 0xff);
862a89bcd4cSHans Verkuil break;
863a89bcd4cSHans Verkuil case 1:
864a89bcd4cSHans Verkuil reg->val = avlink_read(sd, reg->reg & 0xff);
865a89bcd4cSHans Verkuil break;
866a89bcd4cSHans Verkuil case 2:
867a89bcd4cSHans Verkuil reg->val = cec_read(sd, reg->reg & 0xff);
868a89bcd4cSHans Verkuil break;
869a89bcd4cSHans Verkuil case 3:
870a89bcd4cSHans Verkuil reg->val = infoframe_read(sd, reg->reg & 0xff);
871a89bcd4cSHans Verkuil break;
872a89bcd4cSHans Verkuil case 4:
873a89bcd4cSHans Verkuil reg->val = sdp_io_read(sd, reg->reg & 0xff);
874a89bcd4cSHans Verkuil break;
875a89bcd4cSHans Verkuil case 5:
876a89bcd4cSHans Verkuil reg->val = sdp_read(sd, reg->reg & 0xff);
877a89bcd4cSHans Verkuil break;
878a89bcd4cSHans Verkuil case 6:
879a89bcd4cSHans Verkuil reg->val = afe_read(sd, reg->reg & 0xff);
880a89bcd4cSHans Verkuil break;
881a89bcd4cSHans Verkuil case 7:
882a89bcd4cSHans Verkuil reg->val = rep_read(sd, reg->reg & 0xff);
883a89bcd4cSHans Verkuil break;
884a89bcd4cSHans Verkuil case 8:
885a89bcd4cSHans Verkuil reg->val = edid_read(sd, reg->reg & 0xff);
886a89bcd4cSHans Verkuil break;
887a89bcd4cSHans Verkuil case 9:
888a89bcd4cSHans Verkuil reg->val = hdmi_read(sd, reg->reg & 0xff);
889a89bcd4cSHans Verkuil break;
890a89bcd4cSHans Verkuil case 0xa:
891a89bcd4cSHans Verkuil reg->val = cp_read(sd, reg->reg & 0xff);
892a89bcd4cSHans Verkuil break;
893a89bcd4cSHans Verkuil case 0xb:
894a89bcd4cSHans Verkuil reg->val = vdp_read(sd, reg->reg & 0xff);
895a89bcd4cSHans Verkuil break;
896a89bcd4cSHans Verkuil default:
897a89bcd4cSHans Verkuil v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
898a89bcd4cSHans Verkuil adv7842_inv_register(sd);
899a89bcd4cSHans Verkuil break;
900a89bcd4cSHans Verkuil }
901a89bcd4cSHans Verkuil return 0;
902a89bcd4cSHans Verkuil }
903a89bcd4cSHans Verkuil
adv7842_s_register(struct v4l2_subdev * sd,const struct v4l2_dbg_register * reg)904a89bcd4cSHans Verkuil static int adv7842_s_register(struct v4l2_subdev *sd,
905a89bcd4cSHans Verkuil const struct v4l2_dbg_register *reg)
906a89bcd4cSHans Verkuil {
907a89bcd4cSHans Verkuil u8 val = reg->val & 0xff;
908a89bcd4cSHans Verkuil
909a89bcd4cSHans Verkuil switch (reg->reg >> 8) {
910a89bcd4cSHans Verkuil case 0:
911a89bcd4cSHans Verkuil io_write(sd, reg->reg & 0xff, val);
912a89bcd4cSHans Verkuil break;
913a89bcd4cSHans Verkuil case 1:
914a89bcd4cSHans Verkuil avlink_write(sd, reg->reg & 0xff, val);
915a89bcd4cSHans Verkuil break;
916a89bcd4cSHans Verkuil case 2:
917a89bcd4cSHans Verkuil cec_write(sd, reg->reg & 0xff, val);
918a89bcd4cSHans Verkuil break;
919a89bcd4cSHans Verkuil case 3:
920a89bcd4cSHans Verkuil infoframe_write(sd, reg->reg & 0xff, val);
921a89bcd4cSHans Verkuil break;
922a89bcd4cSHans Verkuil case 4:
923a89bcd4cSHans Verkuil sdp_io_write(sd, reg->reg & 0xff, val);
924a89bcd4cSHans Verkuil break;
925a89bcd4cSHans Verkuil case 5:
926a89bcd4cSHans Verkuil sdp_write(sd, reg->reg & 0xff, val);
927a89bcd4cSHans Verkuil break;
928a89bcd4cSHans Verkuil case 6:
929a89bcd4cSHans Verkuil afe_write(sd, reg->reg & 0xff, val);
930a89bcd4cSHans Verkuil break;
931a89bcd4cSHans Verkuil case 7:
932a89bcd4cSHans Verkuil rep_write(sd, reg->reg & 0xff, val);
933a89bcd4cSHans Verkuil break;
934a89bcd4cSHans Verkuil case 8:
935a89bcd4cSHans Verkuil edid_write(sd, reg->reg & 0xff, val);
936a89bcd4cSHans Verkuil break;
937a89bcd4cSHans Verkuil case 9:
938a89bcd4cSHans Verkuil hdmi_write(sd, reg->reg & 0xff, val);
939a89bcd4cSHans Verkuil break;
940a89bcd4cSHans Verkuil case 0xa:
941a89bcd4cSHans Verkuil cp_write(sd, reg->reg & 0xff, val);
942a89bcd4cSHans Verkuil break;
943a89bcd4cSHans Verkuil case 0xb:
944a89bcd4cSHans Verkuil vdp_write(sd, reg->reg & 0xff, val);
945a89bcd4cSHans Verkuil break;
946a89bcd4cSHans Verkuil default:
947a89bcd4cSHans Verkuil v4l2_info(sd, "Register %03llx not supported\n", reg->reg);
948a89bcd4cSHans Verkuil adv7842_inv_register(sd);
949a89bcd4cSHans Verkuil break;
950a89bcd4cSHans Verkuil }
951a89bcd4cSHans Verkuil return 0;
952a89bcd4cSHans Verkuil }
953a89bcd4cSHans Verkuil #endif
954a89bcd4cSHans Verkuil
adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev * sd)955a89bcd4cSHans Verkuil static int adv7842_s_detect_tx_5v_ctrl(struct v4l2_subdev *sd)
956a89bcd4cSHans Verkuil {
957a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
95825c84fb1SHans Verkuil u16 cable_det = adv7842_read_cable_det(sd);
959a89bcd4cSHans Verkuil
96025c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: 0x%x\n", __func__, cable_det);
961a89bcd4cSHans Verkuil
96225c84fb1SHans Verkuil return v4l2_ctrl_s_ctrl(state->detect_tx_5v_ctrl, cable_det);
963a89bcd4cSHans Verkuil }
964a89bcd4cSHans Verkuil
find_and_set_predefined_video_timings(struct v4l2_subdev * sd,u8 prim_mode,const struct adv7842_video_standards * predef_vid_timings,const struct v4l2_dv_timings * timings)965a89bcd4cSHans Verkuil static int find_and_set_predefined_video_timings(struct v4l2_subdev *sd,
966a89bcd4cSHans Verkuil u8 prim_mode,
967a89bcd4cSHans Verkuil const struct adv7842_video_standards *predef_vid_timings,
968a89bcd4cSHans Verkuil const struct v4l2_dv_timings *timings)
969a89bcd4cSHans Verkuil {
970a89bcd4cSHans Verkuil int i;
971a89bcd4cSHans Verkuil
972a89bcd4cSHans Verkuil for (i = 0; predef_vid_timings[i].timings.bt.width; i++) {
973a89bcd4cSHans Verkuil if (!v4l2_match_dv_timings(timings, &predef_vid_timings[i].timings,
97485f9e06cSHans Verkuil is_digital_input(sd) ? 250000 : 1000000, false))
975a89bcd4cSHans Verkuil continue;
976a89bcd4cSHans Verkuil /* video std */
977a89bcd4cSHans Verkuil io_write(sd, 0x00, predef_vid_timings[i].vid_std);
978a89bcd4cSHans Verkuil /* v_freq and prim mode */
979a89bcd4cSHans Verkuil io_write(sd, 0x01, (predef_vid_timings[i].v_freq << 4) + prim_mode);
980a89bcd4cSHans Verkuil return 0;
981a89bcd4cSHans Verkuil }
982a89bcd4cSHans Verkuil
983a89bcd4cSHans Verkuil return -1;
984a89bcd4cSHans Verkuil }
985a89bcd4cSHans Verkuil
configure_predefined_video_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)986a89bcd4cSHans Verkuil static int configure_predefined_video_timings(struct v4l2_subdev *sd,
987a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
988a89bcd4cSHans Verkuil {
989a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
990a89bcd4cSHans Verkuil int err;
991a89bcd4cSHans Verkuil
992a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s\n", __func__);
993a89bcd4cSHans Verkuil
994a89bcd4cSHans Verkuil /* reset to default values */
995a89bcd4cSHans Verkuil io_write(sd, 0x16, 0x43);
996a89bcd4cSHans Verkuil io_write(sd, 0x17, 0x5a);
997a89bcd4cSHans Verkuil /* disable embedded syncs for auto graphics mode */
998a89bcd4cSHans Verkuil cp_write_and_or(sd, 0x81, 0xef, 0x00);
999a89bcd4cSHans Verkuil cp_write(sd, 0x26, 0x00);
1000a89bcd4cSHans Verkuil cp_write(sd, 0x27, 0x00);
1001a89bcd4cSHans Verkuil cp_write(sd, 0x28, 0x00);
1002a89bcd4cSHans Verkuil cp_write(sd, 0x29, 0x00);
10036251e65fSMartin Bugge cp_write(sd, 0x8f, 0x40);
1004a89bcd4cSHans Verkuil cp_write(sd, 0x90, 0x00);
1005a89bcd4cSHans Verkuil cp_write(sd, 0xa5, 0x00);
1006a89bcd4cSHans Verkuil cp_write(sd, 0xa6, 0x00);
1007a89bcd4cSHans Verkuil cp_write(sd, 0xa7, 0x00);
1008a89bcd4cSHans Verkuil cp_write(sd, 0xab, 0x00);
1009a89bcd4cSHans Verkuil cp_write(sd, 0xac, 0x00);
1010a89bcd4cSHans Verkuil
1011a89bcd4cSHans Verkuil switch (state->mode) {
1012a89bcd4cSHans Verkuil case ADV7842_MODE_COMP:
1013a89bcd4cSHans Verkuil case ADV7842_MODE_RGB:
1014a89bcd4cSHans Verkuil err = find_and_set_predefined_video_timings(sd,
1015a89bcd4cSHans Verkuil 0x01, adv7842_prim_mode_comp, timings);
1016a89bcd4cSHans Verkuil if (err)
1017a89bcd4cSHans Verkuil err = find_and_set_predefined_video_timings(sd,
1018a89bcd4cSHans Verkuil 0x02, adv7842_prim_mode_gr, timings);
1019a89bcd4cSHans Verkuil break;
1020a89bcd4cSHans Verkuil case ADV7842_MODE_HDMI:
1021a89bcd4cSHans Verkuil err = find_and_set_predefined_video_timings(sd,
1022a89bcd4cSHans Verkuil 0x05, adv7842_prim_mode_hdmi_comp, timings);
1023a89bcd4cSHans Verkuil if (err)
1024a89bcd4cSHans Verkuil err = find_and_set_predefined_video_timings(sd,
1025a89bcd4cSHans Verkuil 0x06, adv7842_prim_mode_hdmi_gr, timings);
1026a89bcd4cSHans Verkuil break;
1027a89bcd4cSHans Verkuil default:
1028a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1029a89bcd4cSHans Verkuil __func__, state->mode);
1030a89bcd4cSHans Verkuil err = -1;
1031a89bcd4cSHans Verkuil break;
1032a89bcd4cSHans Verkuil }
1033a89bcd4cSHans Verkuil
1034a89bcd4cSHans Verkuil
1035a89bcd4cSHans Verkuil return err;
1036a89bcd4cSHans Verkuil }
1037a89bcd4cSHans Verkuil
configure_custom_video_timings(struct v4l2_subdev * sd,const struct v4l2_bt_timings * bt)1038a89bcd4cSHans Verkuil static void configure_custom_video_timings(struct v4l2_subdev *sd,
1039a89bcd4cSHans Verkuil const struct v4l2_bt_timings *bt)
1040a89bcd4cSHans Verkuil {
1041a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1042a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
1043a89bcd4cSHans Verkuil u32 width = htotal(bt);
1044a89bcd4cSHans Verkuil u32 height = vtotal(bt);
1045a89bcd4cSHans Verkuil u16 cp_start_sav = bt->hsync + bt->hbackporch - 4;
1046a89bcd4cSHans Verkuil u16 cp_start_eav = width - bt->hfrontporch;
1047a89bcd4cSHans Verkuil u16 cp_start_vbi = height - bt->vfrontporch + 1;
1048a89bcd4cSHans Verkuil u16 cp_end_vbi = bt->vsync + bt->vbackporch + 1;
1049a89bcd4cSHans Verkuil u16 ch1_fr_ll = (((u32)bt->pixelclock / 100) > 0) ?
1050a89bcd4cSHans Verkuil ((width * (ADV7842_fsc / 100)) / ((u32)bt->pixelclock / 100)) : 0;
1051a89bcd4cSHans Verkuil const u8 pll[2] = {
1052a89bcd4cSHans Verkuil 0xc0 | ((width >> 8) & 0x1f),
1053a89bcd4cSHans Verkuil width & 0xff
1054a89bcd4cSHans Verkuil };
1055a89bcd4cSHans Verkuil
1056a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s\n", __func__);
1057a89bcd4cSHans Verkuil
1058a89bcd4cSHans Verkuil switch (state->mode) {
1059a89bcd4cSHans Verkuil case ADV7842_MODE_COMP:
1060a89bcd4cSHans Verkuil case ADV7842_MODE_RGB:
1061a89bcd4cSHans Verkuil /* auto graphics */
1062a89bcd4cSHans Verkuil io_write(sd, 0x00, 0x07); /* video std */
1063a89bcd4cSHans Verkuil io_write(sd, 0x01, 0x02); /* prim mode */
1064a89bcd4cSHans Verkuil /* enable embedded syncs for auto graphics mode */
1065a89bcd4cSHans Verkuil cp_write_and_or(sd, 0x81, 0xef, 0x10);
1066a89bcd4cSHans Verkuil
1067a89bcd4cSHans Verkuil /* Should only be set in auto-graphics mode [REF_02, p. 91-92] */
1068a89bcd4cSHans Verkuil /* setup PLL_DIV_MAN_EN and PLL_DIV_RATIO */
1069a89bcd4cSHans Verkuil /* IO-map reg. 0x16 and 0x17 should be written in sequence */
1070fe1fd842SWolfram Sang if (i2c_smbus_write_i2c_block_data(client, 0x16, 2, pll)) {
1071a89bcd4cSHans Verkuil v4l2_err(sd, "writing to reg 0x16 and 0x17 failed\n");
1072a89bcd4cSHans Verkuil break;
1073a89bcd4cSHans Verkuil }
1074a89bcd4cSHans Verkuil
1075a89bcd4cSHans Verkuil /* active video - horizontal timing */
1076a89bcd4cSHans Verkuil cp_write(sd, 0x26, (cp_start_sav >> 8) & 0xf);
1077a89bcd4cSHans Verkuil cp_write(sd, 0x27, (cp_start_sav & 0xff));
1078a89bcd4cSHans Verkuil cp_write(sd, 0x28, (cp_start_eav >> 8) & 0xf);
1079a89bcd4cSHans Verkuil cp_write(sd, 0x29, (cp_start_eav & 0xff));
1080a89bcd4cSHans Verkuil
1081a89bcd4cSHans Verkuil /* active video - vertical timing */
1082a89bcd4cSHans Verkuil cp_write(sd, 0xa5, (cp_start_vbi >> 4) & 0xff);
1083a89bcd4cSHans Verkuil cp_write(sd, 0xa6, ((cp_start_vbi & 0xf) << 4) |
1084a89bcd4cSHans Verkuil ((cp_end_vbi >> 8) & 0xf));
1085a89bcd4cSHans Verkuil cp_write(sd, 0xa7, cp_end_vbi & 0xff);
1086a89bcd4cSHans Verkuil break;
1087a89bcd4cSHans Verkuil case ADV7842_MODE_HDMI:
1088a89bcd4cSHans Verkuil /* set default prim_mode/vid_std for HDMI
108939c1cb2bSJonathan McCrohan according to [REF_03, c. 4.2] */
1090a89bcd4cSHans Verkuil io_write(sd, 0x00, 0x02); /* video std */
1091a89bcd4cSHans Verkuil io_write(sd, 0x01, 0x06); /* prim mode */
1092a89bcd4cSHans Verkuil break;
1093a89bcd4cSHans Verkuil default:
1094a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1095a89bcd4cSHans Verkuil __func__, state->mode);
1096a89bcd4cSHans Verkuil break;
1097a89bcd4cSHans Verkuil }
1098a89bcd4cSHans Verkuil
1099a89bcd4cSHans Verkuil cp_write(sd, 0x8f, (ch1_fr_ll >> 8) & 0x7);
1100a89bcd4cSHans Verkuil cp_write(sd, 0x90, ch1_fr_ll & 0xff);
1101a89bcd4cSHans Verkuil cp_write(sd, 0xab, (height >> 4) & 0xff);
1102a89bcd4cSHans Verkuil cp_write(sd, 0xac, (height & 0x0f) << 4);
1103a89bcd4cSHans Verkuil }
1104a89bcd4cSHans Verkuil
adv7842_set_offset(struct v4l2_subdev * sd,bool auto_offset,u16 offset_a,u16 offset_b,u16 offset_c)1105933913daSMartin Bugge static void adv7842_set_offset(struct v4l2_subdev *sd, bool auto_offset, u16 offset_a, u16 offset_b, u16 offset_c)
1106933913daSMartin Bugge {
1107933913daSMartin Bugge struct adv7842_state *state = to_state(sd);
1108933913daSMartin Bugge u8 offset_buf[4];
1109933913daSMartin Bugge
1110933913daSMartin Bugge if (auto_offset) {
1111933913daSMartin Bugge offset_a = 0x3ff;
1112933913daSMartin Bugge offset_b = 0x3ff;
1113933913daSMartin Bugge offset_c = 0x3ff;
1114933913daSMartin Bugge }
1115933913daSMartin Bugge
1116933913daSMartin Bugge v4l2_dbg(2, debug, sd, "%s: %s offset: a = 0x%x, b = 0x%x, c = 0x%x\n",
1117933913daSMartin Bugge __func__, auto_offset ? "Auto" : "Manual",
1118933913daSMartin Bugge offset_a, offset_b, offset_c);
1119933913daSMartin Bugge
1120933913daSMartin Bugge offset_buf[0]= (cp_read(sd, 0x77) & 0xc0) | ((offset_a & 0x3f0) >> 4);
1121933913daSMartin Bugge offset_buf[1] = ((offset_a & 0x00f) << 4) | ((offset_b & 0x3c0) >> 6);
1122933913daSMartin Bugge offset_buf[2] = ((offset_b & 0x03f) << 2) | ((offset_c & 0x300) >> 8);
1123933913daSMartin Bugge offset_buf[3] = offset_c & 0x0ff;
1124933913daSMartin Bugge
1125933913daSMartin Bugge /* Registers must be written in this order with no i2c access in between */
1126fe1fd842SWolfram Sang if (i2c_smbus_write_i2c_block_data(state->i2c_cp, 0x77, 4, offset_buf))
1127933913daSMartin Bugge v4l2_err(sd, "%s: i2c error writing to CP reg 0x77, 0x78, 0x79, 0x7a\n", __func__);
1128933913daSMartin Bugge }
1129933913daSMartin Bugge
adv7842_set_gain(struct v4l2_subdev * sd,bool auto_gain,u16 gain_a,u16 gain_b,u16 gain_c)1130933913daSMartin Bugge static void adv7842_set_gain(struct v4l2_subdev *sd, bool auto_gain, u16 gain_a, u16 gain_b, u16 gain_c)
1131933913daSMartin Bugge {
1132933913daSMartin Bugge struct adv7842_state *state = to_state(sd);
1133933913daSMartin Bugge u8 gain_buf[4];
1134933913daSMartin Bugge u8 gain_man = 1;
1135933913daSMartin Bugge u8 agc_mode_man = 1;
1136933913daSMartin Bugge
1137933913daSMartin Bugge if (auto_gain) {
1138933913daSMartin Bugge gain_man = 0;
1139933913daSMartin Bugge agc_mode_man = 0;
1140933913daSMartin Bugge gain_a = 0x100;
1141933913daSMartin Bugge gain_b = 0x100;
1142933913daSMartin Bugge gain_c = 0x100;
1143933913daSMartin Bugge }
1144933913daSMartin Bugge
1145933913daSMartin Bugge v4l2_dbg(2, debug, sd, "%s: %s gain: a = 0x%x, b = 0x%x, c = 0x%x\n",
1146933913daSMartin Bugge __func__, auto_gain ? "Auto" : "Manual",
1147933913daSMartin Bugge gain_a, gain_b, gain_c);
1148933913daSMartin Bugge
1149933913daSMartin Bugge gain_buf[0] = ((gain_man << 7) | (agc_mode_man << 6) | ((gain_a & 0x3f0) >> 4));
1150933913daSMartin Bugge gain_buf[1] = (((gain_a & 0x00f) << 4) | ((gain_b & 0x3c0) >> 6));
1151933913daSMartin Bugge gain_buf[2] = (((gain_b & 0x03f) << 2) | ((gain_c & 0x300) >> 8));
1152933913daSMartin Bugge gain_buf[3] = ((gain_c & 0x0ff));
1153933913daSMartin Bugge
1154933913daSMartin Bugge /* Registers must be written in this order with no i2c access in between */
1155fe1fd842SWolfram Sang if (i2c_smbus_write_i2c_block_data(state->i2c_cp, 0x73, 4, gain_buf))
1156933913daSMartin Bugge v4l2_err(sd, "%s: i2c error writing to CP reg 0x73, 0x74, 0x75, 0x76\n", __func__);
1157933913daSMartin Bugge }
1158933913daSMartin Bugge
set_rgb_quantization_range(struct v4l2_subdev * sd)1159a89bcd4cSHans Verkuil static void set_rgb_quantization_range(struct v4l2_subdev *sd)
1160a89bcd4cSHans Verkuil {
1161a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1162933913daSMartin Bugge bool rgb_output = io_read(sd, 0x02) & 0x02;
1163933913daSMartin Bugge bool hdmi_signal = hdmi_read(sd, 0x05) & 0x80;
1164fd74246dSHans Verkuil u8 y = HDMI_COLORSPACE_RGB;
1165fd74246dSHans Verkuil
1166fd74246dSHans Verkuil if (hdmi_signal && (io_read(sd, 0x60) & 1))
1167fd74246dSHans Verkuil y = infoframe_read(sd, 0x01) >> 5;
1168a89bcd4cSHans Verkuil
1169933913daSMartin Bugge v4l2_dbg(2, debug, sd, "%s: RGB quantization range: %d, RGB out: %d, HDMI: %d\n",
1170933913daSMartin Bugge __func__, state->rgb_quantization_range,
1171933913daSMartin Bugge rgb_output, hdmi_signal);
1172933913daSMartin Bugge
1173933913daSMartin Bugge adv7842_set_gain(sd, true, 0x0, 0x0, 0x0);
1174933913daSMartin Bugge adv7842_set_offset(sd, true, 0x0, 0x0, 0x0);
1175fd74246dSHans Verkuil io_write_clr_set(sd, 0x02, 0x04, rgb_output ? 0 : 4);
117669e9ba6fSHans Verkuil
1177a89bcd4cSHans Verkuil switch (state->rgb_quantization_range) {
1178a89bcd4cSHans Verkuil case V4L2_DV_RGB_RANGE_AUTO:
117969e9ba6fSHans Verkuil if (state->mode == ADV7842_MODE_RGB) {
118069e9ba6fSHans Verkuil /* Receiving analog RGB signal
118169e9ba6fSHans Verkuil * Set RGB full range (0-255) */
118269e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x10);
118369e9ba6fSHans Verkuil break;
118469e9ba6fSHans Verkuil }
1185a89bcd4cSHans Verkuil
118669e9ba6fSHans Verkuil if (state->mode == ADV7842_MODE_COMP) {
118769e9ba6fSHans Verkuil /* Receiving analog YPbPr signal
118869e9ba6fSHans Verkuil * Set automode */
118969e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0xf0);
119069e9ba6fSHans Verkuil break;
119169e9ba6fSHans Verkuil }
119269e9ba6fSHans Verkuil
1193933913daSMartin Bugge if (hdmi_signal) {
119469e9ba6fSHans Verkuil /* Receiving HDMI signal
119569e9ba6fSHans Verkuil * Set automode */
119669e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0xf0);
119769e9ba6fSHans Verkuil break;
119869e9ba6fSHans Verkuil }
119969e9ba6fSHans Verkuil
120069e9ba6fSHans Verkuil /* Receiving DVI-D signal
120169e9ba6fSHans Verkuil * ADV7842 selects RGB limited range regardless of
120269e9ba6fSHans Verkuil * input format (CE/IT) in automatic mode */
1203680fee04SHans Verkuil if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO) {
1204a89bcd4cSHans Verkuil /* RGB limited range (16-235) */
1205a89bcd4cSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x00);
1206a89bcd4cSHans Verkuil } else {
1207a89bcd4cSHans Verkuil /* RGB full range (0-255) */
1208a89bcd4cSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x10);
1209933913daSMartin Bugge
1210933913daSMartin Bugge if (is_digital_input(sd) && rgb_output) {
1211933913daSMartin Bugge adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1212933913daSMartin Bugge } else {
1213933913daSMartin Bugge adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1214933913daSMartin Bugge adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
1215933913daSMartin Bugge }
1216a89bcd4cSHans Verkuil }
1217a89bcd4cSHans Verkuil break;
1218a89bcd4cSHans Verkuil case V4L2_DV_RGB_RANGE_LIMITED:
121969e9ba6fSHans Verkuil if (state->mode == ADV7842_MODE_COMP) {
122069e9ba6fSHans Verkuil /* YCrCb limited range (16-235) */
122169e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x20);
1222933913daSMartin Bugge break;
1223933913daSMartin Bugge }
1224933913daSMartin Bugge
1225fd74246dSHans Verkuil if (y != HDMI_COLORSPACE_RGB)
1226fd74246dSHans Verkuil break;
1227fd74246dSHans Verkuil
1228a89bcd4cSHans Verkuil /* RGB limited range (16-235) */
1229a89bcd4cSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x00);
1230933913daSMartin Bugge
1231a89bcd4cSHans Verkuil break;
1232a89bcd4cSHans Verkuil case V4L2_DV_RGB_RANGE_FULL:
123369e9ba6fSHans Verkuil if (state->mode == ADV7842_MODE_COMP) {
123469e9ba6fSHans Verkuil /* YCrCb full range (0-255) */
123569e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x60);
1236933913daSMartin Bugge break;
1237933913daSMartin Bugge }
1238933913daSMartin Bugge
1239fd74246dSHans Verkuil if (y != HDMI_COLORSPACE_RGB)
1240fd74246dSHans Verkuil break;
1241fd74246dSHans Verkuil
1242a89bcd4cSHans Verkuil /* RGB full range (0-255) */
1243a89bcd4cSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x10);
1244933913daSMartin Bugge
1245933913daSMartin Bugge if (is_analog_input(sd) || hdmi_signal)
1246933913daSMartin Bugge break;
1247933913daSMartin Bugge
1248933913daSMartin Bugge /* Adjust gain/offset for DVI-D signals only */
1249933913daSMartin Bugge if (rgb_output) {
1250933913daSMartin Bugge adv7842_set_offset(sd, false, 0x40, 0x40, 0x40);
1251933913daSMartin Bugge } else {
1252933913daSMartin Bugge adv7842_set_gain(sd, false, 0xe0, 0xe0, 0xe0);
1253933913daSMartin Bugge adv7842_set_offset(sd, false, 0x70, 0x70, 0x70);
125469e9ba6fSHans Verkuil }
1255a89bcd4cSHans Verkuil break;
1256a89bcd4cSHans Verkuil }
1257a89bcd4cSHans Verkuil }
1258a89bcd4cSHans Verkuil
adv7842_s_ctrl(struct v4l2_ctrl * ctrl)1259a89bcd4cSHans Verkuil static int adv7842_s_ctrl(struct v4l2_ctrl *ctrl)
1260a89bcd4cSHans Verkuil {
1261a89bcd4cSHans Verkuil struct v4l2_subdev *sd = to_sd(ctrl);
1262a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1263a89bcd4cSHans Verkuil
1264a89bcd4cSHans Verkuil /* TODO SDP ctrls
1265a89bcd4cSHans Verkuil contrast/brightness/hue/free run is acting a bit strange,
1266a89bcd4cSHans Verkuil not sure if sdp csc is correct.
1267a89bcd4cSHans Verkuil */
1268a89bcd4cSHans Verkuil switch (ctrl->id) {
1269a89bcd4cSHans Verkuil /* standard ctrls */
1270a89bcd4cSHans Verkuil case V4L2_CID_BRIGHTNESS:
1271a89bcd4cSHans Verkuil cp_write(sd, 0x3c, ctrl->val);
1272a89bcd4cSHans Verkuil sdp_write(sd, 0x14, ctrl->val);
1273a89bcd4cSHans Verkuil /* ignore lsb sdp 0x17[3:2] */
1274a89bcd4cSHans Verkuil return 0;
1275a89bcd4cSHans Verkuil case V4L2_CID_CONTRAST:
1276a89bcd4cSHans Verkuil cp_write(sd, 0x3a, ctrl->val);
1277a89bcd4cSHans Verkuil sdp_write(sd, 0x13, ctrl->val);
1278a89bcd4cSHans Verkuil /* ignore lsb sdp 0x17[1:0] */
1279a89bcd4cSHans Verkuil return 0;
1280a89bcd4cSHans Verkuil case V4L2_CID_SATURATION:
1281a89bcd4cSHans Verkuil cp_write(sd, 0x3b, ctrl->val);
1282a89bcd4cSHans Verkuil sdp_write(sd, 0x15, ctrl->val);
1283a89bcd4cSHans Verkuil /* ignore lsb sdp 0x17[5:4] */
1284a89bcd4cSHans Verkuil return 0;
1285a89bcd4cSHans Verkuil case V4L2_CID_HUE:
1286a89bcd4cSHans Verkuil cp_write(sd, 0x3d, ctrl->val);
1287a89bcd4cSHans Verkuil sdp_write(sd, 0x16, ctrl->val);
1288a89bcd4cSHans Verkuil /* ignore lsb sdp 0x17[7:6] */
1289a89bcd4cSHans Verkuil return 0;
1290a89bcd4cSHans Verkuil /* custom ctrls */
1291a89bcd4cSHans Verkuil case V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE:
1292a89bcd4cSHans Verkuil afe_write(sd, 0xc8, ctrl->val);
1293a89bcd4cSHans Verkuil return 0;
1294a89bcd4cSHans Verkuil case V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL:
1295a89bcd4cSHans Verkuil cp_write_and_or(sd, 0xbf, ~0x04, (ctrl->val << 2));
1296a89bcd4cSHans Verkuil sdp_write_and_or(sd, 0xdd, ~0x04, (ctrl->val << 2));
1297a89bcd4cSHans Verkuil return 0;
1298a89bcd4cSHans Verkuil case V4L2_CID_ADV_RX_FREE_RUN_COLOR: {
1299a89bcd4cSHans Verkuil u8 R = (ctrl->val & 0xff0000) >> 16;
1300a89bcd4cSHans Verkuil u8 G = (ctrl->val & 0x00ff00) >> 8;
1301a89bcd4cSHans Verkuil u8 B = (ctrl->val & 0x0000ff);
1302a89bcd4cSHans Verkuil /* RGB -> YUV, numerical approximation */
1303a89bcd4cSHans Verkuil int Y = 66 * R + 129 * G + 25 * B;
1304a89bcd4cSHans Verkuil int U = -38 * R - 74 * G + 112 * B;
1305a89bcd4cSHans Verkuil int V = 112 * R - 94 * G - 18 * B;
1306a89bcd4cSHans Verkuil
1307a89bcd4cSHans Verkuil /* Scale down to 8 bits with rounding */
1308a89bcd4cSHans Verkuil Y = (Y + 128) >> 8;
1309a89bcd4cSHans Verkuil U = (U + 128) >> 8;
1310a89bcd4cSHans Verkuil V = (V + 128) >> 8;
1311a89bcd4cSHans Verkuil /* make U,V positive */
1312a89bcd4cSHans Verkuil Y += 16;
1313a89bcd4cSHans Verkuil U += 128;
1314a89bcd4cSHans Verkuil V += 128;
1315a89bcd4cSHans Verkuil
1316a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "R %x, G %x, B %x\n", R, G, B);
1317a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "Y %x, U %x, V %x\n", Y, U, V);
1318a89bcd4cSHans Verkuil
1319a89bcd4cSHans Verkuil /* CP */
1320a89bcd4cSHans Verkuil cp_write(sd, 0xc1, R);
1321a89bcd4cSHans Verkuil cp_write(sd, 0xc0, G);
1322a89bcd4cSHans Verkuil cp_write(sd, 0xc2, B);
1323a89bcd4cSHans Verkuil /* SDP */
1324a89bcd4cSHans Verkuil sdp_write(sd, 0xde, Y);
1325a89bcd4cSHans Verkuil sdp_write(sd, 0xdf, (V & 0xf0) | ((U >> 4) & 0x0f));
1326a89bcd4cSHans Verkuil return 0;
1327a89bcd4cSHans Verkuil }
1328a89bcd4cSHans Verkuil case V4L2_CID_DV_RX_RGB_RANGE:
1329a89bcd4cSHans Verkuil state->rgb_quantization_range = ctrl->val;
1330a89bcd4cSHans Verkuil set_rgb_quantization_range(sd);
1331a89bcd4cSHans Verkuil return 0;
1332a89bcd4cSHans Verkuil }
1333a89bcd4cSHans Verkuil return -EINVAL;
1334a89bcd4cSHans Verkuil }
1335a89bcd4cSHans Verkuil
adv7842_g_volatile_ctrl(struct v4l2_ctrl * ctrl)1336e8979274SHans Verkuil static int adv7842_g_volatile_ctrl(struct v4l2_ctrl *ctrl)
1337e8979274SHans Verkuil {
1338e8979274SHans Verkuil struct v4l2_subdev *sd = to_sd(ctrl);
1339e8979274SHans Verkuil
1340e8979274SHans Verkuil if (ctrl->id == V4L2_CID_DV_RX_IT_CONTENT_TYPE) {
1341e8979274SHans Verkuil ctrl->val = V4L2_DV_IT_CONTENT_TYPE_NO_ITC;
1342e8979274SHans Verkuil if ((io_read(sd, 0x60) & 1) && (infoframe_read(sd, 0x03) & 0x80))
1343e8979274SHans Verkuil ctrl->val = (infoframe_read(sd, 0x05) >> 4) & 3;
1344e8979274SHans Verkuil return 0;
1345e8979274SHans Verkuil }
1346e8979274SHans Verkuil return -EINVAL;
1347e8979274SHans Verkuil }
1348e8979274SHans Verkuil
no_power(struct v4l2_subdev * sd)1349a89bcd4cSHans Verkuil static inline bool no_power(struct v4l2_subdev *sd)
1350a89bcd4cSHans Verkuil {
1351a89bcd4cSHans Verkuil return io_read(sd, 0x0c) & 0x24;
1352a89bcd4cSHans Verkuil }
1353a89bcd4cSHans Verkuil
no_cp_signal(struct v4l2_subdev * sd)1354a89bcd4cSHans Verkuil static inline bool no_cp_signal(struct v4l2_subdev *sd)
1355a89bcd4cSHans Verkuil {
1356a89bcd4cSHans Verkuil return ((cp_read(sd, 0xb5) & 0xd0) != 0xd0) || !(cp_read(sd, 0xb1) & 0x80);
1357a89bcd4cSHans Verkuil }
1358a89bcd4cSHans Verkuil
is_hdmi(struct v4l2_subdev * sd)1359a89bcd4cSHans Verkuil static inline bool is_hdmi(struct v4l2_subdev *sd)
1360a89bcd4cSHans Verkuil {
1361a89bcd4cSHans Verkuil return hdmi_read(sd, 0x05) & 0x80;
1362a89bcd4cSHans Verkuil }
1363a89bcd4cSHans Verkuil
adv7842_g_input_status(struct v4l2_subdev * sd,u32 * status)1364a89bcd4cSHans Verkuil static int adv7842_g_input_status(struct v4l2_subdev *sd, u32 *status)
1365a89bcd4cSHans Verkuil {
1366a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1367a89bcd4cSHans Verkuil
1368a89bcd4cSHans Verkuil *status = 0;
1369a89bcd4cSHans Verkuil
1370a89bcd4cSHans Verkuil if (io_read(sd, 0x0c) & 0x24)
1371a89bcd4cSHans Verkuil *status |= V4L2_IN_ST_NO_POWER;
1372a89bcd4cSHans Verkuil
1373a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP) {
1374a89bcd4cSHans Verkuil /* status from SDP block */
1375a89bcd4cSHans Verkuil if (!(sdp_read(sd, 0x5A) & 0x01))
1376a89bcd4cSHans Verkuil *status |= V4L2_IN_ST_NO_SIGNAL;
1377a89bcd4cSHans Verkuil
1378a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s: SDP status = 0x%x\n",
1379a89bcd4cSHans Verkuil __func__, *status);
1380a89bcd4cSHans Verkuil return 0;
1381a89bcd4cSHans Verkuil }
1382a89bcd4cSHans Verkuil /* status from CP block */
1383a89bcd4cSHans Verkuil if ((cp_read(sd, 0xb5) & 0xd0) != 0xd0 ||
1384a89bcd4cSHans Verkuil !(cp_read(sd, 0xb1) & 0x80))
1385a89bcd4cSHans Verkuil /* TODO channel 2 */
1386a89bcd4cSHans Verkuil *status |= V4L2_IN_ST_NO_SIGNAL;
1387a89bcd4cSHans Verkuil
1388a89bcd4cSHans Verkuil if (is_digital_input(sd) && ((io_read(sd, 0x74) & 0x03) != 0x03))
1389a89bcd4cSHans Verkuil *status |= V4L2_IN_ST_NO_SIGNAL;
1390a89bcd4cSHans Verkuil
1391a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s: CP status = 0x%x\n",
1392a89bcd4cSHans Verkuil __func__, *status);
1393a89bcd4cSHans Verkuil
1394a89bcd4cSHans Verkuil return 0;
1395a89bcd4cSHans Verkuil }
1396a89bcd4cSHans Verkuil
1397a89bcd4cSHans Verkuil struct stdi_readback {
1398a89bcd4cSHans Verkuil u16 bl, lcf, lcvs;
1399a89bcd4cSHans Verkuil u8 hs_pol, vs_pol;
1400a89bcd4cSHans Verkuil bool interlaced;
1401a89bcd4cSHans Verkuil };
1402a89bcd4cSHans Verkuil
stdi2dv_timings(struct v4l2_subdev * sd,struct stdi_readback * stdi,struct v4l2_dv_timings * timings)1403a89bcd4cSHans Verkuil static int stdi2dv_timings(struct v4l2_subdev *sd,
1404a89bcd4cSHans Verkuil struct stdi_readback *stdi,
1405a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
1406a89bcd4cSHans Verkuil {
1407a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1408a89bcd4cSHans Verkuil u32 hfreq = (ADV7842_fsc * 8) / stdi->bl;
1409a89bcd4cSHans Verkuil u32 pix_clk;
1410a89bcd4cSHans Verkuil int i;
1411a89bcd4cSHans Verkuil
1412a89bcd4cSHans Verkuil for (i = 0; v4l2_dv_timings_presets[i].bt.width; i++) {
1413a89bcd4cSHans Verkuil const struct v4l2_bt_timings *bt = &v4l2_dv_timings_presets[i].bt;
1414a89bcd4cSHans Verkuil
1415a89bcd4cSHans Verkuil if (!v4l2_valid_dv_timings(&v4l2_dv_timings_presets[i],
1416a89bcd4cSHans Verkuil adv7842_get_dv_timings_cap(sd),
1417a89bcd4cSHans Verkuil adv7842_check_dv_timings, NULL))
1418a89bcd4cSHans Verkuil continue;
1419a89bcd4cSHans Verkuil if (vtotal(bt) != stdi->lcf + 1)
1420a89bcd4cSHans Verkuil continue;
1421a89bcd4cSHans Verkuil if (bt->vsync != stdi->lcvs)
1422a89bcd4cSHans Verkuil continue;
1423a89bcd4cSHans Verkuil
1424a89bcd4cSHans Verkuil pix_clk = hfreq * htotal(bt);
1425a89bcd4cSHans Verkuil
1426a89bcd4cSHans Verkuil if ((pix_clk < bt->pixelclock + 1000000) &&
1427a89bcd4cSHans Verkuil (pix_clk > bt->pixelclock - 1000000)) {
1428a89bcd4cSHans Verkuil *timings = v4l2_dv_timings_presets[i];
1429a89bcd4cSHans Verkuil return 0;
1430a89bcd4cSHans Verkuil }
1431a89bcd4cSHans Verkuil }
1432a89bcd4cSHans Verkuil
14335fea1bb7SPrashant Laddha if (v4l2_detect_cvt(stdi->lcf + 1, hfreq, stdi->lcvs, 0,
1434a89bcd4cSHans Verkuil (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1435a89bcd4cSHans Verkuil (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1436*e9bf5137SHans Verkuil false, adv7842_get_dv_timings_cap(sd), timings))
1437a89bcd4cSHans Verkuil return 0;
1438a89bcd4cSHans Verkuil if (v4l2_detect_gtf(stdi->lcf + 1, hfreq, stdi->lcvs,
1439a89bcd4cSHans Verkuil (stdi->hs_pol == '+' ? V4L2_DV_HSYNC_POS_POL : 0) |
1440a89bcd4cSHans Verkuil (stdi->vs_pol == '+' ? V4L2_DV_VSYNC_POS_POL : 0),
1441*e9bf5137SHans Verkuil false, state->aspect_ratio,
1442*e9bf5137SHans Verkuil adv7842_get_dv_timings_cap(sd), timings))
1443a89bcd4cSHans Verkuil return 0;
1444a89bcd4cSHans Verkuil
1445a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd,
1446a89bcd4cSHans Verkuil "%s: No format candidate found for lcvs = %d, lcf=%d, bl = %d, %chsync, %cvsync\n",
1447a89bcd4cSHans Verkuil __func__, stdi->lcvs, stdi->lcf, stdi->bl,
1448a89bcd4cSHans Verkuil stdi->hs_pol, stdi->vs_pol);
1449a89bcd4cSHans Verkuil return -1;
1450a89bcd4cSHans Verkuil }
1451a89bcd4cSHans Verkuil
read_stdi(struct v4l2_subdev * sd,struct stdi_readback * stdi)1452a89bcd4cSHans Verkuil static int read_stdi(struct v4l2_subdev *sd, struct stdi_readback *stdi)
1453a89bcd4cSHans Verkuil {
1454a89bcd4cSHans Verkuil u32 status;
1455a89bcd4cSHans Verkuil
1456a89bcd4cSHans Verkuil adv7842_g_input_status(sd, &status);
1457a89bcd4cSHans Verkuil if (status & V4L2_IN_ST_NO_SIGNAL) {
1458a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: no signal\n", __func__);
1459a89bcd4cSHans Verkuil return -ENOLINK;
1460a89bcd4cSHans Verkuil }
1461a89bcd4cSHans Verkuil
1462a89bcd4cSHans Verkuil stdi->bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
1463a89bcd4cSHans Verkuil stdi->lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
1464a89bcd4cSHans Verkuil stdi->lcvs = cp_read(sd, 0xb3) >> 3;
1465a89bcd4cSHans Verkuil
1466a89bcd4cSHans Verkuil if ((cp_read(sd, 0xb5) & 0x80) && ((cp_read(sd, 0xb5) & 0x03) == 0x01)) {
1467a89bcd4cSHans Verkuil stdi->hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
1468a89bcd4cSHans Verkuil ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
1469a89bcd4cSHans Verkuil stdi->vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
1470a89bcd4cSHans Verkuil ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
1471a89bcd4cSHans Verkuil } else {
1472a89bcd4cSHans Verkuil stdi->hs_pol = 'x';
1473a89bcd4cSHans Verkuil stdi->vs_pol = 'x';
1474a89bcd4cSHans Verkuil }
1475a89bcd4cSHans Verkuil stdi->interlaced = (cp_read(sd, 0xb1) & 0x40) ? true : false;
1476a89bcd4cSHans Verkuil
1477a89bcd4cSHans Verkuil if (stdi->lcf < 239 || stdi->bl < 8 || stdi->bl == 0x3fff) {
1478a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: invalid signal\n", __func__);
1479a89bcd4cSHans Verkuil return -ENOLINK;
1480a89bcd4cSHans Verkuil }
1481a89bcd4cSHans Verkuil
1482a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd,
1483a89bcd4cSHans Verkuil "%s: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, %chsync, %cvsync, %s\n",
1484a89bcd4cSHans Verkuil __func__, stdi->lcf, stdi->bl, stdi->lcvs,
1485a89bcd4cSHans Verkuil stdi->hs_pol, stdi->vs_pol,
1486a89bcd4cSHans Verkuil stdi->interlaced ? "interlaced" : "progressive");
1487a89bcd4cSHans Verkuil
1488a89bcd4cSHans Verkuil return 0;
1489a89bcd4cSHans Verkuil }
1490a89bcd4cSHans Verkuil
adv7842_enum_dv_timings(struct v4l2_subdev * sd,struct v4l2_enum_dv_timings * timings)1491a89bcd4cSHans Verkuil static int adv7842_enum_dv_timings(struct v4l2_subdev *sd,
1492a89bcd4cSHans Verkuil struct v4l2_enum_dv_timings *timings)
1493a89bcd4cSHans Verkuil {
1494c916194cSLaurent Pinchart if (timings->pad != 0)
1495c916194cSLaurent Pinchart return -EINVAL;
1496c916194cSLaurent Pinchart
1497a89bcd4cSHans Verkuil return v4l2_enum_dv_timings_cap(timings,
1498a89bcd4cSHans Verkuil adv7842_get_dv_timings_cap(sd), adv7842_check_dv_timings, NULL);
1499a89bcd4cSHans Verkuil }
1500a89bcd4cSHans Verkuil
adv7842_dv_timings_cap(struct v4l2_subdev * sd,struct v4l2_dv_timings_cap * cap)1501a89bcd4cSHans Verkuil static int adv7842_dv_timings_cap(struct v4l2_subdev *sd,
1502a89bcd4cSHans Verkuil struct v4l2_dv_timings_cap *cap)
1503a89bcd4cSHans Verkuil {
1504c916194cSLaurent Pinchart if (cap->pad != 0)
1505c916194cSLaurent Pinchart return -EINVAL;
1506c916194cSLaurent Pinchart
1507a89bcd4cSHans Verkuil *cap = *adv7842_get_dv_timings_cap(sd);
1508a89bcd4cSHans Verkuil return 0;
1509a89bcd4cSHans Verkuil }
1510a89bcd4cSHans Verkuil
1511a89bcd4cSHans Verkuil /* Fill the optional fields .standards and .flags in struct v4l2_dv_timings
151269e9ba6fSHans Verkuil if the format is listed in adv7842_timings[] */
adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1513a89bcd4cSHans Verkuil static void adv7842_fill_optional_dv_timings_fields(struct v4l2_subdev *sd,
1514a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
1515a89bcd4cSHans Verkuil {
1516a89bcd4cSHans Verkuil v4l2_find_dv_timings_cap(timings, adv7842_get_dv_timings_cap(sd),
1517a89bcd4cSHans Verkuil is_digital_input(sd) ? 250000 : 1000000,
1518a89bcd4cSHans Verkuil adv7842_check_dv_timings, NULL);
1519d842a7cfSHans Verkuil timings->bt.flags |= V4L2_DV_FL_CAN_DETECT_REDUCED_FPS;
1520a89bcd4cSHans Verkuil }
1521a89bcd4cSHans Verkuil
adv7842_query_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1522a89bcd4cSHans Verkuil static int adv7842_query_dv_timings(struct v4l2_subdev *sd,
1523a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
1524a89bcd4cSHans Verkuil {
1525a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1526a89bcd4cSHans Verkuil struct v4l2_bt_timings *bt = &timings->bt;
1527a89bcd4cSHans Verkuil struct stdi_readback stdi = { 0 };
1528a89bcd4cSHans Verkuil
1529e78d834aSMartin Bugge v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1530e78d834aSMartin Bugge
1531f8789e6dSHans Verkuil memset(timings, 0, sizeof(struct v4l2_dv_timings));
1532f8789e6dSHans Verkuil
1533a89bcd4cSHans Verkuil /* SDP block */
1534a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
1535a89bcd4cSHans Verkuil return -ENODATA;
1536a89bcd4cSHans Verkuil
1537a89bcd4cSHans Verkuil /* read STDI */
1538a89bcd4cSHans Verkuil if (read_stdi(sd, &stdi)) {
15396e9071f2SMartin Bugge state->restart_stdi_once = true;
1540a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
1541a89bcd4cSHans Verkuil return -ENOLINK;
1542a89bcd4cSHans Verkuil }
1543a89bcd4cSHans Verkuil bt->interlaced = stdi.interlaced ?
1544a89bcd4cSHans Verkuil V4L2_DV_INTERLACED : V4L2_DV_PROGRESSIVE;
1545f888ae7eSHans Verkuil bt->standards = V4L2_DV_BT_STD_CEA861 | V4L2_DV_BT_STD_DMT |
1546f888ae7eSHans Verkuil V4L2_DV_BT_STD_GTF | V4L2_DV_BT_STD_CVT;
1547a89bcd4cSHans Verkuil
1548a89bcd4cSHans Verkuil if (is_digital_input(sd)) {
154928a769f1SHans Verkuil u32 freq;
1550e78d834aSMartin Bugge
1551e78d834aSMartin Bugge timings->type = V4L2_DV_BT_656_1120;
15526e9071f2SMartin Bugge
1553e78d834aSMartin Bugge bt->width = (hdmi_read(sd, 0x07) & 0x0f) * 256 + hdmi_read(sd, 0x08);
1554e78d834aSMartin Bugge bt->height = (hdmi_read(sd, 0x09) & 0x0f) * 256 + hdmi_read(sd, 0x0a);
155581ba0a4eSMartin Bugge freq = ((hdmi_read(sd, 0x51) << 1) + (hdmi_read(sd, 0x52) >> 7)) * 1000000;
155681ba0a4eSMartin Bugge freq += ((hdmi_read(sd, 0x52) & 0x7f) * 7813);
1557a89bcd4cSHans Verkuil if (is_hdmi(sd)) {
1558a89bcd4cSHans Verkuil /* adjust for deep color mode */
155981ba0a4eSMartin Bugge freq = freq * 8 / (((hdmi_read(sd, 0x0b) & 0xc0) >> 6) * 2 + 8);
1560a89bcd4cSHans Verkuil }
1561e78d834aSMartin Bugge bt->pixelclock = freq;
1562e78d834aSMartin Bugge bt->hfrontporch = (hdmi_read(sd, 0x20) & 0x03) * 256 +
1563a89bcd4cSHans Verkuil hdmi_read(sd, 0x21);
1564e78d834aSMartin Bugge bt->hsync = (hdmi_read(sd, 0x22) & 0x03) * 256 +
1565a89bcd4cSHans Verkuil hdmi_read(sd, 0x23);
1566e78d834aSMartin Bugge bt->hbackporch = (hdmi_read(sd, 0x24) & 0x03) * 256 +
1567a89bcd4cSHans Verkuil hdmi_read(sd, 0x25);
1568e78d834aSMartin Bugge bt->vfrontporch = ((hdmi_read(sd, 0x2a) & 0x1f) * 256 +
1569a89bcd4cSHans Verkuil hdmi_read(sd, 0x2b)) / 2;
1570e78d834aSMartin Bugge bt->vsync = ((hdmi_read(sd, 0x2e) & 0x1f) * 256 +
1571a89bcd4cSHans Verkuil hdmi_read(sd, 0x2f)) / 2;
1572e78d834aSMartin Bugge bt->vbackporch = ((hdmi_read(sd, 0x32) & 0x1f) * 256 +
1573a89bcd4cSHans Verkuil hdmi_read(sd, 0x33)) / 2;
1574e78d834aSMartin Bugge bt->polarities = ((hdmi_read(sd, 0x05) & 0x10) ? V4L2_DV_VSYNC_POS_POL : 0) |
1575e78d834aSMartin Bugge ((hdmi_read(sd, 0x05) & 0x20) ? V4L2_DV_HSYNC_POS_POL : 0);
1576e78d834aSMartin Bugge if (bt->interlaced == V4L2_DV_INTERLACED) {
1577e78d834aSMartin Bugge bt->height += (hdmi_read(sd, 0x0b) & 0x0f) * 256 +
1578e78d834aSMartin Bugge hdmi_read(sd, 0x0c);
1579e78d834aSMartin Bugge bt->il_vfrontporch = ((hdmi_read(sd, 0x2c) & 0x1f) * 256 +
1580e78d834aSMartin Bugge hdmi_read(sd, 0x2d)) / 2;
1581e78d834aSMartin Bugge bt->il_vsync = ((hdmi_read(sd, 0x30) & 0x1f) * 256 +
1582e78d834aSMartin Bugge hdmi_read(sd, 0x31)) / 2;
1583f8789e6dSHans Verkuil bt->il_vbackporch = ((hdmi_read(sd, 0x34) & 0x1f) * 256 +
1584a89bcd4cSHans Verkuil hdmi_read(sd, 0x35)) / 2;
1585f888ae7eSHans Verkuil } else {
1586f888ae7eSHans Verkuil bt->il_vfrontporch = 0;
1587f888ae7eSHans Verkuil bt->il_vsync = 0;
1588f888ae7eSHans Verkuil bt->il_vbackporch = 0;
1589e78d834aSMartin Bugge }
1590e78d834aSMartin Bugge adv7842_fill_optional_dv_timings_fields(sd, timings);
1591d842a7cfSHans Verkuil if ((timings->bt.flags & V4L2_DV_FL_CAN_REDUCE_FPS) &&
1592d842a7cfSHans Verkuil freq < bt->pixelclock) {
1593d842a7cfSHans Verkuil u32 reduced_freq = ((u32)bt->pixelclock / 1001) * 1000;
1594d842a7cfSHans Verkuil u32 delta_freq = abs(freq - reduced_freq);
1595d842a7cfSHans Verkuil
1596d842a7cfSHans Verkuil if (delta_freq < ((u32)bt->pixelclock - reduced_freq) / 2)
1597d842a7cfSHans Verkuil timings->bt.flags |= V4L2_DV_FL_REDUCED_FPS;
1598d842a7cfSHans Verkuil }
1599a89bcd4cSHans Verkuil } else {
16006e9071f2SMartin Bugge /* find format
16016e9071f2SMartin Bugge * Since LCVS values are inaccurate [REF_03, p. 339-340],
16026e9071f2SMartin Bugge * stdi2dv_timings() is called with lcvs +-1 if the first attempt fails.
16036e9071f2SMartin Bugge */
16046e9071f2SMartin Bugge if (!stdi2dv_timings(sd, &stdi, timings))
16056e9071f2SMartin Bugge goto found;
16066e9071f2SMartin Bugge stdi.lcvs += 1;
16076e9071f2SMartin Bugge v4l2_dbg(1, debug, sd, "%s: lcvs + 1 = %d\n", __func__, stdi.lcvs);
16086e9071f2SMartin Bugge if (!stdi2dv_timings(sd, &stdi, timings))
16096e9071f2SMartin Bugge goto found;
16106e9071f2SMartin Bugge stdi.lcvs -= 2;
16116e9071f2SMartin Bugge v4l2_dbg(1, debug, sd, "%s: lcvs - 1 = %d\n", __func__, stdi.lcvs);
1612a89bcd4cSHans Verkuil if (stdi2dv_timings(sd, &stdi, timings)) {
16136e9071f2SMartin Bugge /*
16146e9071f2SMartin Bugge * The STDI block may measure wrong values, especially
16156e9071f2SMartin Bugge * for lcvs and lcf. If the driver can not find any
16166e9071f2SMartin Bugge * valid timing, the STDI block is restarted to measure
16176e9071f2SMartin Bugge * the video timings again. The function will return an
16186e9071f2SMartin Bugge * error, but the restart of STDI will generate a new
16196e9071f2SMartin Bugge * STDI interrupt and the format detection process will
16206e9071f2SMartin Bugge * restart.
16216e9071f2SMartin Bugge */
16226e9071f2SMartin Bugge if (state->restart_stdi_once) {
16236e9071f2SMartin Bugge v4l2_dbg(1, debug, sd, "%s: restart STDI\n", __func__);
16246e9071f2SMartin Bugge /* TODO restart STDI for Sync Channel 2 */
16256e9071f2SMartin Bugge /* enter one-shot mode */
16266e9071f2SMartin Bugge cp_write_and_or(sd, 0x86, 0xf9, 0x00);
16276e9071f2SMartin Bugge /* trigger STDI restart */
16286e9071f2SMartin Bugge cp_write_and_or(sd, 0x86, 0xf9, 0x04);
16296e9071f2SMartin Bugge /* reset to continuous mode */
16306e9071f2SMartin Bugge cp_write_and_or(sd, 0x86, 0xf9, 0x02);
16316e9071f2SMartin Bugge state->restart_stdi_once = false;
16326e9071f2SMartin Bugge return -ENOLINK;
16336e9071f2SMartin Bugge }
1634a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s: format not supported\n", __func__);
1635a89bcd4cSHans Verkuil return -ERANGE;
1636a89bcd4cSHans Verkuil }
16376e9071f2SMartin Bugge state->restart_stdi_once = true;
1638a89bcd4cSHans Verkuil }
16396e9071f2SMartin Bugge found:
1640a89bcd4cSHans Verkuil
1641a89bcd4cSHans Verkuil if (debug > 1)
1642a89bcd4cSHans Verkuil v4l2_print_dv_timings(sd->name, "adv7842_query_dv_timings:",
1643a89bcd4cSHans Verkuil timings, true);
1644a89bcd4cSHans Verkuil return 0;
1645a89bcd4cSHans Verkuil }
1646a89bcd4cSHans Verkuil
adv7842_s_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1647a89bcd4cSHans Verkuil static int adv7842_s_dv_timings(struct v4l2_subdev *sd,
1648a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
1649a89bcd4cSHans Verkuil {
1650a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1651a89bcd4cSHans Verkuil struct v4l2_bt_timings *bt;
1652a89bcd4cSHans Verkuil int err;
1653a89bcd4cSHans Verkuil
1654e78d834aSMartin Bugge v4l2_dbg(1, debug, sd, "%s:\n", __func__);
1655e78d834aSMartin Bugge
1656a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
1657a89bcd4cSHans Verkuil return -ENODATA;
1658a89bcd4cSHans Verkuil
165985f9e06cSHans Verkuil if (v4l2_match_dv_timings(&state->timings, timings, 0, false)) {
1660834a8be1SMartin Bugge v4l2_dbg(1, debug, sd, "%s: no change\n", __func__);
1661834a8be1SMartin Bugge return 0;
1662834a8be1SMartin Bugge }
1663834a8be1SMartin Bugge
1664a89bcd4cSHans Verkuil bt = &timings->bt;
1665a89bcd4cSHans Verkuil
1666a89bcd4cSHans Verkuil if (!v4l2_valid_dv_timings(timings, adv7842_get_dv_timings_cap(sd),
1667a89bcd4cSHans Verkuil adv7842_check_dv_timings, NULL))
1668a89bcd4cSHans Verkuil return -ERANGE;
1669a89bcd4cSHans Verkuil
1670a89bcd4cSHans Verkuil adv7842_fill_optional_dv_timings_fields(sd, timings);
1671a89bcd4cSHans Verkuil
1672a89bcd4cSHans Verkuil state->timings = *timings;
1673a89bcd4cSHans Verkuil
16746251e65fSMartin Bugge cp_write(sd, 0x91, bt->interlaced ? 0x40 : 0x00);
1675a89bcd4cSHans Verkuil
1676a89bcd4cSHans Verkuil /* Use prim_mode and vid_std when available */
1677a89bcd4cSHans Verkuil err = configure_predefined_video_timings(sd, timings);
1678a89bcd4cSHans Verkuil if (err) {
1679a89bcd4cSHans Verkuil /* custom settings when the video format
1680a89bcd4cSHans Verkuil does not have prim_mode/vid_std */
1681a89bcd4cSHans Verkuil configure_custom_video_timings(sd, bt);
1682a89bcd4cSHans Verkuil }
1683a89bcd4cSHans Verkuil
1684a89bcd4cSHans Verkuil set_rgb_quantization_range(sd);
1685a89bcd4cSHans Verkuil
1686a89bcd4cSHans Verkuil
1687a89bcd4cSHans Verkuil if (debug > 1)
1688a89bcd4cSHans Verkuil v4l2_print_dv_timings(sd->name, "adv7842_s_dv_timings: ",
1689a89bcd4cSHans Verkuil timings, true);
1690a89bcd4cSHans Verkuil return 0;
1691a89bcd4cSHans Verkuil }
1692a89bcd4cSHans Verkuil
adv7842_g_dv_timings(struct v4l2_subdev * sd,struct v4l2_dv_timings * timings)1693a89bcd4cSHans Verkuil static int adv7842_g_dv_timings(struct v4l2_subdev *sd,
1694a89bcd4cSHans Verkuil struct v4l2_dv_timings *timings)
1695a89bcd4cSHans Verkuil {
1696a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1697a89bcd4cSHans Verkuil
1698a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
1699a89bcd4cSHans Verkuil return -ENODATA;
1700a89bcd4cSHans Verkuil *timings = state->timings;
1701a89bcd4cSHans Verkuil return 0;
1702a89bcd4cSHans Verkuil }
1703a89bcd4cSHans Verkuil
enable_input(struct v4l2_subdev * sd)1704a89bcd4cSHans Verkuil static void enable_input(struct v4l2_subdev *sd)
1705a89bcd4cSHans Verkuil {
1706a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
170769e9ba6fSHans Verkuil
170869e9ba6fSHans Verkuil set_rgb_quantization_range(sd);
1709a89bcd4cSHans Verkuil switch (state->mode) {
1710a89bcd4cSHans Verkuil case ADV7842_MODE_SDP:
1711a89bcd4cSHans Verkuil case ADV7842_MODE_COMP:
1712a89bcd4cSHans Verkuil case ADV7842_MODE_RGB:
1713a89bcd4cSHans Verkuil io_write(sd, 0x15, 0xb0); /* Disable Tristate of Pins (no audio) */
1714a89bcd4cSHans Verkuil break;
1715a89bcd4cSHans Verkuil case ADV7842_MODE_HDMI:
1716a89bcd4cSHans Verkuil hdmi_write(sd, 0x01, 0x00); /* Enable HDMI clock terminators */
1717a89bcd4cSHans Verkuil io_write(sd, 0x15, 0xa0); /* Disable Tristate of Pins */
17185b64b205SMats Randgaard hdmi_write_and_or(sd, 0x1a, 0xef, 0x00); /* Unmute audio */
1719a89bcd4cSHans Verkuil break;
1720a89bcd4cSHans Verkuil default:
1721a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1722a89bcd4cSHans Verkuil __func__, state->mode);
1723a89bcd4cSHans Verkuil break;
1724a89bcd4cSHans Verkuil }
1725a89bcd4cSHans Verkuil }
1726a89bcd4cSHans Verkuil
disable_input(struct v4l2_subdev * sd)1727a89bcd4cSHans Verkuil static void disable_input(struct v4l2_subdev *sd)
1728a89bcd4cSHans Verkuil {
17295b64b205SMats Randgaard hdmi_write_and_or(sd, 0x1a, 0xef, 0x10); /* Mute audio [REF_01, c. 2.2.2] */
17305b64b205SMats Randgaard msleep(16); /* 512 samples with >= 32 kHz sample rate [REF_03, c. 8.29] */
1731a89bcd4cSHans Verkuil io_write(sd, 0x15, 0xbe); /* Tristate all outputs from video core */
1732a89bcd4cSHans Verkuil hdmi_write(sd, 0x01, 0x78); /* Disable HDMI clock terminators */
1733a89bcd4cSHans Verkuil }
1734a89bcd4cSHans Verkuil
sdp_csc_coeff(struct v4l2_subdev * sd,const struct adv7842_sdp_csc_coeff * c)1735a89bcd4cSHans Verkuil static void sdp_csc_coeff(struct v4l2_subdev *sd,
1736a89bcd4cSHans Verkuil const struct adv7842_sdp_csc_coeff *c)
1737a89bcd4cSHans Verkuil {
1738a89bcd4cSHans Verkuil /* csc auto/manual */
1739a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe0, 0xbf, c->manual ? 0x00 : 0x40);
1740a89bcd4cSHans Verkuil
1741a89bcd4cSHans Verkuil if (!c->manual)
1742a89bcd4cSHans Verkuil return;
1743a89bcd4cSHans Verkuil
1744a89bcd4cSHans Verkuil /* csc scaling */
1745a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe0, 0x7f, c->scaling == 2 ? 0x80 : 0x00);
1746a89bcd4cSHans Verkuil
1747a89bcd4cSHans Verkuil /* A coeff */
1748a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe0, 0xe0, c->A1 >> 8);
1749a89bcd4cSHans Verkuil sdp_io_write(sd, 0xe1, c->A1);
1750a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe2, 0xe0, c->A2 >> 8);
1751a89bcd4cSHans Verkuil sdp_io_write(sd, 0xe3, c->A2);
1752a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe4, 0xe0, c->A3 >> 8);
1753a89bcd4cSHans Verkuil sdp_io_write(sd, 0xe5, c->A3);
1754a89bcd4cSHans Verkuil
1755a89bcd4cSHans Verkuil /* A scale */
1756a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe6, 0x80, c->A4 >> 8);
1757a89bcd4cSHans Verkuil sdp_io_write(sd, 0xe7, c->A4);
1758a89bcd4cSHans Verkuil
1759a89bcd4cSHans Verkuil /* B coeff */
1760a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xe8, 0xe0, c->B1 >> 8);
1761a89bcd4cSHans Verkuil sdp_io_write(sd, 0xe9, c->B1);
1762a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xea, 0xe0, c->B2 >> 8);
1763a89bcd4cSHans Verkuil sdp_io_write(sd, 0xeb, c->B2);
1764a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xec, 0xe0, c->B3 >> 8);
1765a89bcd4cSHans Verkuil sdp_io_write(sd, 0xed, c->B3);
1766a89bcd4cSHans Verkuil
1767a89bcd4cSHans Verkuil /* B scale */
1768a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xee, 0x80, c->B4 >> 8);
1769a89bcd4cSHans Verkuil sdp_io_write(sd, 0xef, c->B4);
1770a89bcd4cSHans Verkuil
1771a89bcd4cSHans Verkuil /* C coeff */
1772a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xf0, 0xe0, c->C1 >> 8);
1773a89bcd4cSHans Verkuil sdp_io_write(sd, 0xf1, c->C1);
1774a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xf2, 0xe0, c->C2 >> 8);
1775a89bcd4cSHans Verkuil sdp_io_write(sd, 0xf3, c->C2);
1776a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xf4, 0xe0, c->C3 >> 8);
1777a89bcd4cSHans Verkuil sdp_io_write(sd, 0xf5, c->C3);
1778a89bcd4cSHans Verkuil
1779a89bcd4cSHans Verkuil /* C scale */
1780a89bcd4cSHans Verkuil sdp_io_write_and_or(sd, 0xf6, 0x80, c->C4 >> 8);
1781a89bcd4cSHans Verkuil sdp_io_write(sd, 0xf7, c->C4);
1782a89bcd4cSHans Verkuil }
1783a89bcd4cSHans Verkuil
select_input(struct v4l2_subdev * sd,enum adv7842_vid_std_select vid_std_select)1784a89bcd4cSHans Verkuil static void select_input(struct v4l2_subdev *sd,
1785a89bcd4cSHans Verkuil enum adv7842_vid_std_select vid_std_select)
1786a89bcd4cSHans Verkuil {
1787a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1788a89bcd4cSHans Verkuil
1789a89bcd4cSHans Verkuil switch (state->mode) {
1790a89bcd4cSHans Verkuil case ADV7842_MODE_SDP:
1791a89bcd4cSHans Verkuil io_write(sd, 0x00, vid_std_select); /* video std: CVBS or YC mode */
1792a89bcd4cSHans Verkuil io_write(sd, 0x01, 0); /* prim mode */
1793a89bcd4cSHans Verkuil /* enable embedded syncs for auto graphics mode */
1794a89bcd4cSHans Verkuil cp_write_and_or(sd, 0x81, 0xef, 0x10);
1795a89bcd4cSHans Verkuil
1796a89bcd4cSHans Verkuil afe_write(sd, 0x00, 0x00); /* power up ADC */
1797a89bcd4cSHans Verkuil afe_write(sd, 0xc8, 0x00); /* phase control */
1798a89bcd4cSHans Verkuil
1799a89bcd4cSHans Verkuil io_write(sd, 0xdd, 0x90); /* Manual 2x output clock */
1800a89bcd4cSHans Verkuil /* script says register 0xde, which don't exist in manual */
1801a89bcd4cSHans Verkuil
1802a89bcd4cSHans Verkuil /* Manual analog input muxing mode, CVBS (6.4)*/
1803a89bcd4cSHans Verkuil afe_write_and_or(sd, 0x02, 0x7f, 0x80);
1804a89bcd4cSHans Verkuil if (vid_std_select == ADV7842_SDP_VID_STD_CVBS_SD_4x1) {
1805a89bcd4cSHans Verkuil afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1806a89bcd4cSHans Verkuil afe_write(sd, 0x04, 0x00); /* ADC2 N/C,ADC3 N/C*/
1807a89bcd4cSHans Verkuil } else {
1808a89bcd4cSHans Verkuil afe_write(sd, 0x03, 0xa0); /* ADC0 to AIN10 (CVBS), ADC1 N/C*/
1809a89bcd4cSHans Verkuil afe_write(sd, 0x04, 0xc0); /* ADC2 to AIN12, ADC3 N/C*/
1810a89bcd4cSHans Verkuil }
1811a89bcd4cSHans Verkuil afe_write(sd, 0x0c, 0x1f); /* ADI recommend write */
1812a89bcd4cSHans Verkuil afe_write(sd, 0x12, 0x63); /* ADI recommend write */
1813a89bcd4cSHans Verkuil
1814a89bcd4cSHans Verkuil sdp_io_write(sd, 0xb2, 0x60); /* Disable AV codes */
1815a89bcd4cSHans Verkuil sdp_io_write(sd, 0xc8, 0xe3); /* Disable Ancillary data */
1816a89bcd4cSHans Verkuil
1817a89bcd4cSHans Verkuil /* SDP recommended settings */
1818a89bcd4cSHans Verkuil sdp_write(sd, 0x00, 0x3F); /* Autodetect PAL NTSC (not SECAM) */
1819a89bcd4cSHans Verkuil sdp_write(sd, 0x01, 0x00); /* Pedestal Off */
1820a89bcd4cSHans Verkuil
1821a89bcd4cSHans Verkuil sdp_write(sd, 0x03, 0xE4); /* Manual VCR Gain Luma 0x40B */
1822a89bcd4cSHans Verkuil sdp_write(sd, 0x04, 0x0B); /* Manual Luma setting */
1823a89bcd4cSHans Verkuil sdp_write(sd, 0x05, 0xC3); /* Manual Chroma setting 0x3FE */
1824a89bcd4cSHans Verkuil sdp_write(sd, 0x06, 0xFE); /* Manual Chroma setting */
1825a89bcd4cSHans Verkuil sdp_write(sd, 0x12, 0x0D); /* Frame TBC,I_P, 3D comb enabled */
1826a89bcd4cSHans Verkuil sdp_write(sd, 0xA7, 0x00); /* ADI Recommended Write */
1827a89bcd4cSHans Verkuil sdp_io_write(sd, 0xB0, 0x00); /* Disable H and v blanking */
1828a89bcd4cSHans Verkuil
1829a89bcd4cSHans Verkuil /* deinterlacer enabled and 3D comb */
1830a89bcd4cSHans Verkuil sdp_write_and_or(sd, 0x12, 0xf6, 0x09);
1831a89bcd4cSHans Verkuil
1832a89bcd4cSHans Verkuil break;
1833a89bcd4cSHans Verkuil
1834a89bcd4cSHans Verkuil case ADV7842_MODE_COMP:
1835a89bcd4cSHans Verkuil case ADV7842_MODE_RGB:
1836a89bcd4cSHans Verkuil /* Automatic analog input muxing mode */
1837a89bcd4cSHans Verkuil afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1838a89bcd4cSHans Verkuil /* set mode and select free run resolution */
1839a89bcd4cSHans Verkuil io_write(sd, 0x00, vid_std_select); /* video std */
1840a89bcd4cSHans Verkuil io_write(sd, 0x01, 0x02); /* prim mode */
1841a89bcd4cSHans Verkuil cp_write_and_or(sd, 0x81, 0xef, 0x10); /* enable embedded syncs
1842a89bcd4cSHans Verkuil for auto graphics mode */
1843a89bcd4cSHans Verkuil
1844a89bcd4cSHans Verkuil afe_write(sd, 0x00, 0x00); /* power up ADC */
1845a89bcd4cSHans Verkuil afe_write(sd, 0xc8, 0x00); /* phase control */
184669e9ba6fSHans Verkuil if (state->mode == ADV7842_MODE_COMP) {
184769e9ba6fSHans Verkuil /* force to YCrCb */
184869e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x60);
184969e9ba6fSHans Verkuil } else {
185069e9ba6fSHans Verkuil /* force to RGB */
185169e9ba6fSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0x10);
185269e9ba6fSHans Verkuil }
1853a89bcd4cSHans Verkuil
1854a89bcd4cSHans Verkuil /* set ADI recommended settings for digitizer */
1855a89bcd4cSHans Verkuil /* "ADV7842 Register Settings Recommendations
1856a89bcd4cSHans Verkuil * (rev. 1.8, November 2010)" p. 9. */
1857a89bcd4cSHans Verkuil afe_write(sd, 0x0c, 0x1f); /* ADC Range improvement */
1858a89bcd4cSHans Verkuil afe_write(sd, 0x12, 0x63); /* ADC Range improvement */
1859a89bcd4cSHans Verkuil
1860a89bcd4cSHans Verkuil /* set to default gain for RGB */
1861a89bcd4cSHans Verkuil cp_write(sd, 0x73, 0x10);
1862a89bcd4cSHans Verkuil cp_write(sd, 0x74, 0x04);
1863a89bcd4cSHans Verkuil cp_write(sd, 0x75, 0x01);
1864a89bcd4cSHans Verkuil cp_write(sd, 0x76, 0x00);
1865a89bcd4cSHans Verkuil
1866a89bcd4cSHans Verkuil cp_write(sd, 0x3e, 0x04); /* CP core pre-gain control */
1867a89bcd4cSHans Verkuil cp_write(sd, 0xc3, 0x39); /* CP coast control. Graphics mode */
1868a89bcd4cSHans Verkuil cp_write(sd, 0x40, 0x5c); /* CP core pre-gain control. Graphics mode */
1869a89bcd4cSHans Verkuil break;
1870a89bcd4cSHans Verkuil
1871a89bcd4cSHans Verkuil case ADV7842_MODE_HDMI:
1872a89bcd4cSHans Verkuil /* Automatic analog input muxing mode */
1873a89bcd4cSHans Verkuil afe_write_and_or(sd, 0x02, 0x7f, 0x00);
1874a89bcd4cSHans Verkuil /* set mode and select free run resolution */
1875a89bcd4cSHans Verkuil if (state->hdmi_port_a)
1876a89bcd4cSHans Verkuil hdmi_write(sd, 0x00, 0x02); /* select port A */
1877a89bcd4cSHans Verkuil else
1878a89bcd4cSHans Verkuil hdmi_write(sd, 0x00, 0x03); /* select port B */
1879a89bcd4cSHans Verkuil io_write(sd, 0x00, vid_std_select); /* video std */
1880a89bcd4cSHans Verkuil io_write(sd, 0x01, 5); /* prim mode */
1881a89bcd4cSHans Verkuil cp_write_and_or(sd, 0x81, 0xef, 0x00); /* disable embedded syncs
1882a89bcd4cSHans Verkuil for auto graphics mode */
1883a89bcd4cSHans Verkuil
1884a89bcd4cSHans Verkuil /* set ADI recommended settings for HDMI: */
1885a89bcd4cSHans Verkuil /* "ADV7842 Register Settings Recommendations
1886a89bcd4cSHans Verkuil * (rev. 1.8, November 2010)" p. 3. */
1887a89bcd4cSHans Verkuil hdmi_write(sd, 0xc0, 0x00);
1888a89bcd4cSHans Verkuil hdmi_write(sd, 0x0d, 0x34); /* ADI recommended write */
1889a89bcd4cSHans Verkuil hdmi_write(sd, 0x3d, 0x10); /* ADI recommended write */
1890a89bcd4cSHans Verkuil hdmi_write(sd, 0x44, 0x85); /* TMDS PLL optimization */
1891a89bcd4cSHans Verkuil hdmi_write(sd, 0x46, 0x1f); /* ADI recommended write */
1892a89bcd4cSHans Verkuil hdmi_write(sd, 0x57, 0xb6); /* TMDS PLL optimization */
1893a89bcd4cSHans Verkuil hdmi_write(sd, 0x58, 0x03); /* TMDS PLL optimization */
1894a89bcd4cSHans Verkuil hdmi_write(sd, 0x60, 0x88); /* TMDS PLL optimization */
1895a89bcd4cSHans Verkuil hdmi_write(sd, 0x61, 0x88); /* TMDS PLL optimization */
1896a89bcd4cSHans Verkuil hdmi_write(sd, 0x6c, 0x18); /* Disable ISRC clearing bit,
1897a89bcd4cSHans Verkuil Improve robustness */
1898a89bcd4cSHans Verkuil hdmi_write(sd, 0x75, 0x10); /* DDC drive strength */
1899a89bcd4cSHans Verkuil hdmi_write(sd, 0x85, 0x1f); /* equaliser */
1900a89bcd4cSHans Verkuil hdmi_write(sd, 0x87, 0x70); /* ADI recommended write */
1901a89bcd4cSHans Verkuil hdmi_write(sd, 0x89, 0x04); /* equaliser */
1902a89bcd4cSHans Verkuil hdmi_write(sd, 0x8a, 0x1e); /* equaliser */
1903a89bcd4cSHans Verkuil hdmi_write(sd, 0x93, 0x04); /* equaliser */
1904a89bcd4cSHans Verkuil hdmi_write(sd, 0x94, 0x1e); /* equaliser */
1905a89bcd4cSHans Verkuil hdmi_write(sd, 0x99, 0xa1); /* ADI recommended write */
1906a89bcd4cSHans Verkuil hdmi_write(sd, 0x9b, 0x09); /* ADI recommended write */
1907a89bcd4cSHans Verkuil hdmi_write(sd, 0x9d, 0x02); /* equaliser */
1908a89bcd4cSHans Verkuil
1909a89bcd4cSHans Verkuil afe_write(sd, 0x00, 0xff); /* power down ADC */
1910a89bcd4cSHans Verkuil afe_write(sd, 0xc8, 0x40); /* phase control */
1911a89bcd4cSHans Verkuil
1912a89bcd4cSHans Verkuil /* set to default gain for HDMI */
1913a89bcd4cSHans Verkuil cp_write(sd, 0x73, 0x10);
1914a89bcd4cSHans Verkuil cp_write(sd, 0x74, 0x04);
1915a89bcd4cSHans Verkuil cp_write(sd, 0x75, 0x01);
1916a89bcd4cSHans Verkuil cp_write(sd, 0x76, 0x00);
1917a89bcd4cSHans Verkuil
1918a89bcd4cSHans Verkuil /* reset ADI recommended settings for digitizer */
1919a89bcd4cSHans Verkuil /* "ADV7842 Register Settings Recommendations
1920a89bcd4cSHans Verkuil * (rev. 2.5, June 2010)" p. 17. */
1921a89bcd4cSHans Verkuil afe_write(sd, 0x12, 0xfb); /* ADC noise shaping filter controls */
1922a89bcd4cSHans Verkuil afe_write(sd, 0x0c, 0x0d); /* CP core gain controls */
1923933913daSMartin Bugge cp_write(sd, 0x3e, 0x00); /* CP core pre-gain control */
1924933913daSMartin Bugge
1925a89bcd4cSHans Verkuil /* CP coast control */
1926a89bcd4cSHans Verkuil cp_write(sd, 0xc3, 0x33); /* Component mode */
1927a89bcd4cSHans Verkuil
1928a89bcd4cSHans Verkuil /* color space conversion, autodetect color space */
1929a89bcd4cSHans Verkuil io_write_and_or(sd, 0x02, 0x0f, 0xf0);
1930a89bcd4cSHans Verkuil break;
1931a89bcd4cSHans Verkuil
1932a89bcd4cSHans Verkuil default:
1933a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: Unknown mode %d\n",
1934a89bcd4cSHans Verkuil __func__, state->mode);
1935a89bcd4cSHans Verkuil break;
1936a89bcd4cSHans Verkuil }
1937a89bcd4cSHans Verkuil }
1938a89bcd4cSHans Verkuil
adv7842_s_routing(struct v4l2_subdev * sd,u32 input,u32 output,u32 config)1939a89bcd4cSHans Verkuil static int adv7842_s_routing(struct v4l2_subdev *sd,
1940a89bcd4cSHans Verkuil u32 input, u32 output, u32 config)
1941a89bcd4cSHans Verkuil {
1942a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
1943a89bcd4cSHans Verkuil
1944a89bcd4cSHans Verkuil v4l2_dbg(2, debug, sd, "%s: input %d\n", __func__, input);
1945a89bcd4cSHans Verkuil
1946a89bcd4cSHans Verkuil switch (input) {
1947a89bcd4cSHans Verkuil case ADV7842_SELECT_HDMI_PORT_A:
1948a89bcd4cSHans Verkuil state->mode = ADV7842_MODE_HDMI;
1949a89bcd4cSHans Verkuil state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1950a89bcd4cSHans Verkuil state->hdmi_port_a = true;
1951a89bcd4cSHans Verkuil break;
1952a89bcd4cSHans Verkuil case ADV7842_SELECT_HDMI_PORT_B:
1953a89bcd4cSHans Verkuil state->mode = ADV7842_MODE_HDMI;
1954a89bcd4cSHans Verkuil state->vid_std_select = ADV7842_HDMI_COMP_VID_STD_HD_1250P;
1955a89bcd4cSHans Verkuil state->hdmi_port_a = false;
1956a89bcd4cSHans Verkuil break;
1957a89bcd4cSHans Verkuil case ADV7842_SELECT_VGA_COMP:
195869e9ba6fSHans Verkuil state->mode = ADV7842_MODE_COMP;
195969e9ba6fSHans Verkuil state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
196069e9ba6fSHans Verkuil break;
1961a89bcd4cSHans Verkuil case ADV7842_SELECT_VGA_RGB:
1962a89bcd4cSHans Verkuil state->mode = ADV7842_MODE_RGB;
1963a89bcd4cSHans Verkuil state->vid_std_select = ADV7842_RGB_VID_STD_AUTO_GRAPH_MODE;
1964a89bcd4cSHans Verkuil break;
1965a89bcd4cSHans Verkuil case ADV7842_SELECT_SDP_CVBS:
1966a89bcd4cSHans Verkuil state->mode = ADV7842_MODE_SDP;
1967a89bcd4cSHans Verkuil state->vid_std_select = ADV7842_SDP_VID_STD_CVBS_SD_4x1;
1968a89bcd4cSHans Verkuil break;
1969a89bcd4cSHans Verkuil case ADV7842_SELECT_SDP_YC:
1970a89bcd4cSHans Verkuil state->mode = ADV7842_MODE_SDP;
1971a89bcd4cSHans Verkuil state->vid_std_select = ADV7842_SDP_VID_STD_YC_SD4_x1;
1972a89bcd4cSHans Verkuil break;
1973a89bcd4cSHans Verkuil default:
1974a89bcd4cSHans Verkuil return -EINVAL;
1975a89bcd4cSHans Verkuil }
1976a89bcd4cSHans Verkuil
1977a89bcd4cSHans Verkuil disable_input(sd);
1978a89bcd4cSHans Verkuil select_input(sd, state->vid_std_select);
1979a89bcd4cSHans Verkuil enable_input(sd);
1980a89bcd4cSHans Verkuil
19812cf4090fSLars-Peter Clausen v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
1982a89bcd4cSHans Verkuil
1983a89bcd4cSHans Verkuil return 0;
1984a89bcd4cSHans Verkuil }
1985a89bcd4cSHans Verkuil
adv7842_enum_mbus_code(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_mbus_code_enum * code)1986ebcff5fcSHans Verkuil static int adv7842_enum_mbus_code(struct v4l2_subdev *sd,
19870d346d2aSTomi Valkeinen struct v4l2_subdev_state *sd_state,
1988ebcff5fcSHans Verkuil struct v4l2_subdev_mbus_code_enum *code)
1989a89bcd4cSHans Verkuil {
1990f888ae7eSHans Verkuil if (code->index >= ARRAY_SIZE(adv7842_formats))
1991a89bcd4cSHans Verkuil return -EINVAL;
1992f888ae7eSHans Verkuil code->code = adv7842_formats[code->index].code;
1993a89bcd4cSHans Verkuil return 0;
1994a89bcd4cSHans Verkuil }
1995a89bcd4cSHans Verkuil
adv7842_fill_format(struct adv7842_state * state,struct v4l2_mbus_framefmt * format)1996f888ae7eSHans Verkuil static void adv7842_fill_format(struct adv7842_state *state,
1997f888ae7eSHans Verkuil struct v4l2_mbus_framefmt *format)
1998f888ae7eSHans Verkuil {
1999f888ae7eSHans Verkuil memset(format, 0, sizeof(*format));
2000f888ae7eSHans Verkuil
2001f888ae7eSHans Verkuil format->width = state->timings.bt.width;
2002f888ae7eSHans Verkuil format->height = state->timings.bt.height;
2003f888ae7eSHans Verkuil format->field = V4L2_FIELD_NONE;
2004f888ae7eSHans Verkuil format->colorspace = V4L2_COLORSPACE_SRGB;
2005f888ae7eSHans Verkuil
2006f888ae7eSHans Verkuil if (state->timings.bt.flags & V4L2_DV_FL_IS_CE_VIDEO)
2007f888ae7eSHans Verkuil format->colorspace = (state->timings.bt.height <= 576) ?
2008f888ae7eSHans Verkuil V4L2_COLORSPACE_SMPTE170M : V4L2_COLORSPACE_REC709;
2009f888ae7eSHans Verkuil }
2010f888ae7eSHans Verkuil
2011f888ae7eSHans Verkuil /*
2012f888ae7eSHans Verkuil * Compute the op_ch_sel value required to obtain on the bus the component order
2013f888ae7eSHans Verkuil * corresponding to the selected format taking into account bus reordering
2014f888ae7eSHans Verkuil * applied by the board at the output of the device.
2015f888ae7eSHans Verkuil *
2016f888ae7eSHans Verkuil * The following table gives the op_ch_value from the format component order
2017f888ae7eSHans Verkuil * (expressed as op_ch_sel value in column) and the bus reordering (expressed as
2018f888ae7eSHans Verkuil * adv7842_bus_order value in row).
2019f888ae7eSHans Verkuil *
2020f888ae7eSHans Verkuil * | GBR(0) GRB(1) BGR(2) RGB(3) BRG(4) RBG(5)
2021f888ae7eSHans Verkuil * ----------+-------------------------------------------------
2022f888ae7eSHans Verkuil * RGB (NOP) | GBR GRB BGR RGB BRG RBG
2023f888ae7eSHans Verkuil * GRB (1-2) | BGR RGB GBR GRB RBG BRG
2024f888ae7eSHans Verkuil * RBG (2-3) | GRB GBR BRG RBG BGR RGB
2025f888ae7eSHans Verkuil * BGR (1-3) | RBG BRG RGB BGR GRB GBR
2026f888ae7eSHans Verkuil * BRG (ROR) | BRG RBG GRB GBR RGB BGR
2027f888ae7eSHans Verkuil * GBR (ROL) | RGB BGR RBG BRG GBR GRB
2028f888ae7eSHans Verkuil */
adv7842_op_ch_sel(struct adv7842_state * state)2029f888ae7eSHans Verkuil static unsigned int adv7842_op_ch_sel(struct adv7842_state *state)
2030f888ae7eSHans Verkuil {
2031f888ae7eSHans Verkuil #define _SEL(a, b, c, d, e, f) { \
2032f888ae7eSHans Verkuil ADV7842_OP_CH_SEL_##a, ADV7842_OP_CH_SEL_##b, ADV7842_OP_CH_SEL_##c, \
2033f888ae7eSHans Verkuil ADV7842_OP_CH_SEL_##d, ADV7842_OP_CH_SEL_##e, ADV7842_OP_CH_SEL_##f }
2034f888ae7eSHans Verkuil #define _BUS(x) [ADV7842_BUS_ORDER_##x]
2035f888ae7eSHans Verkuil
2036f888ae7eSHans Verkuil static const unsigned int op_ch_sel[6][6] = {
2037f888ae7eSHans Verkuil _BUS(RGB) /* NOP */ = _SEL(GBR, GRB, BGR, RGB, BRG, RBG),
2038f888ae7eSHans Verkuil _BUS(GRB) /* 1-2 */ = _SEL(BGR, RGB, GBR, GRB, RBG, BRG),
2039f888ae7eSHans Verkuil _BUS(RBG) /* 2-3 */ = _SEL(GRB, GBR, BRG, RBG, BGR, RGB),
2040f888ae7eSHans Verkuil _BUS(BGR) /* 1-3 */ = _SEL(RBG, BRG, RGB, BGR, GRB, GBR),
2041f888ae7eSHans Verkuil _BUS(BRG) /* ROR */ = _SEL(BRG, RBG, GRB, GBR, RGB, BGR),
2042f888ae7eSHans Verkuil _BUS(GBR) /* ROL */ = _SEL(RGB, BGR, RBG, BRG, GBR, GRB),
2043f888ae7eSHans Verkuil };
2044f888ae7eSHans Verkuil
2045f888ae7eSHans Verkuil return op_ch_sel[state->pdata.bus_order][state->format->op_ch_sel >> 5];
2046f888ae7eSHans Verkuil }
2047f888ae7eSHans Verkuil
adv7842_setup_format(struct adv7842_state * state)2048f888ae7eSHans Verkuil static void adv7842_setup_format(struct adv7842_state *state)
2049f888ae7eSHans Verkuil {
2050f888ae7eSHans Verkuil struct v4l2_subdev *sd = &state->sd;
2051f888ae7eSHans Verkuil
2052f888ae7eSHans Verkuil io_write_clr_set(sd, 0x02, 0x02,
2053f888ae7eSHans Verkuil state->format->rgb_out ? ADV7842_RGB_OUT : 0);
2054f888ae7eSHans Verkuil io_write(sd, 0x03, state->format->op_format_sel |
2055f888ae7eSHans Verkuil state->pdata.op_format_mode_sel);
2056f888ae7eSHans Verkuil io_write_clr_set(sd, 0x04, 0xe0, adv7842_op_ch_sel(state));
2057f888ae7eSHans Verkuil io_write_clr_set(sd, 0x05, 0x01,
2058f888ae7eSHans Verkuil state->format->swap_cb_cr ? ADV7842_OP_SWAP_CB_CR : 0);
2059fd74246dSHans Verkuil set_rgb_quantization_range(sd);
2060f888ae7eSHans Verkuil }
2061f888ae7eSHans Verkuil
adv7842_get_format(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * format)2062f888ae7eSHans Verkuil static int adv7842_get_format(struct v4l2_subdev *sd,
20630d346d2aSTomi Valkeinen struct v4l2_subdev_state *sd_state,
2064da298c6dSHans Verkuil struct v4l2_subdev_format *format)
2065a89bcd4cSHans Verkuil {
2066a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2067a89bcd4cSHans Verkuil
2068f888ae7eSHans Verkuil if (format->pad != ADV7842_PAD_SOURCE)
2069da298c6dSHans Verkuil return -EINVAL;
2070da298c6dSHans Verkuil
2071a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP) {
2072a89bcd4cSHans Verkuil /* SPD block */
2073f888ae7eSHans Verkuil if (!(sdp_read(sd, 0x5a) & 0x01))
2074a89bcd4cSHans Verkuil return -EINVAL;
2075f888ae7eSHans Verkuil format->format.code = MEDIA_BUS_FMT_YUYV8_2X8;
2076f888ae7eSHans Verkuil format->format.width = 720;
2077a89bcd4cSHans Verkuil /* valid signal */
2078a89bcd4cSHans Verkuil if (state->norm & V4L2_STD_525_60)
2079f888ae7eSHans Verkuil format->format.height = 480;
2080a89bcd4cSHans Verkuil else
2081f888ae7eSHans Verkuil format->format.height = 576;
2082f888ae7eSHans Verkuil format->format.colorspace = V4L2_COLORSPACE_SMPTE170M;
2083a89bcd4cSHans Verkuil return 0;
2084a89bcd4cSHans Verkuil }
2085a89bcd4cSHans Verkuil
2086f888ae7eSHans Verkuil adv7842_fill_format(state, &format->format);
2087f888ae7eSHans Verkuil
2088f888ae7eSHans Verkuil if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2089f888ae7eSHans Verkuil struct v4l2_mbus_framefmt *fmt;
2090f888ae7eSHans Verkuil
20910d346d2aSTomi Valkeinen fmt = v4l2_subdev_get_try_format(sd, sd_state, format->pad);
2092f888ae7eSHans Verkuil format->format.code = fmt->code;
2093f888ae7eSHans Verkuil } else {
2094f888ae7eSHans Verkuil format->format.code = state->format->code;
2095a89bcd4cSHans Verkuil }
2096f888ae7eSHans Verkuil
2097f888ae7eSHans Verkuil return 0;
2098f888ae7eSHans Verkuil }
2099f888ae7eSHans Verkuil
adv7842_set_format(struct v4l2_subdev * sd,struct v4l2_subdev_state * sd_state,struct v4l2_subdev_format * format)2100f888ae7eSHans Verkuil static int adv7842_set_format(struct v4l2_subdev *sd,
21010d346d2aSTomi Valkeinen struct v4l2_subdev_state *sd_state,
2102f888ae7eSHans Verkuil struct v4l2_subdev_format *format)
2103f888ae7eSHans Verkuil {
2104f888ae7eSHans Verkuil struct adv7842_state *state = to_state(sd);
2105f888ae7eSHans Verkuil const struct adv7842_format_info *info;
2106f888ae7eSHans Verkuil
2107f888ae7eSHans Verkuil if (format->pad != ADV7842_PAD_SOURCE)
2108f888ae7eSHans Verkuil return -EINVAL;
2109f888ae7eSHans Verkuil
2110f888ae7eSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
21110d346d2aSTomi Valkeinen return adv7842_get_format(sd, sd_state, format);
2112f888ae7eSHans Verkuil
2113f888ae7eSHans Verkuil info = adv7842_format_info(state, format->format.code);
2114f888ae7eSHans Verkuil if (info == NULL)
2115f888ae7eSHans Verkuil info = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
2116f888ae7eSHans Verkuil
2117f888ae7eSHans Verkuil adv7842_fill_format(state, &format->format);
2118f888ae7eSHans Verkuil format->format.code = info->code;
2119f888ae7eSHans Verkuil
2120f888ae7eSHans Verkuil if (format->which == V4L2_SUBDEV_FORMAT_TRY) {
2121f888ae7eSHans Verkuil struct v4l2_mbus_framefmt *fmt;
2122f888ae7eSHans Verkuil
21230d346d2aSTomi Valkeinen fmt = v4l2_subdev_get_try_format(sd, sd_state, format->pad);
2124f888ae7eSHans Verkuil fmt->code = format->format.code;
2125f888ae7eSHans Verkuil } else {
2126f888ae7eSHans Verkuil state->format = info;
2127f888ae7eSHans Verkuil adv7842_setup_format(state);
2128f888ae7eSHans Verkuil }
2129f888ae7eSHans Verkuil
2130a89bcd4cSHans Verkuil return 0;
2131a89bcd4cSHans Verkuil }
2132a89bcd4cSHans Verkuil
adv7842_irq_enable(struct v4l2_subdev * sd,bool enable)2133a89bcd4cSHans Verkuil static void adv7842_irq_enable(struct v4l2_subdev *sd, bool enable)
2134a89bcd4cSHans Verkuil {
2135a89bcd4cSHans Verkuil if (enable) {
2136a89bcd4cSHans Verkuil /* Enable SSPD, STDI and CP locked/unlocked interrupts */
2137a89bcd4cSHans Verkuil io_write(sd, 0x46, 0x9c);
2138a89bcd4cSHans Verkuil /* ESDP_50HZ_DET interrupt */
2139a89bcd4cSHans Verkuil io_write(sd, 0x5a, 0x10);
2140a89bcd4cSHans Verkuil /* Enable CABLE_DET_A/B_ST (+5v) interrupt */
2141a89bcd4cSHans Verkuil io_write(sd, 0x73, 0x03);
2142a89bcd4cSHans Verkuil /* Enable V_LOCKED and DE_REGEN_LCK interrupts */
2143a89bcd4cSHans Verkuil io_write(sd, 0x78, 0x03);
2144a89bcd4cSHans Verkuil /* Enable SDP Standard Detection Change and SDP Video Detected */
2145a89bcd4cSHans Verkuil io_write(sd, 0xa0, 0x09);
2146019aa8beSMartin Bugge /* Enable HDMI_MODE interrupt */
2147019aa8beSMartin Bugge io_write(sd, 0x69, 0x08);
2148a89bcd4cSHans Verkuil } else {
2149a89bcd4cSHans Verkuil io_write(sd, 0x46, 0x0);
2150a89bcd4cSHans Verkuil io_write(sd, 0x5a, 0x0);
2151a89bcd4cSHans Verkuil io_write(sd, 0x73, 0x0);
2152a89bcd4cSHans Verkuil io_write(sd, 0x78, 0x0);
2153a89bcd4cSHans Verkuil io_write(sd, 0xa0, 0x0);
2154019aa8beSMartin Bugge io_write(sd, 0x69, 0x0);
2155a89bcd4cSHans Verkuil }
2156a89bcd4cSHans Verkuil }
2157a89bcd4cSHans Verkuil
215825c84fb1SHans Verkuil #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
adv7842_cec_tx_raw_status(struct v4l2_subdev * sd,u8 tx_raw_status)215925c84fb1SHans Verkuil static void adv7842_cec_tx_raw_status(struct v4l2_subdev *sd, u8 tx_raw_status)
216025c84fb1SHans Verkuil {
216125c84fb1SHans Verkuil struct adv7842_state *state = to_state(sd);
216225c84fb1SHans Verkuil
216325c84fb1SHans Verkuil if ((cec_read(sd, 0x11) & 0x01) == 0) {
216425c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: tx raw: tx disabled\n", __func__);
216525c84fb1SHans Verkuil return;
216625c84fb1SHans Verkuil }
216725c84fb1SHans Verkuil
216825c84fb1SHans Verkuil if (tx_raw_status & 0x02) {
216925c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: tx raw: arbitration lost\n",
217025c84fb1SHans Verkuil __func__);
217125c84fb1SHans Verkuil cec_transmit_done(state->cec_adap, CEC_TX_STATUS_ARB_LOST,
217225c84fb1SHans Verkuil 1, 0, 0, 0);
217325c84fb1SHans Verkuil return;
217425c84fb1SHans Verkuil }
217525c84fb1SHans Verkuil if (tx_raw_status & 0x04) {
217625c84fb1SHans Verkuil u8 status;
217725c84fb1SHans Verkuil u8 nack_cnt;
217825c84fb1SHans Verkuil u8 low_drive_cnt;
217925c84fb1SHans Verkuil
218025c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: tx raw: retry failed\n", __func__);
218125c84fb1SHans Verkuil /*
218225c84fb1SHans Verkuil * We set this status bit since this hardware performs
218325c84fb1SHans Verkuil * retransmissions.
218425c84fb1SHans Verkuil */
218525c84fb1SHans Verkuil status = CEC_TX_STATUS_MAX_RETRIES;
218625c84fb1SHans Verkuil nack_cnt = cec_read(sd, 0x14) & 0xf;
218725c84fb1SHans Verkuil if (nack_cnt)
218825c84fb1SHans Verkuil status |= CEC_TX_STATUS_NACK;
218925c84fb1SHans Verkuil low_drive_cnt = cec_read(sd, 0x14) >> 4;
219025c84fb1SHans Verkuil if (low_drive_cnt)
219125c84fb1SHans Verkuil status |= CEC_TX_STATUS_LOW_DRIVE;
219225c84fb1SHans Verkuil cec_transmit_done(state->cec_adap, status,
219325c84fb1SHans Verkuil 0, nack_cnt, low_drive_cnt, 0);
219425c84fb1SHans Verkuil return;
219525c84fb1SHans Verkuil }
219625c84fb1SHans Verkuil if (tx_raw_status & 0x01) {
219725c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: tx raw: ready ok\n", __func__);
219825c84fb1SHans Verkuil cec_transmit_done(state->cec_adap, CEC_TX_STATUS_OK, 0, 0, 0, 0);
219925c84fb1SHans Verkuil return;
220025c84fb1SHans Verkuil }
220125c84fb1SHans Verkuil }
220225c84fb1SHans Verkuil
adv7842_cec_isr(struct v4l2_subdev * sd,bool * handled)220325c84fb1SHans Verkuil static void adv7842_cec_isr(struct v4l2_subdev *sd, bool *handled)
220425c84fb1SHans Verkuil {
220525c84fb1SHans Verkuil u8 cec_irq;
220625c84fb1SHans Verkuil
220725c84fb1SHans Verkuil /* cec controller */
220825c84fb1SHans Verkuil cec_irq = io_read(sd, 0x93) & 0x0f;
220925c84fb1SHans Verkuil if (!cec_irq)
221025c84fb1SHans Verkuil return;
221125c84fb1SHans Verkuil
221225c84fb1SHans Verkuil v4l2_dbg(1, debug, sd, "%s: cec: irq 0x%x\n", __func__, cec_irq);
221325c84fb1SHans Verkuil adv7842_cec_tx_raw_status(sd, cec_irq);
221425c84fb1SHans Verkuil if (cec_irq & 0x08) {
221525c84fb1SHans Verkuil struct adv7842_state *state = to_state(sd);
221625c84fb1SHans Verkuil struct cec_msg msg;
221725c84fb1SHans Verkuil
221825c84fb1SHans Verkuil msg.len = cec_read(sd, 0x25) & 0x1f;
221905c480f4SHans Verkuil if (msg.len > CEC_MAX_MSG_SIZE)
222005c480f4SHans Verkuil msg.len = CEC_MAX_MSG_SIZE;
222125c84fb1SHans Verkuil
222225c84fb1SHans Verkuil if (msg.len) {
222325c84fb1SHans Verkuil u8 i;
222425c84fb1SHans Verkuil
222525c84fb1SHans Verkuil for (i = 0; i < msg.len; i++)
222625c84fb1SHans Verkuil msg.msg[i] = cec_read(sd, i + 0x15);
222725c84fb1SHans Verkuil cec_write(sd, 0x26, 0x01); /* re-enable rx */
222825c84fb1SHans Verkuil cec_received_msg(state->cec_adap, &msg);
222925c84fb1SHans Verkuil }
223025c84fb1SHans Verkuil }
223125c84fb1SHans Verkuil
223225c84fb1SHans Verkuil io_write(sd, 0x94, cec_irq);
223325c84fb1SHans Verkuil
223425c84fb1SHans Verkuil if (handled)
223525c84fb1SHans Verkuil *handled = true;
223625c84fb1SHans Verkuil }
223725c84fb1SHans Verkuil
adv7842_cec_adap_enable(struct cec_adapter * adap,bool enable)223825c84fb1SHans Verkuil static int adv7842_cec_adap_enable(struct cec_adapter *adap, bool enable)
223925c84fb1SHans Verkuil {
22402e60ad17SJose Abreu struct adv7842_state *state = cec_get_drvdata(adap);
224125c84fb1SHans Verkuil struct v4l2_subdev *sd = &state->sd;
224225c84fb1SHans Verkuil
224325c84fb1SHans Verkuil if (!state->cec_enabled_adap && enable) {
224425c84fb1SHans Verkuil cec_write_clr_set(sd, 0x2a, 0x01, 0x01); /* power up cec */
224525c84fb1SHans Verkuil cec_write(sd, 0x2c, 0x01); /* cec soft reset */
224625c84fb1SHans Verkuil cec_write_clr_set(sd, 0x11, 0x01, 0); /* initially disable tx */
224725c84fb1SHans Verkuil /* enabled irqs: */
224825c84fb1SHans Verkuil /* tx: ready */
224925c84fb1SHans Verkuil /* tx: arbitration lost */
225025c84fb1SHans Verkuil /* tx: retry timeout */
225125c84fb1SHans Verkuil /* rx: ready */
225225c84fb1SHans Verkuil io_write_clr_set(sd, 0x96, 0x0f, 0x0f);
225325c84fb1SHans Verkuil cec_write(sd, 0x26, 0x01); /* enable rx */
225425c84fb1SHans Verkuil } else if (state->cec_enabled_adap && !enable) {
225525c84fb1SHans Verkuil /* disable cec interrupts */
225625c84fb1SHans Verkuil io_write_clr_set(sd, 0x96, 0x0f, 0x00);
225725c84fb1SHans Verkuil /* disable address mask 1-3 */
225825c84fb1SHans Verkuil cec_write_clr_set(sd, 0x27, 0x70, 0x00);
225925c84fb1SHans Verkuil /* power down cec section */
226025c84fb1SHans Verkuil cec_write_clr_set(sd, 0x2a, 0x01, 0x00);
226125c84fb1SHans Verkuil state->cec_valid_addrs = 0;
226225c84fb1SHans Verkuil }
226325c84fb1SHans Verkuil state->cec_enabled_adap = enable;
226425c84fb1SHans Verkuil return 0;
226525c84fb1SHans Verkuil }
226625c84fb1SHans Verkuil
adv7842_cec_adap_log_addr(struct cec_adapter * adap,u8 addr)226725c84fb1SHans Verkuil static int adv7842_cec_adap_log_addr(struct cec_adapter *adap, u8 addr)
226825c84fb1SHans Verkuil {
22692e60ad17SJose Abreu struct adv7842_state *state = cec_get_drvdata(adap);
227025c84fb1SHans Verkuil struct v4l2_subdev *sd = &state->sd;
227125c84fb1SHans Verkuil unsigned int i, free_idx = ADV7842_MAX_ADDRS;
227225c84fb1SHans Verkuil
227325c84fb1SHans Verkuil if (!state->cec_enabled_adap)
227425c84fb1SHans Verkuil return addr == CEC_LOG_ADDR_INVALID ? 0 : -EIO;
227525c84fb1SHans Verkuil
227625c84fb1SHans Verkuil if (addr == CEC_LOG_ADDR_INVALID) {
227725c84fb1SHans Verkuil cec_write_clr_set(sd, 0x27, 0x70, 0);
227825c84fb1SHans Verkuil state->cec_valid_addrs = 0;
227925c84fb1SHans Verkuil return 0;
228025c84fb1SHans Verkuil }
228125c84fb1SHans Verkuil
228225c84fb1SHans Verkuil for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
228325c84fb1SHans Verkuil bool is_valid = state->cec_valid_addrs & (1 << i);
228425c84fb1SHans Verkuil
228525c84fb1SHans Verkuil if (free_idx == ADV7842_MAX_ADDRS && !is_valid)
228625c84fb1SHans Verkuil free_idx = i;
228725c84fb1SHans Verkuil if (is_valid && state->cec_addr[i] == addr)
228825c84fb1SHans Verkuil return 0;
228925c84fb1SHans Verkuil }
229025c84fb1SHans Verkuil if (i == ADV7842_MAX_ADDRS) {
229125c84fb1SHans Verkuil i = free_idx;
229225c84fb1SHans Verkuil if (i == ADV7842_MAX_ADDRS)
229325c84fb1SHans Verkuil return -ENXIO;
229425c84fb1SHans Verkuil }
229525c84fb1SHans Verkuil state->cec_addr[i] = addr;
229625c84fb1SHans Verkuil state->cec_valid_addrs |= 1 << i;
229725c84fb1SHans Verkuil
229825c84fb1SHans Verkuil switch (i) {
229925c84fb1SHans Verkuil case 0:
230025c84fb1SHans Verkuil /* enable address mask 0 */
230125c84fb1SHans Verkuil cec_write_clr_set(sd, 0x27, 0x10, 0x10);
230225c84fb1SHans Verkuil /* set address for mask 0 */
230325c84fb1SHans Verkuil cec_write_clr_set(sd, 0x28, 0x0f, addr);
230425c84fb1SHans Verkuil break;
230525c84fb1SHans Verkuil case 1:
230625c84fb1SHans Verkuil /* enable address mask 1 */
230725c84fb1SHans Verkuil cec_write_clr_set(sd, 0x27, 0x20, 0x20);
230825c84fb1SHans Verkuil /* set address for mask 1 */
230925c84fb1SHans Verkuil cec_write_clr_set(sd, 0x28, 0xf0, addr << 4);
231025c84fb1SHans Verkuil break;
231125c84fb1SHans Verkuil case 2:
231225c84fb1SHans Verkuil /* enable address mask 2 */
231325c84fb1SHans Verkuil cec_write_clr_set(sd, 0x27, 0x40, 0x40);
231425c84fb1SHans Verkuil /* set address for mask 1 */
231525c84fb1SHans Verkuil cec_write_clr_set(sd, 0x29, 0x0f, addr);
231625c84fb1SHans Verkuil break;
231725c84fb1SHans Verkuil }
231825c84fb1SHans Verkuil return 0;
231925c84fb1SHans Verkuil }
232025c84fb1SHans Verkuil
adv7842_cec_adap_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)232125c84fb1SHans Verkuil static int adv7842_cec_adap_transmit(struct cec_adapter *adap, u8 attempts,
232225c84fb1SHans Verkuil u32 signal_free_time, struct cec_msg *msg)
232325c84fb1SHans Verkuil {
23242e60ad17SJose Abreu struct adv7842_state *state = cec_get_drvdata(adap);
232525c84fb1SHans Verkuil struct v4l2_subdev *sd = &state->sd;
232625c84fb1SHans Verkuil u8 len = msg->len;
232725c84fb1SHans Verkuil unsigned int i;
232825c84fb1SHans Verkuil
232925c84fb1SHans Verkuil /*
233025c84fb1SHans Verkuil * The number of retries is the number of attempts - 1, but retry
233125c84fb1SHans Verkuil * at least once. It's not clear if a value of 0 is allowed, so
233225c84fb1SHans Verkuil * let's do at least one retry.
233325c84fb1SHans Verkuil */
233425c84fb1SHans Verkuil cec_write_clr_set(sd, 0x12, 0x70, max(1, attempts - 1) << 4);
233525c84fb1SHans Verkuil
233625c84fb1SHans Verkuil if (len > 16) {
233725c84fb1SHans Verkuil v4l2_err(sd, "%s: len exceeded 16 (%d)\n", __func__, len);
233825c84fb1SHans Verkuil return -EINVAL;
233925c84fb1SHans Verkuil }
234025c84fb1SHans Verkuil
234125c84fb1SHans Verkuil /* write data */
234225c84fb1SHans Verkuil for (i = 0; i < len; i++)
234325c84fb1SHans Verkuil cec_write(sd, i, msg->msg[i]);
234425c84fb1SHans Verkuil
234525c84fb1SHans Verkuil /* set length (data + header) */
234625c84fb1SHans Verkuil cec_write(sd, 0x10, len);
234725c84fb1SHans Verkuil /* start transmit, enable tx */
234825c84fb1SHans Verkuil cec_write(sd, 0x11, 0x01);
234925c84fb1SHans Verkuil return 0;
235025c84fb1SHans Verkuil }
235125c84fb1SHans Verkuil
235225c84fb1SHans Verkuil static const struct cec_adap_ops adv7842_cec_adap_ops = {
235325c84fb1SHans Verkuil .adap_enable = adv7842_cec_adap_enable,
235425c84fb1SHans Verkuil .adap_log_addr = adv7842_cec_adap_log_addr,
235525c84fb1SHans Verkuil .adap_transmit = adv7842_cec_adap_transmit,
235625c84fb1SHans Verkuil };
235725c84fb1SHans Verkuil #endif
235825c84fb1SHans Verkuil
adv7842_isr(struct v4l2_subdev * sd,u32 status,bool * handled)2359a89bcd4cSHans Verkuil static int adv7842_isr(struct v4l2_subdev *sd, u32 status, bool *handled)
2360a89bcd4cSHans Verkuil {
2361a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2362a89bcd4cSHans Verkuil u8 fmt_change_cp, fmt_change_digital, fmt_change_sdp;
2363019aa8beSMartin Bugge u8 irq_status[6];
2364a89bcd4cSHans Verkuil
2365c9f1f271SMartin Bugge adv7842_irq_enable(sd, false);
2366a89bcd4cSHans Verkuil
2367a89bcd4cSHans Verkuil /* read status */
2368a89bcd4cSHans Verkuil irq_status[0] = io_read(sd, 0x43);
2369a89bcd4cSHans Verkuil irq_status[1] = io_read(sd, 0x57);
2370a89bcd4cSHans Verkuil irq_status[2] = io_read(sd, 0x70);
2371a89bcd4cSHans Verkuil irq_status[3] = io_read(sd, 0x75);
2372a89bcd4cSHans Verkuil irq_status[4] = io_read(sd, 0x9d);
2373019aa8beSMartin Bugge irq_status[5] = io_read(sd, 0x66);
2374a89bcd4cSHans Verkuil
2375a89bcd4cSHans Verkuil /* and clear */
2376a89bcd4cSHans Verkuil if (irq_status[0])
2377a89bcd4cSHans Verkuil io_write(sd, 0x44, irq_status[0]);
2378a89bcd4cSHans Verkuil if (irq_status[1])
2379a89bcd4cSHans Verkuil io_write(sd, 0x58, irq_status[1]);
2380a89bcd4cSHans Verkuil if (irq_status[2])
2381a89bcd4cSHans Verkuil io_write(sd, 0x71, irq_status[2]);
2382a89bcd4cSHans Verkuil if (irq_status[3])
2383a89bcd4cSHans Verkuil io_write(sd, 0x76, irq_status[3]);
2384a89bcd4cSHans Verkuil if (irq_status[4])
2385a89bcd4cSHans Verkuil io_write(sd, 0x9e, irq_status[4]);
2386019aa8beSMartin Bugge if (irq_status[5])
2387019aa8beSMartin Bugge io_write(sd, 0x67, irq_status[5]);
2388a89bcd4cSHans Verkuil
2389c9f1f271SMartin Bugge adv7842_irq_enable(sd, true);
2390c9f1f271SMartin Bugge
2391019aa8beSMartin Bugge v4l2_dbg(1, debug, sd, "%s: irq %x, %x, %x, %x, %x, %x\n", __func__,
2392a89bcd4cSHans Verkuil irq_status[0], irq_status[1], irq_status[2],
2393019aa8beSMartin Bugge irq_status[3], irq_status[4], irq_status[5]);
2394a89bcd4cSHans Verkuil
2395a89bcd4cSHans Verkuil /* format change CP */
2396a89bcd4cSHans Verkuil fmt_change_cp = irq_status[0] & 0x9c;
2397a89bcd4cSHans Verkuil
2398a89bcd4cSHans Verkuil /* format change SDP */
2399a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
2400a89bcd4cSHans Verkuil fmt_change_sdp = (irq_status[1] & 0x30) | (irq_status[4] & 0x09);
2401a89bcd4cSHans Verkuil else
2402a89bcd4cSHans Verkuil fmt_change_sdp = 0;
2403a89bcd4cSHans Verkuil
2404a89bcd4cSHans Verkuil /* digital format CP */
2405a89bcd4cSHans Verkuil if (is_digital_input(sd))
2406a89bcd4cSHans Verkuil fmt_change_digital = irq_status[3] & 0x03;
2407a89bcd4cSHans Verkuil else
2408a89bcd4cSHans Verkuil fmt_change_digital = 0;
2409a89bcd4cSHans Verkuil
2410019aa8beSMartin Bugge /* format change */
2411a89bcd4cSHans Verkuil if (fmt_change_cp || fmt_change_digital || fmt_change_sdp) {
2412a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd,
2413a89bcd4cSHans Verkuil "%s: fmt_change_cp = 0x%x, fmt_change_digital = 0x%x, fmt_change_sdp = 0x%x\n",
2414a89bcd4cSHans Verkuil __func__, fmt_change_cp, fmt_change_digital,
2415a89bcd4cSHans Verkuil fmt_change_sdp);
24162cf4090fSLars-Peter Clausen v4l2_subdev_notify_event(sd, &adv7842_ev_fmt);
2417a89bcd4cSHans Verkuil if (handled)
2418a89bcd4cSHans Verkuil *handled = true;
2419019aa8beSMartin Bugge }
2420a89bcd4cSHans Verkuil
2421019aa8beSMartin Bugge /* HDMI/DVI mode */
2422019aa8beSMartin Bugge if (irq_status[5] & 0x08) {
2423019aa8beSMartin Bugge v4l2_dbg(1, debug, sd, "%s: irq %s mode\n", __func__,
2424019aa8beSMartin Bugge (io_read(sd, 0x65) & 0x08) ? "HDMI" : "DVI");
24255046f26bSMartin Bugge set_rgb_quantization_range(sd);
2426019aa8beSMartin Bugge if (handled)
2427019aa8beSMartin Bugge *handled = true;
2428019aa8beSMartin Bugge }
2429019aa8beSMartin Bugge
243025c84fb1SHans Verkuil #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
243125c84fb1SHans Verkuil /* cec */
243225c84fb1SHans Verkuil adv7842_cec_isr(sd, handled);
243325c84fb1SHans Verkuil #endif
243425c84fb1SHans Verkuil
2435019aa8beSMartin Bugge /* tx 5v detect */
2436019aa8beSMartin Bugge if (irq_status[2] & 0x3) {
2437019aa8beSMartin Bugge v4l2_dbg(1, debug, sd, "%s: irq tx_5v\n", __func__);
2438019aa8beSMartin Bugge adv7842_s_detect_tx_5v_ctrl(sd);
2439019aa8beSMartin Bugge if (handled)
2440019aa8beSMartin Bugge *handled = true;
2441019aa8beSMartin Bugge }
2442a89bcd4cSHans Verkuil return 0;
2443a89bcd4cSHans Verkuil }
2444a89bcd4cSHans Verkuil
adv7842_get_edid(struct v4l2_subdev * sd,struct v4l2_edid * edid)2445b09dfac8SHans Verkuil static int adv7842_get_edid(struct v4l2_subdev *sd, struct v4l2_edid *edid)
2446245b2b67SMartin Bugge {
2447245b2b67SMartin Bugge struct adv7842_state *state = to_state(sd);
24483e057b8aSHans Verkuil u32 blocks = 0;
2449245b2b67SMartin Bugge u8 *data = NULL;
2450245b2b67SMartin Bugge
2451c909e5baSHans Verkuil memset(edid->reserved, 0, sizeof(edid->reserved));
2452245b2b67SMartin Bugge
2453245b2b67SMartin Bugge switch (edid->pad) {
2454245b2b67SMartin Bugge case ADV7842_EDID_PORT_A:
2455245b2b67SMartin Bugge case ADV7842_EDID_PORT_B:
24563e057b8aSHans Verkuil if (state->hdmi_edid.present & (0x04 << edid->pad)) {
2457245b2b67SMartin Bugge data = state->hdmi_edid.edid;
24583e057b8aSHans Verkuil blocks = state->hdmi_edid.blocks;
24593e057b8aSHans Verkuil }
2460245b2b67SMartin Bugge break;
2461245b2b67SMartin Bugge case ADV7842_EDID_PORT_VGA:
24623e057b8aSHans Verkuil if (state->vga_edid.present) {
2463245b2b67SMartin Bugge data = state->vga_edid.edid;
24643e057b8aSHans Verkuil blocks = state->vga_edid.blocks;
24653e057b8aSHans Verkuil }
2466245b2b67SMartin Bugge break;
2467245b2b67SMartin Bugge default:
2468245b2b67SMartin Bugge return -EINVAL;
2469245b2b67SMartin Bugge }
2470c909e5baSHans Verkuil
2471c909e5baSHans Verkuil if (edid->start_block == 0 && edid->blocks == 0) {
24723e057b8aSHans Verkuil edid->blocks = blocks;
2473c909e5baSHans Verkuil return 0;
2474c909e5baSHans Verkuil }
2475c909e5baSHans Verkuil
2476245b2b67SMartin Bugge if (!data)
2477245b2b67SMartin Bugge return -ENODATA;
2478245b2b67SMartin Bugge
24793e057b8aSHans Verkuil if (edid->start_block >= blocks)
2480c909e5baSHans Verkuil return -EINVAL;
2481c909e5baSHans Verkuil
24823e057b8aSHans Verkuil if (edid->start_block + edid->blocks > blocks)
24833e057b8aSHans Verkuil edid->blocks = blocks - edid->start_block;
2484c909e5baSHans Verkuil
2485c909e5baSHans Verkuil memcpy(edid->edid, data + edid->start_block * 128, edid->blocks * 128);
2486c909e5baSHans Verkuil
2487245b2b67SMartin Bugge return 0;
2488245b2b67SMartin Bugge }
2489245b2b67SMartin Bugge
2490ef677df9SHans Verkuil /*
2491ef677df9SHans Verkuil * If the VGA_EDID_ENABLE bit is set (Repeater Map 0x7f, bit 7), then
2492ef677df9SHans Verkuil * the first two blocks of the EDID are for the HDMI, and the first block
2493ef677df9SHans Verkuil * of segment 1 (i.e. the third block of the EDID) is for VGA.
2494ef677df9SHans Verkuil * So if a VGA EDID is installed, then the maximum size of the HDMI EDID
2495ef677df9SHans Verkuil * is 2 blocks.
2496ef677df9SHans Verkuil */
adv7842_set_edid(struct v4l2_subdev * sd,struct v4l2_edid * e)2497b09dfac8SHans Verkuil static int adv7842_set_edid(struct v4l2_subdev *sd, struct v4l2_edid *e)
2498a89bcd4cSHans Verkuil {
2499a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2500ef677df9SHans Verkuil unsigned int max_blocks = e->pad == ADV7842_EDID_PORT_VGA ? 1 : 4;
2501a89bcd4cSHans Verkuil int err = 0;
2502a89bcd4cSHans Verkuil
2503c909e5baSHans Verkuil memset(e->reserved, 0, sizeof(e->reserved));
2504c909e5baSHans Verkuil
25057de6fab1SMats Randgaard if (e->pad > ADV7842_EDID_PORT_VGA)
2506a89bcd4cSHans Verkuil return -EINVAL;
2507a89bcd4cSHans Verkuil if (e->start_block != 0)
2508a89bcd4cSHans Verkuil return -EINVAL;
2509ef677df9SHans Verkuil if (e->pad < ADV7842_EDID_PORT_VGA && state->vga_edid.blocks)
2510ef677df9SHans Verkuil max_blocks = 2;
2511ef677df9SHans Verkuil if (e->pad == ADV7842_EDID_PORT_VGA && state->hdmi_edid.blocks > 2)
2512ef677df9SHans Verkuil return -EBUSY;
2513ef677df9SHans Verkuil if (e->blocks > max_blocks) {
2514ef677df9SHans Verkuil e->blocks = max_blocks;
2515a89bcd4cSHans Verkuil return -E2BIG;
2516c909e5baSHans Verkuil }
2517a89bcd4cSHans Verkuil
2518a89bcd4cSHans Verkuil /* todo, per edid */
25193e057b8aSHans Verkuil if (e->blocks)
2520a89bcd4cSHans Verkuil state->aspect_ratio = v4l2_calc_aspect_ratio(e->edid[0x15],
2521a89bcd4cSHans Verkuil e->edid[0x16]);
2522a89bcd4cSHans Verkuil
25237de6fab1SMats Randgaard switch (e->pad) {
25247de6fab1SMats Randgaard case ADV7842_EDID_PORT_VGA:
25257629cbd6SHans Verkuil memset(state->vga_edid.edid, 0, sizeof(state->vga_edid.edid));
25263e057b8aSHans Verkuil state->vga_edid.blocks = e->blocks;
2527a89bcd4cSHans Verkuil state->vga_edid.present = e->blocks ? 0x1 : 0x0;
25283e057b8aSHans Verkuil if (e->blocks)
25297629cbd6SHans Verkuil memcpy(state->vga_edid.edid, e->edid, 128);
2530a89bcd4cSHans Verkuil err = edid_write_vga_segment(sd);
25317de6fab1SMats Randgaard break;
25327de6fab1SMats Randgaard case ADV7842_EDID_PORT_A:
25337de6fab1SMats Randgaard case ADV7842_EDID_PORT_B:
25347629cbd6SHans Verkuil memset(state->hdmi_edid.edid, 0, sizeof(state->hdmi_edid.edid));
25353e057b8aSHans Verkuil state->hdmi_edid.blocks = e->blocks;
253625c84fb1SHans Verkuil if (e->blocks) {
25377de6fab1SMats Randgaard state->hdmi_edid.present |= 0x04 << e->pad;
25387629cbd6SHans Verkuil memcpy(state->hdmi_edid.edid, e->edid, 128 * e->blocks);
253925c84fb1SHans Verkuil } else {
25407de6fab1SMats Randgaard state->hdmi_edid.present &= ~(0x04 << e->pad);
254125c84fb1SHans Verkuil adv7842_s_detect_tx_5v_ctrl(sd);
254225c84fb1SHans Verkuil }
2543a89bcd4cSHans Verkuil err = edid_write_hdmi_segment(sd, e->pad);
25447de6fab1SMats Randgaard break;
25457de6fab1SMats Randgaard default:
25467de6fab1SMats Randgaard return -EINVAL;
2547a89bcd4cSHans Verkuil }
2548a89bcd4cSHans Verkuil if (err < 0)
2549a89bcd4cSHans Verkuil v4l2_err(sd, "error %d writing edid on port %d\n", err, e->pad);
2550a89bcd4cSHans Verkuil return err;
2551a89bcd4cSHans Verkuil }
2552a89bcd4cSHans Verkuil
255309f90c53SMartin Bugge struct adv7842_cfg_read_infoframe {
255409f90c53SMartin Bugge const char *desc;
255509f90c53SMartin Bugge u8 present_mask;
255609f90c53SMartin Bugge u8 head_addr;
255709f90c53SMartin Bugge u8 payload_addr;
2558a89bcd4cSHans Verkuil };
2559a89bcd4cSHans Verkuil
log_infoframe(struct v4l2_subdev * sd,const struct adv7842_cfg_read_infoframe * cri)25604e383575SChristophe JAILLET static void log_infoframe(struct v4l2_subdev *sd, const struct adv7842_cfg_read_infoframe *cri)
2561a89bcd4cSHans Verkuil {
2562a89bcd4cSHans Verkuil int i;
256328a769f1SHans Verkuil u8 buffer[32];
256409f90c53SMartin Bugge union hdmi_infoframe frame;
256509f90c53SMartin Bugge u8 len;
256609f90c53SMartin Bugge struct i2c_client *client = v4l2_get_subdevdata(sd);
256709f90c53SMartin Bugge struct device *dev = &client->dev;
256809f90c53SMartin Bugge
256909f90c53SMartin Bugge if (!(io_read(sd, 0x60) & cri->present_mask)) {
257009f90c53SMartin Bugge v4l2_info(sd, "%s infoframe not received\n", cri->desc);
257109f90c53SMartin Bugge return;
257209f90c53SMartin Bugge }
257309f90c53SMartin Bugge
257409f90c53SMartin Bugge for (i = 0; i < 3; i++)
257509f90c53SMartin Bugge buffer[i] = infoframe_read(sd, cri->head_addr + i);
257609f90c53SMartin Bugge
257709f90c53SMartin Bugge len = buffer[2] + 1;
257809f90c53SMartin Bugge
257909f90c53SMartin Bugge if (len + 3 > sizeof(buffer)) {
258009f90c53SMartin Bugge v4l2_err(sd, "%s: invalid %s infoframe length %d\n", __func__, cri->desc, len);
258109f90c53SMartin Bugge return;
258209f90c53SMartin Bugge }
258309f90c53SMartin Bugge
258409f90c53SMartin Bugge for (i = 0; i < len; i++)
258509f90c53SMartin Bugge buffer[i + 3] = infoframe_read(sd, cri->payload_addr + i);
258609f90c53SMartin Bugge
25874a92fc6eSTom Rix if (hdmi_infoframe_unpack(&frame, buffer, len + 3) < 0) {
258809f90c53SMartin Bugge v4l2_err(sd, "%s: unpack of %s infoframe failed\n", __func__, cri->desc);
258909f90c53SMartin Bugge return;
259009f90c53SMartin Bugge }
259109f90c53SMartin Bugge
259209f90c53SMartin Bugge hdmi_infoframe_log(KERN_INFO, dev, &frame);
259309f90c53SMartin Bugge }
259409f90c53SMartin Bugge
adv7842_log_infoframes(struct v4l2_subdev * sd)259509f90c53SMartin Bugge static void adv7842_log_infoframes(struct v4l2_subdev *sd)
259609f90c53SMartin Bugge {
259709f90c53SMartin Bugge int i;
25984e383575SChristophe JAILLET static const struct adv7842_cfg_read_infoframe cri[] = {
259909f90c53SMartin Bugge { "AVI", 0x01, 0xe0, 0x00 },
260009f90c53SMartin Bugge { "Audio", 0x02, 0xe3, 0x1c },
260109f90c53SMartin Bugge { "SDP", 0x04, 0xe6, 0x2a },
260209f90c53SMartin Bugge { "Vendor", 0x10, 0xec, 0x54 }
260309f90c53SMartin Bugge };
2604a89bcd4cSHans Verkuil
2605a89bcd4cSHans Verkuil if (!(hdmi_read(sd, 0x05) & 0x80)) {
260609f90c53SMartin Bugge v4l2_info(sd, "receive DVI-D signal, no infoframes\n");
2607a89bcd4cSHans Verkuil return;
2608a89bcd4cSHans Verkuil }
2609a89bcd4cSHans Verkuil
261009f90c53SMartin Bugge for (i = 0; i < ARRAY_SIZE(cri); i++)
261109f90c53SMartin Bugge log_infoframe(sd, &cri[i]);
2612a89bcd4cSHans Verkuil }
2613a89bcd4cSHans Verkuil
261460eb9579SMauro Carvalho Chehab #if 0
261560eb9579SMauro Carvalho Chehab /* Let's keep it here for now, as it could be useful for debug */
2616a89bcd4cSHans Verkuil static const char * const prim_mode_txt[] = {
2617a89bcd4cSHans Verkuil "SDP",
2618a89bcd4cSHans Verkuil "Component",
2619a89bcd4cSHans Verkuil "Graphics",
2620a89bcd4cSHans Verkuil "Reserved",
2621a89bcd4cSHans Verkuil "CVBS & HDMI AUDIO",
2622a89bcd4cSHans Verkuil "HDMI-Comp",
2623a89bcd4cSHans Verkuil "HDMI-GR",
2624a89bcd4cSHans Verkuil "Reserved",
2625a89bcd4cSHans Verkuil "Reserved",
2626a89bcd4cSHans Verkuil "Reserved",
2627a89bcd4cSHans Verkuil "Reserved",
2628a89bcd4cSHans Verkuil "Reserved",
2629a89bcd4cSHans Verkuil "Reserved",
2630a89bcd4cSHans Verkuil "Reserved",
2631a89bcd4cSHans Verkuil "Reserved",
2632a89bcd4cSHans Verkuil "Reserved",
2633a89bcd4cSHans Verkuil };
263460eb9579SMauro Carvalho Chehab #endif
2635a89bcd4cSHans Verkuil
adv7842_sdp_log_status(struct v4l2_subdev * sd)2636a89bcd4cSHans Verkuil static int adv7842_sdp_log_status(struct v4l2_subdev *sd)
2637a89bcd4cSHans Verkuil {
2638a89bcd4cSHans Verkuil /* SDP (Standard definition processor) block */
263928a769f1SHans Verkuil u8 sdp_signal_detected = sdp_read(sd, 0x5A) & 0x01;
2640a89bcd4cSHans Verkuil
2641a89bcd4cSHans Verkuil v4l2_info(sd, "Chip powered %s\n", no_power(sd) ? "off" : "on");
2642a89bcd4cSHans Verkuil v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x\n",
2643a89bcd4cSHans Verkuil io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f);
2644a89bcd4cSHans Verkuil
2645a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: free run: %s\n",
2646a89bcd4cSHans Verkuil (sdp_read(sd, 0x56) & 0x01) ? "on" : "off");
2647a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: %s\n", sdp_signal_detected ?
2648a89bcd4cSHans Verkuil "valid SD/PR signal detected" : "invalid/no signal");
2649a89bcd4cSHans Verkuil if (sdp_signal_detected) {
2650a89bcd4cSHans Verkuil static const char * const sdp_std_txt[] = {
2651a89bcd4cSHans Verkuil "NTSC-M/J",
2652a89bcd4cSHans Verkuil "1?",
2653a89bcd4cSHans Verkuil "NTSC-443",
2654a89bcd4cSHans Verkuil "60HzSECAM",
2655a89bcd4cSHans Verkuil "PAL-M",
2656a89bcd4cSHans Verkuil "5?",
2657a89bcd4cSHans Verkuil "PAL-60",
2658a89bcd4cSHans Verkuil "7?", "8?", "9?", "a?", "b?",
2659a89bcd4cSHans Verkuil "PAL-CombN",
2660a89bcd4cSHans Verkuil "d?",
2661a89bcd4cSHans Verkuil "PAL-BGHID",
2662a89bcd4cSHans Verkuil "SECAM"
2663a89bcd4cSHans Verkuil };
2664a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: standard %s\n",
2665a89bcd4cSHans Verkuil sdp_std_txt[sdp_read(sd, 0x52) & 0x0f]);
2666a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: %s\n",
2667a89bcd4cSHans Verkuil (sdp_read(sd, 0x59) & 0x08) ? "50Hz" : "60Hz");
2668a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: %s\n",
2669a89bcd4cSHans Verkuil (sdp_read(sd, 0x57) & 0x08) ? "Interlaced" : "Progressive");
2670a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: deinterlacer %s\n",
2671a89bcd4cSHans Verkuil (sdp_read(sd, 0x12) & 0x08) ? "enabled" : "disabled");
2672a89bcd4cSHans Verkuil v4l2_info(sd, "SDP: csc %s mode\n",
2673a89bcd4cSHans Verkuil (sdp_io_read(sd, 0xe0) & 0x40) ? "auto" : "manual");
2674a89bcd4cSHans Verkuil }
2675a89bcd4cSHans Verkuil return 0;
2676a89bcd4cSHans Verkuil }
2677a89bcd4cSHans Verkuil
adv7842_cp_log_status(struct v4l2_subdev * sd)2678a89bcd4cSHans Verkuil static int adv7842_cp_log_status(struct v4l2_subdev *sd)
2679a89bcd4cSHans Verkuil {
2680a89bcd4cSHans Verkuil /* CP block */
2681a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2682a89bcd4cSHans Verkuil struct v4l2_dv_timings timings;
268328a769f1SHans Verkuil u8 reg_io_0x02 = io_read(sd, 0x02);
268428a769f1SHans Verkuil u8 reg_io_0x21 = io_read(sd, 0x21);
268528a769f1SHans Verkuil u8 reg_rep_0x77 = rep_read(sd, 0x77);
268628a769f1SHans Verkuil u8 reg_rep_0x7d = rep_read(sd, 0x7d);
2687a89bcd4cSHans Verkuil bool audio_pll_locked = hdmi_read(sd, 0x04) & 0x01;
2688a89bcd4cSHans Verkuil bool audio_sample_packet_detect = hdmi_read(sd, 0x18) & 0x01;
2689a89bcd4cSHans Verkuil bool audio_mute = io_read(sd, 0x65) & 0x40;
2690a89bcd4cSHans Verkuil
2691a89bcd4cSHans Verkuil static const char * const csc_coeff_sel_rb[16] = {
2692a89bcd4cSHans Verkuil "bypassed", "YPbPr601 -> RGB", "reserved", "YPbPr709 -> RGB",
2693a89bcd4cSHans Verkuil "reserved", "RGB -> YPbPr601", "reserved", "RGB -> YPbPr709",
2694a89bcd4cSHans Verkuil "reserved", "YPbPr709 -> YPbPr601", "YPbPr601 -> YPbPr709",
2695a89bcd4cSHans Verkuil "reserved", "reserved", "reserved", "reserved", "manual"
2696a89bcd4cSHans Verkuil };
2697a89bcd4cSHans Verkuil static const char * const input_color_space_txt[16] = {
2698a89bcd4cSHans Verkuil "RGB limited range (16-235)", "RGB full range (0-255)",
2699a89bcd4cSHans Verkuil "YCbCr Bt.601 (16-235)", "YCbCr Bt.709 (16-235)",
270069e9ba6fSHans Verkuil "xvYCC Bt.601", "xvYCC Bt.709",
2701a89bcd4cSHans Verkuil "YCbCr Bt.601 (0-255)", "YCbCr Bt.709 (0-255)",
2702a89bcd4cSHans Verkuil "invalid", "invalid", "invalid", "invalid", "invalid",
2703a89bcd4cSHans Verkuil "invalid", "invalid", "automatic"
2704a89bcd4cSHans Verkuil };
2705a89bcd4cSHans Verkuil static const char * const rgb_quantization_range_txt[] = {
2706a89bcd4cSHans Verkuil "Automatic",
2707a89bcd4cSHans Verkuil "RGB limited range (16-235)",
2708a89bcd4cSHans Verkuil "RGB full range (0-255)",
2709a89bcd4cSHans Verkuil };
2710a89bcd4cSHans Verkuil static const char * const deep_color_mode_txt[4] = {
2711a89bcd4cSHans Verkuil "8-bits per channel",
2712a89bcd4cSHans Verkuil "10-bits per channel",
2713a89bcd4cSHans Verkuil "12-bits per channel",
2714a89bcd4cSHans Verkuil "16-bits per channel (not supported)"
2715a89bcd4cSHans Verkuil };
2716a89bcd4cSHans Verkuil
2717a89bcd4cSHans Verkuil v4l2_info(sd, "-----Chip status-----\n");
2718a89bcd4cSHans Verkuil v4l2_info(sd, "Chip power: %s\n", no_power(sd) ? "off" : "on");
2719a89bcd4cSHans Verkuil v4l2_info(sd, "HDMI/DVI-D port selected: %s\n",
2720a89bcd4cSHans Verkuil state->hdmi_port_a ? "A" : "B");
2721a89bcd4cSHans Verkuil v4l2_info(sd, "EDID A %s, B %s\n",
2722a89bcd4cSHans Verkuil ((reg_rep_0x7d & 0x04) && (reg_rep_0x77 & 0x04)) ?
2723a89bcd4cSHans Verkuil "enabled" : "disabled",
2724a89bcd4cSHans Verkuil ((reg_rep_0x7d & 0x08) && (reg_rep_0x77 & 0x08)) ?
2725a89bcd4cSHans Verkuil "enabled" : "disabled");
2726a89bcd4cSHans Verkuil v4l2_info(sd, "HPD A %s, B %s\n",
2727a89bcd4cSHans Verkuil reg_io_0x21 & 0x02 ? "enabled" : "disabled",
2728a89bcd4cSHans Verkuil reg_io_0x21 & 0x01 ? "enabled" : "disabled");
272925c84fb1SHans Verkuil v4l2_info(sd, "CEC: %s\n", state->cec_enabled_adap ?
2730a89bcd4cSHans Verkuil "enabled" : "disabled");
273125c84fb1SHans Verkuil if (state->cec_enabled_adap) {
273225c84fb1SHans Verkuil int i;
273325c84fb1SHans Verkuil
273425c84fb1SHans Verkuil for (i = 0; i < ADV7842_MAX_ADDRS; i++) {
273525c84fb1SHans Verkuil bool is_valid = state->cec_valid_addrs & (1 << i);
273625c84fb1SHans Verkuil
273725c84fb1SHans Verkuil if (is_valid)
273825c84fb1SHans Verkuil v4l2_info(sd, "CEC Logical Address: 0x%x\n",
273925c84fb1SHans Verkuil state->cec_addr[i]);
274025c84fb1SHans Verkuil }
274125c84fb1SHans Verkuil }
2742a89bcd4cSHans Verkuil
2743a89bcd4cSHans Verkuil v4l2_info(sd, "-----Signal status-----\n");
2744a89bcd4cSHans Verkuil if (state->hdmi_port_a) {
2745a89bcd4cSHans Verkuil v4l2_info(sd, "Cable detected (+5V power): %s\n",
2746a89bcd4cSHans Verkuil io_read(sd, 0x6f) & 0x02 ? "true" : "false");
2747a89bcd4cSHans Verkuil v4l2_info(sd, "TMDS signal detected: %s\n",
2748a89bcd4cSHans Verkuil (io_read(sd, 0x6a) & 0x02) ? "true" : "false");
2749a89bcd4cSHans Verkuil v4l2_info(sd, "TMDS signal locked: %s\n",
2750a89bcd4cSHans Verkuil (io_read(sd, 0x6a) & 0x20) ? "true" : "false");
2751a89bcd4cSHans Verkuil } else {
2752a89bcd4cSHans Verkuil v4l2_info(sd, "Cable detected (+5V power):%s\n",
2753a89bcd4cSHans Verkuil io_read(sd, 0x6f) & 0x01 ? "true" : "false");
2754a89bcd4cSHans Verkuil v4l2_info(sd, "TMDS signal detected: %s\n",
2755a89bcd4cSHans Verkuil (io_read(sd, 0x6a) & 0x01) ? "true" : "false");
2756a89bcd4cSHans Verkuil v4l2_info(sd, "TMDS signal locked: %s\n",
2757a89bcd4cSHans Verkuil (io_read(sd, 0x6a) & 0x10) ? "true" : "false");
2758a89bcd4cSHans Verkuil }
2759a89bcd4cSHans Verkuil v4l2_info(sd, "CP free run: %s\n",
2760a89bcd4cSHans Verkuil (!!(cp_read(sd, 0xff) & 0x10) ? "on" : "off"));
2761a89bcd4cSHans Verkuil v4l2_info(sd, "Prim-mode = 0x%x, video std = 0x%x, v_freq = 0x%x\n",
2762a89bcd4cSHans Verkuil io_read(sd, 0x01) & 0x0f, io_read(sd, 0x00) & 0x3f,
2763a89bcd4cSHans Verkuil (io_read(sd, 0x01) & 0x70) >> 4);
2764a89bcd4cSHans Verkuil
2765a89bcd4cSHans Verkuil v4l2_info(sd, "-----Video Timings-----\n");
2766a89bcd4cSHans Verkuil if (no_cp_signal(sd)) {
2767a89bcd4cSHans Verkuil v4l2_info(sd, "STDI: not locked\n");
2768a89bcd4cSHans Verkuil } else {
276928a769f1SHans Verkuil u32 bl = ((cp_read(sd, 0xb1) & 0x3f) << 8) | cp_read(sd, 0xb2);
277028a769f1SHans Verkuil u32 lcf = ((cp_read(sd, 0xb3) & 0x7) << 8) | cp_read(sd, 0xb4);
277128a769f1SHans Verkuil u32 lcvs = cp_read(sd, 0xb3) >> 3;
277228a769f1SHans Verkuil u32 fcl = ((cp_read(sd, 0xb8) & 0x1f) << 8) | cp_read(sd, 0xb9);
2773a89bcd4cSHans Verkuil char hs_pol = ((cp_read(sd, 0xb5) & 0x10) ?
2774a89bcd4cSHans Verkuil ((cp_read(sd, 0xb5) & 0x08) ? '+' : '-') : 'x');
2775a89bcd4cSHans Verkuil char vs_pol = ((cp_read(sd, 0xb5) & 0x40) ?
2776a89bcd4cSHans Verkuil ((cp_read(sd, 0xb5) & 0x20) ? '+' : '-') : 'x');
2777a89bcd4cSHans Verkuil v4l2_info(sd,
2778a89bcd4cSHans Verkuil "STDI: lcf (frame height - 1) = %d, bl = %d, lcvs (vsync) = %d, fcl = %d, %s, %chsync, %cvsync\n",
2779a89bcd4cSHans Verkuil lcf, bl, lcvs, fcl,
2780a89bcd4cSHans Verkuil (cp_read(sd, 0xb1) & 0x40) ?
2781a89bcd4cSHans Verkuil "interlaced" : "progressive",
2782a89bcd4cSHans Verkuil hs_pol, vs_pol);
2783a89bcd4cSHans Verkuil }
2784a89bcd4cSHans Verkuil if (adv7842_query_dv_timings(sd, &timings))
2785a89bcd4cSHans Verkuil v4l2_info(sd, "No video detected\n");
2786a89bcd4cSHans Verkuil else
2787a89bcd4cSHans Verkuil v4l2_print_dv_timings(sd->name, "Detected format: ",
2788a89bcd4cSHans Verkuil &timings, true);
2789a89bcd4cSHans Verkuil v4l2_print_dv_timings(sd->name, "Configured format: ",
2790a89bcd4cSHans Verkuil &state->timings, true);
2791a89bcd4cSHans Verkuil
2792a89bcd4cSHans Verkuil if (no_cp_signal(sd))
2793a89bcd4cSHans Verkuil return 0;
2794a89bcd4cSHans Verkuil
2795a89bcd4cSHans Verkuil v4l2_info(sd, "-----Color space-----\n");
2796a89bcd4cSHans Verkuil v4l2_info(sd, "RGB quantization range ctrl: %s\n",
2797a89bcd4cSHans Verkuil rgb_quantization_range_txt[state->rgb_quantization_range]);
2798a89bcd4cSHans Verkuil v4l2_info(sd, "Input color space: %s\n",
2799a89bcd4cSHans Verkuil input_color_space_txt[reg_io_0x02 >> 4]);
2800fd74246dSHans Verkuil v4l2_info(sd, "Output color space: %s %s, alt-gamma %s\n",
2801a89bcd4cSHans Verkuil (reg_io_0x02 & 0x02) ? "RGB" : "YCbCr",
2802fd74246dSHans Verkuil (((reg_io_0x02 >> 2) & 0x01) ^ (reg_io_0x02 & 0x01)) ?
2803fd74246dSHans Verkuil "(16-235)" : "(0-255)",
2804fd74246dSHans Verkuil (reg_io_0x02 & 0x08) ? "enabled" : "disabled");
2805a89bcd4cSHans Verkuil v4l2_info(sd, "Color space conversion: %s\n",
2806a89bcd4cSHans Verkuil csc_coeff_sel_rb[cp_read(sd, 0xf4) >> 4]);
2807a89bcd4cSHans Verkuil
2808a89bcd4cSHans Verkuil if (!is_digital_input(sd))
2809a89bcd4cSHans Verkuil return 0;
2810a89bcd4cSHans Verkuil
2811a89bcd4cSHans Verkuil v4l2_info(sd, "-----%s status-----\n", is_hdmi(sd) ? "HDMI" : "DVI-D");
2812a89bcd4cSHans Verkuil v4l2_info(sd, "HDCP encrypted content: %s\n",
2813a89bcd4cSHans Verkuil (hdmi_read(sd, 0x05) & 0x40) ? "true" : "false");
2814a89bcd4cSHans Verkuil v4l2_info(sd, "HDCP keys read: %s%s\n",
2815a89bcd4cSHans Verkuil (hdmi_read(sd, 0x04) & 0x20) ? "yes" : "no",
2816a89bcd4cSHans Verkuil (hdmi_read(sd, 0x04) & 0x10) ? "ERROR" : "");
2817a89bcd4cSHans Verkuil if (!is_hdmi(sd))
2818a89bcd4cSHans Verkuil return 0;
2819a89bcd4cSHans Verkuil
2820a89bcd4cSHans Verkuil v4l2_info(sd, "Audio: pll %s, samples %s, %s\n",
2821a89bcd4cSHans Verkuil audio_pll_locked ? "locked" : "not locked",
2822a89bcd4cSHans Verkuil audio_sample_packet_detect ? "detected" : "not detected",
2823a89bcd4cSHans Verkuil audio_mute ? "muted" : "enabled");
2824a89bcd4cSHans Verkuil if (audio_pll_locked && audio_sample_packet_detect) {
2825a89bcd4cSHans Verkuil v4l2_info(sd, "Audio format: %s\n",
2826a89bcd4cSHans Verkuil (hdmi_read(sd, 0x07) & 0x40) ? "multi-channel" : "stereo");
2827a89bcd4cSHans Verkuil }
2828a89bcd4cSHans Verkuil v4l2_info(sd, "Audio CTS: %u\n", (hdmi_read(sd, 0x5b) << 12) +
2829a89bcd4cSHans Verkuil (hdmi_read(sd, 0x5c) << 8) +
2830a89bcd4cSHans Verkuil (hdmi_read(sd, 0x5d) & 0xf0));
2831a89bcd4cSHans Verkuil v4l2_info(sd, "Audio N: %u\n", ((hdmi_read(sd, 0x5d) & 0x0f) << 16) +
2832a89bcd4cSHans Verkuil (hdmi_read(sd, 0x5e) << 8) +
2833a89bcd4cSHans Verkuil hdmi_read(sd, 0x5f));
2834a89bcd4cSHans Verkuil v4l2_info(sd, "AV Mute: %s\n",
2835a89bcd4cSHans Verkuil (hdmi_read(sd, 0x04) & 0x40) ? "on" : "off");
2836a89bcd4cSHans Verkuil v4l2_info(sd, "Deep color mode: %s\n",
2837a89bcd4cSHans Verkuil deep_color_mode_txt[hdmi_read(sd, 0x0b) >> 6]);
2838a89bcd4cSHans Verkuil
283909f90c53SMartin Bugge adv7842_log_infoframes(sd);
284009f90c53SMartin Bugge
2841a89bcd4cSHans Verkuil return 0;
2842a89bcd4cSHans Verkuil }
2843a89bcd4cSHans Verkuil
adv7842_log_status(struct v4l2_subdev * sd)2844a89bcd4cSHans Verkuil static int adv7842_log_status(struct v4l2_subdev *sd)
2845a89bcd4cSHans Verkuil {
2846a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2847a89bcd4cSHans Verkuil
2848a89bcd4cSHans Verkuil if (state->mode == ADV7842_MODE_SDP)
2849a89bcd4cSHans Verkuil return adv7842_sdp_log_status(sd);
2850a89bcd4cSHans Verkuil return adv7842_cp_log_status(sd);
2851a89bcd4cSHans Verkuil }
2852a89bcd4cSHans Verkuil
adv7842_querystd(struct v4l2_subdev * sd,v4l2_std_id * std)2853a89bcd4cSHans Verkuil static int adv7842_querystd(struct v4l2_subdev *sd, v4l2_std_id *std)
2854a89bcd4cSHans Verkuil {
2855a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2856a89bcd4cSHans Verkuil
2857a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2858a89bcd4cSHans Verkuil
2859a89bcd4cSHans Verkuil if (state->mode != ADV7842_MODE_SDP)
2860a89bcd4cSHans Verkuil return -ENODATA;
2861a89bcd4cSHans Verkuil
2862a89bcd4cSHans Verkuil if (!(sdp_read(sd, 0x5A) & 0x01)) {
2863a89bcd4cSHans Verkuil *std = 0;
2864a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s: no valid signal\n", __func__);
2865a89bcd4cSHans Verkuil return 0;
2866a89bcd4cSHans Verkuil }
2867a89bcd4cSHans Verkuil
2868a89bcd4cSHans Verkuil switch (sdp_read(sd, 0x52) & 0x0f) {
2869a89bcd4cSHans Verkuil case 0:
2870a89bcd4cSHans Verkuil /* NTSC-M/J */
2871a89bcd4cSHans Verkuil *std &= V4L2_STD_NTSC;
2872a89bcd4cSHans Verkuil break;
2873a89bcd4cSHans Verkuil case 2:
2874a89bcd4cSHans Verkuil /* NTSC-443 */
2875a89bcd4cSHans Verkuil *std &= V4L2_STD_NTSC_443;
2876a89bcd4cSHans Verkuil break;
2877a89bcd4cSHans Verkuil case 3:
2878a89bcd4cSHans Verkuil /* 60HzSECAM */
2879a89bcd4cSHans Verkuil *std &= V4L2_STD_SECAM;
2880a89bcd4cSHans Verkuil break;
2881a89bcd4cSHans Verkuil case 4:
2882a89bcd4cSHans Verkuil /* PAL-M */
2883a89bcd4cSHans Verkuil *std &= V4L2_STD_PAL_M;
2884a89bcd4cSHans Verkuil break;
2885a89bcd4cSHans Verkuil case 6:
2886a89bcd4cSHans Verkuil /* PAL-60 */
2887a89bcd4cSHans Verkuil *std &= V4L2_STD_PAL_60;
2888a89bcd4cSHans Verkuil break;
2889a89bcd4cSHans Verkuil case 0xc:
2890a89bcd4cSHans Verkuil /* PAL-CombN */
2891a89bcd4cSHans Verkuil *std &= V4L2_STD_PAL_Nc;
2892a89bcd4cSHans Verkuil break;
2893a89bcd4cSHans Verkuil case 0xe:
2894a89bcd4cSHans Verkuil /* PAL-BGHID */
2895a89bcd4cSHans Verkuil *std &= V4L2_STD_PAL;
2896a89bcd4cSHans Verkuil break;
2897a89bcd4cSHans Verkuil case 0xf:
2898a89bcd4cSHans Verkuil /* SECAM */
2899a89bcd4cSHans Verkuil *std &= V4L2_STD_SECAM;
2900a89bcd4cSHans Verkuil break;
2901a89bcd4cSHans Verkuil default:
2902a89bcd4cSHans Verkuil *std &= V4L2_STD_ALL;
2903a89bcd4cSHans Verkuil break;
2904a89bcd4cSHans Verkuil }
2905a89bcd4cSHans Verkuil return 0;
2906a89bcd4cSHans Verkuil }
2907a89bcd4cSHans Verkuil
adv7842_s_sdp_io(struct v4l2_subdev * sd,struct adv7842_sdp_io_sync_adjustment * s)29083c4da74fSMartin Bugge static void adv7842_s_sdp_io(struct v4l2_subdev *sd, struct adv7842_sdp_io_sync_adjustment *s)
29093c4da74fSMartin Bugge {
29103c4da74fSMartin Bugge if (s && s->adjust) {
29113c4da74fSMartin Bugge sdp_io_write(sd, 0x94, (s->hs_beg >> 8) & 0xf);
29123c4da74fSMartin Bugge sdp_io_write(sd, 0x95, s->hs_beg & 0xff);
29133c4da74fSMartin Bugge sdp_io_write(sd, 0x96, (s->hs_width >> 8) & 0xf);
29143c4da74fSMartin Bugge sdp_io_write(sd, 0x97, s->hs_width & 0xff);
29153c4da74fSMartin Bugge sdp_io_write(sd, 0x98, (s->de_beg >> 8) & 0xf);
29163c4da74fSMartin Bugge sdp_io_write(sd, 0x99, s->de_beg & 0xff);
29173c4da74fSMartin Bugge sdp_io_write(sd, 0x9a, (s->de_end >> 8) & 0xf);
29183c4da74fSMartin Bugge sdp_io_write(sd, 0x9b, s->de_end & 0xff);
291915058aacSMartin Bugge sdp_io_write(sd, 0xa8, s->vs_beg_o);
292015058aacSMartin Bugge sdp_io_write(sd, 0xa9, s->vs_beg_e);
292115058aacSMartin Bugge sdp_io_write(sd, 0xaa, s->vs_end_o);
292215058aacSMartin Bugge sdp_io_write(sd, 0xab, s->vs_end_e);
29233c4da74fSMartin Bugge sdp_io_write(sd, 0xac, s->de_v_beg_o);
29243c4da74fSMartin Bugge sdp_io_write(sd, 0xad, s->de_v_beg_e);
29253c4da74fSMartin Bugge sdp_io_write(sd, 0xae, s->de_v_end_o);
29263c4da74fSMartin Bugge sdp_io_write(sd, 0xaf, s->de_v_end_e);
29273c4da74fSMartin Bugge } else {
29283c4da74fSMartin Bugge /* set to default */
29293c4da74fSMartin Bugge sdp_io_write(sd, 0x94, 0x00);
29303c4da74fSMartin Bugge sdp_io_write(sd, 0x95, 0x00);
29313c4da74fSMartin Bugge sdp_io_write(sd, 0x96, 0x00);
29323c4da74fSMartin Bugge sdp_io_write(sd, 0x97, 0x20);
29333c4da74fSMartin Bugge sdp_io_write(sd, 0x98, 0x00);
29343c4da74fSMartin Bugge sdp_io_write(sd, 0x99, 0x00);
29353c4da74fSMartin Bugge sdp_io_write(sd, 0x9a, 0x00);
29363c4da74fSMartin Bugge sdp_io_write(sd, 0x9b, 0x00);
293715058aacSMartin Bugge sdp_io_write(sd, 0xa8, 0x04);
293815058aacSMartin Bugge sdp_io_write(sd, 0xa9, 0x04);
293915058aacSMartin Bugge sdp_io_write(sd, 0xaa, 0x04);
294015058aacSMartin Bugge sdp_io_write(sd, 0xab, 0x04);
29413c4da74fSMartin Bugge sdp_io_write(sd, 0xac, 0x04);
29423c4da74fSMartin Bugge sdp_io_write(sd, 0xad, 0x04);
29433c4da74fSMartin Bugge sdp_io_write(sd, 0xae, 0x04);
29443c4da74fSMartin Bugge sdp_io_write(sd, 0xaf, 0x04);
29453c4da74fSMartin Bugge }
29463c4da74fSMartin Bugge }
29473c4da74fSMartin Bugge
adv7842_s_std(struct v4l2_subdev * sd,v4l2_std_id norm)2948a89bcd4cSHans Verkuil static int adv7842_s_std(struct v4l2_subdev *sd, v4l2_std_id norm)
2949a89bcd4cSHans Verkuil {
2950a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
29513c4da74fSMartin Bugge struct adv7842_platform_data *pdata = &state->pdata;
2952a89bcd4cSHans Verkuil
2953a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2954a89bcd4cSHans Verkuil
2955a89bcd4cSHans Verkuil if (state->mode != ADV7842_MODE_SDP)
2956a89bcd4cSHans Verkuil return -ENODATA;
2957a89bcd4cSHans Verkuil
29583c4da74fSMartin Bugge if (norm & V4L2_STD_625_50)
29593c4da74fSMartin Bugge adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_625);
29603c4da74fSMartin Bugge else if (norm & V4L2_STD_525_60)
29613c4da74fSMartin Bugge adv7842_s_sdp_io(sd, &pdata->sdp_io_sync_525);
29623c4da74fSMartin Bugge else
29633c4da74fSMartin Bugge adv7842_s_sdp_io(sd, NULL);
29643c4da74fSMartin Bugge
2965a89bcd4cSHans Verkuil if (norm & V4L2_STD_ALL) {
2966a89bcd4cSHans Verkuil state->norm = norm;
2967a89bcd4cSHans Verkuil return 0;
2968a89bcd4cSHans Verkuil }
2969a89bcd4cSHans Verkuil return -EINVAL;
2970a89bcd4cSHans Verkuil }
2971a89bcd4cSHans Verkuil
adv7842_g_std(struct v4l2_subdev * sd,v4l2_std_id * norm)2972a89bcd4cSHans Verkuil static int adv7842_g_std(struct v4l2_subdev *sd, v4l2_std_id *norm)
2973a89bcd4cSHans Verkuil {
2974a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
2975a89bcd4cSHans Verkuil
2976a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd, "%s:\n", __func__);
2977a89bcd4cSHans Verkuil
2978a89bcd4cSHans Verkuil if (state->mode != ADV7842_MODE_SDP)
2979a89bcd4cSHans Verkuil return -ENODATA;
2980a89bcd4cSHans Verkuil
2981a89bcd4cSHans Verkuil *norm = state->norm;
2982a89bcd4cSHans Verkuil return 0;
2983a89bcd4cSHans Verkuil }
2984a89bcd4cSHans Verkuil
2985a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
2986a89bcd4cSHans Verkuil
adv7842_core_init(struct v4l2_subdev * sd)298769e9ba6fSHans Verkuil static int adv7842_core_init(struct v4l2_subdev *sd)
2988a89bcd4cSHans Verkuil {
298969e9ba6fSHans Verkuil struct adv7842_state *state = to_state(sd);
299069e9ba6fSHans Verkuil struct adv7842_platform_data *pdata = &state->pdata;
2991a89bcd4cSHans Verkuil hdmi_write(sd, 0x48,
2992a89bcd4cSHans Verkuil (pdata->disable_pwrdnb ? 0x80 : 0) |
2993a89bcd4cSHans Verkuil (pdata->disable_cable_det_rst ? 0x40 : 0));
2994a89bcd4cSHans Verkuil
2995a89bcd4cSHans Verkuil disable_input(sd);
2996a89bcd4cSHans Verkuil
29972ff0f16dSMartin Bugge /*
29982ff0f16dSMartin Bugge * Disable I2C access to internal EDID ram from HDMI DDC ports
29992ff0f16dSMartin Bugge * Disable auto edid enable when leaving powerdown mode
30002ff0f16dSMartin Bugge */
30012ff0f16dSMartin Bugge rep_write_and_or(sd, 0x77, 0xd3, 0x20);
30022ff0f16dSMartin Bugge
3003a89bcd4cSHans Verkuil /* power */
3004a89bcd4cSHans Verkuil io_write(sd, 0x0c, 0x42); /* Power up part and power down VDP */
3005a89bcd4cSHans Verkuil io_write(sd, 0x15, 0x80); /* Power up pads */
3006a89bcd4cSHans Verkuil
3007a89bcd4cSHans Verkuil /* video format */
3008fd74246dSHans Verkuil io_write(sd, 0x02, 0xf0 | pdata->alt_gamma << 3);
3009a89bcd4cSHans Verkuil io_write_and_or(sd, 0x05, 0xf0, pdata->blank_data << 3 |
3010a89bcd4cSHans Verkuil pdata->insert_av_codes << 2 |
3011f888ae7eSHans Verkuil pdata->replicate_av_codes << 1);
3012f888ae7eSHans Verkuil adv7842_setup_format(state);
3013a89bcd4cSHans Verkuil
30145b64b205SMats Randgaard /* HDMI audio */
30155b64b205SMats Randgaard hdmi_write_and_or(sd, 0x1a, 0xf1, 0x08); /* Wait 1 s before unmute */
30165b64b205SMats Randgaard
3017a89bcd4cSHans Verkuil /* Drive strength */
30187f95c904SHans Verkuil io_write_and_or(sd, 0x14, 0xc0,
30197f95c904SHans Verkuil pdata->dr_str_data << 4 |
30207f95c904SHans Verkuil pdata->dr_str_clk << 2 |
30217f95c904SHans Verkuil pdata->dr_str_sync);
3022a89bcd4cSHans Verkuil
3023a89bcd4cSHans Verkuil /* HDMI free run */
3024f0ec1742SMartin Bugge cp_write_and_or(sd, 0xba, 0xfc, pdata->hdmi_free_run_enable |
3025f0ec1742SMartin Bugge (pdata->hdmi_free_run_mode << 1));
3026f0ec1742SMartin Bugge
3027f0ec1742SMartin Bugge /* SPD free run */
3028f0ec1742SMartin Bugge sdp_write_and_or(sd, 0xdd, 0xf0, pdata->sdp_free_run_force |
3029f0ec1742SMartin Bugge (pdata->sdp_free_run_cbar_en << 1) |
3030f0ec1742SMartin Bugge (pdata->sdp_free_run_man_col_en << 2) |
303157f0547fSMartin Bugge (pdata->sdp_free_run_auto << 3));
3032a89bcd4cSHans Verkuil
3033a89bcd4cSHans Verkuil /* TODO from platform data */
3034a89bcd4cSHans Verkuil cp_write(sd, 0x69, 0x14); /* Enable CP CSC */
3035a89bcd4cSHans Verkuil io_write(sd, 0x06, 0xa6); /* positive VS and HS and DE */
3036a89bcd4cSHans Verkuil cp_write(sd, 0xf3, 0xdc); /* Low threshold to enter/exit free run mode */
3037a89bcd4cSHans Verkuil afe_write(sd, 0xb5, 0x01); /* Setting MCLK to 256Fs */
3038a89bcd4cSHans Verkuil
3039a89bcd4cSHans Verkuil afe_write(sd, 0x02, pdata->ain_sel); /* Select analog input muxing mode */
3040a89bcd4cSHans Verkuil io_write_and_or(sd, 0x30, ~(1 << 4), pdata->output_bus_lsb_to_msb << 4);
3041a89bcd4cSHans Verkuil
3042a89bcd4cSHans Verkuil sdp_csc_coeff(sd, &pdata->sdp_csc_coeff);
3043a89bcd4cSHans Verkuil
3044a89bcd4cSHans Verkuil /* todo, improve settings for sdram */
3045a89bcd4cSHans Verkuil if (pdata->sd_ram_size >= 128) {
3046a89bcd4cSHans Verkuil sdp_write(sd, 0x12, 0x0d); /* Frame TBC,3D comb enabled */
3047a89bcd4cSHans Verkuil if (pdata->sd_ram_ddr) {
3048a89bcd4cSHans Verkuil /* SDP setup for the AD eval board */
3049a89bcd4cSHans Verkuil sdp_io_write(sd, 0x6f, 0x00); /* DDR mode */
3050a89bcd4cSHans Verkuil sdp_io_write(sd, 0x75, 0x0a); /* 128 MB memory size */
3051a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3052a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3053a89bcd4cSHans Verkuil sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3054a89bcd4cSHans Verkuil } else {
3055a89bcd4cSHans Verkuil sdp_io_write(sd, 0x75, 0x0a); /* 64 MB memory size ?*/
3056a89bcd4cSHans Verkuil sdp_io_write(sd, 0x74, 0x00); /* must be zero for sdr sdram */
3057a89bcd4cSHans Verkuil sdp_io_write(sd, 0x79, 0x33); /* CAS latency to 3,
3058a89bcd4cSHans Verkuil depends on memory */
3059a89bcd4cSHans Verkuil sdp_io_write(sd, 0x6f, 0x01); /* SDR mode */
3060a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7a, 0xa5); /* Timing Adjustment */
3061a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7b, 0x8f); /* Timing Adjustment */
3062a89bcd4cSHans Verkuil sdp_io_write(sd, 0x60, 0x01); /* SDRAM reset */
3063a89bcd4cSHans Verkuil }
3064a89bcd4cSHans Verkuil } else {
3065a89bcd4cSHans Verkuil /*
3066a89bcd4cSHans Verkuil * Manual UG-214, rev 0 is bit confusing on this bit
3067a89bcd4cSHans Verkuil * but a '1' disables any signal if the Ram is active.
3068a89bcd4cSHans Verkuil */
3069a89bcd4cSHans Verkuil sdp_io_write(sd, 0x29, 0x10); /* Tristate memory interface */
3070a89bcd4cSHans Verkuil }
3071a89bcd4cSHans Verkuil
3072a89bcd4cSHans Verkuil select_input(sd, pdata->vid_std_select);
3073a89bcd4cSHans Verkuil
3074a89bcd4cSHans Verkuil enable_input(sd);
3075a89bcd4cSHans Verkuil
3076ce2d2b2dSMartin Bugge if (pdata->hpa_auto) {
3077ce2d2b2dSMartin Bugge /* HPA auto, HPA 0.5s after Edid set and Cable detect */
3078ce2d2b2dSMartin Bugge hdmi_write(sd, 0x69, 0x5c);
3079ce2d2b2dSMartin Bugge } else {
3080ce2d2b2dSMartin Bugge /* HPA manual */
3081ce2d2b2dSMartin Bugge hdmi_write(sd, 0x69, 0xa3);
3082a89bcd4cSHans Verkuil /* HPA disable on port A and B */
3083a89bcd4cSHans Verkuil io_write_and_or(sd, 0x20, 0xcf, 0x00);
3084ce2d2b2dSMartin Bugge }
3085a89bcd4cSHans Verkuil
3086a89bcd4cSHans Verkuil /* LLC */
3087fe808f3cSHans Verkuil io_write(sd, 0x19, 0x80 | pdata->llc_dll_phase);
3088a89bcd4cSHans Verkuil io_write(sd, 0x33, 0x40);
3089a89bcd4cSHans Verkuil
3090a89bcd4cSHans Verkuil /* interrupts */
3091c9f1f271SMartin Bugge io_write(sd, 0x40, 0xf2); /* Configure INT1 */
3092a89bcd4cSHans Verkuil
3093a89bcd4cSHans Verkuil adv7842_irq_enable(sd, true);
3094a89bcd4cSHans Verkuil
3095a89bcd4cSHans Verkuil return v4l2_ctrl_handler_setup(sd->ctrl_handler);
3096a89bcd4cSHans Verkuil }
3097a89bcd4cSHans Verkuil
3098a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
3099a89bcd4cSHans Verkuil
adv7842_ddr_ram_test(struct v4l2_subdev * sd)3100a89bcd4cSHans Verkuil static int adv7842_ddr_ram_test(struct v4l2_subdev *sd)
3101a89bcd4cSHans Verkuil {
3102a89bcd4cSHans Verkuil /*
3103a89bcd4cSHans Verkuil * From ADV784x external Memory test.pdf
3104a89bcd4cSHans Verkuil *
3105a89bcd4cSHans Verkuil * Reset must just been performed before running test.
3106a89bcd4cSHans Verkuil * Recommended to reset after test.
3107a89bcd4cSHans Verkuil */
3108a89bcd4cSHans Verkuil int i;
3109a89bcd4cSHans Verkuil int pass = 0;
3110a89bcd4cSHans Verkuil int fail = 0;
3111a89bcd4cSHans Verkuil int complete = 0;
3112a89bcd4cSHans Verkuil
3113a89bcd4cSHans Verkuil io_write(sd, 0x00, 0x01); /* Program SDP 4x1 */
3114a89bcd4cSHans Verkuil io_write(sd, 0x01, 0x00); /* Program SDP mode */
3115f8a7647dSMauro Carvalho Chehab afe_write(sd, 0x80, 0x92); /* SDP Recommended Write */
3116f8a7647dSMauro Carvalho Chehab afe_write(sd, 0x9B, 0x01); /* SDP Recommended Write ADV7844ES1 */
3117f8a7647dSMauro Carvalho Chehab afe_write(sd, 0x9C, 0x60); /* SDP Recommended Write ADV7844ES1 */
3118f8a7647dSMauro Carvalho Chehab afe_write(sd, 0x9E, 0x02); /* SDP Recommended Write ADV7844ES1 */
3119f8a7647dSMauro Carvalho Chehab afe_write(sd, 0xA0, 0x0B); /* SDP Recommended Write ADV7844ES1 */
3120a89bcd4cSHans Verkuil afe_write(sd, 0xC3, 0x02); /* Memory BIST Initialisation */
3121a89bcd4cSHans Verkuil io_write(sd, 0x0C, 0x40); /* Power up ADV7844 */
3122a89bcd4cSHans Verkuil io_write(sd, 0x15, 0xBA); /* Enable outputs */
3123a89bcd4cSHans Verkuil sdp_write(sd, 0x12, 0x00); /* Disable 3D comb, Frame TBC & 3DNR */
3124a89bcd4cSHans Verkuil io_write(sd, 0xFF, 0x04); /* Reset memory controller */
3125a89bcd4cSHans Verkuil
31262b5c5798SJia-Ju Bai usleep_range(5000, 6000);
3127a89bcd4cSHans Verkuil
3128a89bcd4cSHans Verkuil sdp_write(sd, 0x12, 0x00); /* Disable 3D Comb, Frame TBC & 3DNR */
3129a89bcd4cSHans Verkuil sdp_io_write(sd, 0x2A, 0x01); /* Memory BIST Initialisation */
3130a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7c, 0x19); /* Memory BIST Initialisation */
3131a89bcd4cSHans Verkuil sdp_io_write(sd, 0x80, 0x87); /* Memory BIST Initialisation */
3132a89bcd4cSHans Verkuil sdp_io_write(sd, 0x81, 0x4a); /* Memory BIST Initialisation */
3133a89bcd4cSHans Verkuil sdp_io_write(sd, 0x82, 0x2c); /* Memory BIST Initialisation */
3134a89bcd4cSHans Verkuil sdp_io_write(sd, 0x83, 0x0e); /* Memory BIST Initialisation */
3135a89bcd4cSHans Verkuil sdp_io_write(sd, 0x84, 0x94); /* Memory BIST Initialisation */
3136a89bcd4cSHans Verkuil sdp_io_write(sd, 0x85, 0x62); /* Memory BIST Initialisation */
3137a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7d, 0x00); /* Memory BIST Initialisation */
3138a89bcd4cSHans Verkuil sdp_io_write(sd, 0x7e, 0x1a); /* Memory BIST Initialisation */
3139a89bcd4cSHans Verkuil
31402b5c5798SJia-Ju Bai usleep_range(5000, 6000);
3141a89bcd4cSHans Verkuil
3142a89bcd4cSHans Verkuil sdp_io_write(sd, 0xd9, 0xd5); /* Enable BIST Test */
3143a89bcd4cSHans Verkuil sdp_write(sd, 0x12, 0x05); /* Enable FRAME TBC & 3D COMB */
3144a89bcd4cSHans Verkuil
31452b5c5798SJia-Ju Bai msleep(20);
3146a89bcd4cSHans Verkuil
3147a89bcd4cSHans Verkuil for (i = 0; i < 10; i++) {
3148a89bcd4cSHans Verkuil u8 result = sdp_io_read(sd, 0xdb);
3149a89bcd4cSHans Verkuil if (result & 0x10) {
3150a89bcd4cSHans Verkuil complete++;
3151a89bcd4cSHans Verkuil if (result & 0x20)
3152a89bcd4cSHans Verkuil fail++;
3153a89bcd4cSHans Verkuil else
3154a89bcd4cSHans Verkuil pass++;
3155a89bcd4cSHans Verkuil }
31562b5c5798SJia-Ju Bai msleep(20);
3157a89bcd4cSHans Verkuil }
3158a89bcd4cSHans Verkuil
3159a89bcd4cSHans Verkuil v4l2_dbg(1, debug, sd,
3160a89bcd4cSHans Verkuil "Ram Test: completed %d of %d: pass %d, fail %d\n",
3161a89bcd4cSHans Verkuil complete, i, pass, fail);
3162a89bcd4cSHans Verkuil
3163a89bcd4cSHans Verkuil if (!complete || fail)
3164a89bcd4cSHans Verkuil return -EIO;
3165a89bcd4cSHans Verkuil return 0;
3166a89bcd4cSHans Verkuil }
3167a89bcd4cSHans Verkuil
adv7842_rewrite_i2c_addresses(struct v4l2_subdev * sd,struct adv7842_platform_data * pdata)3168a89bcd4cSHans Verkuil static void adv7842_rewrite_i2c_addresses(struct v4l2_subdev *sd,
3169a89bcd4cSHans Verkuil struct adv7842_platform_data *pdata)
3170a89bcd4cSHans Verkuil {
3171a89bcd4cSHans Verkuil io_write(sd, 0xf1, pdata->i2c_sdp << 1);
3172a89bcd4cSHans Verkuil io_write(sd, 0xf2, pdata->i2c_sdp_io << 1);
3173a89bcd4cSHans Verkuil io_write(sd, 0xf3, pdata->i2c_avlink << 1);
3174a89bcd4cSHans Verkuil io_write(sd, 0xf4, pdata->i2c_cec << 1);
3175a89bcd4cSHans Verkuil io_write(sd, 0xf5, pdata->i2c_infoframe << 1);
3176a89bcd4cSHans Verkuil
3177a89bcd4cSHans Verkuil io_write(sd, 0xf8, pdata->i2c_afe << 1);
3178a89bcd4cSHans Verkuil io_write(sd, 0xf9, pdata->i2c_repeater << 1);
3179a89bcd4cSHans Verkuil io_write(sd, 0xfa, pdata->i2c_edid << 1);
3180a89bcd4cSHans Verkuil io_write(sd, 0xfb, pdata->i2c_hdmi << 1);
3181a89bcd4cSHans Verkuil
3182a89bcd4cSHans Verkuil io_write(sd, 0xfd, pdata->i2c_cp << 1);
3183a89bcd4cSHans Verkuil io_write(sd, 0xfe, pdata->i2c_vdp << 1);
3184a89bcd4cSHans Verkuil }
3185a89bcd4cSHans Verkuil
adv7842_command_ram_test(struct v4l2_subdev * sd)3186a89bcd4cSHans Verkuil static int adv7842_command_ram_test(struct v4l2_subdev *sd)
3187a89bcd4cSHans Verkuil {
3188a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
3189a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
3190a89bcd4cSHans Verkuil struct adv7842_platform_data *pdata = client->dev.platform_data;
31911961b720SMartin Bugge struct v4l2_dv_timings timings;
3192a89bcd4cSHans Verkuil int ret = 0;
3193a89bcd4cSHans Verkuil
3194a89bcd4cSHans Verkuil if (!pdata)
3195a89bcd4cSHans Verkuil return -ENODEV;
3196a89bcd4cSHans Verkuil
3197a89bcd4cSHans Verkuil if (!pdata->sd_ram_size || !pdata->sd_ram_ddr) {
3198a89bcd4cSHans Verkuil v4l2_info(sd, "no sdram or no ddr sdram\n");
3199a89bcd4cSHans Verkuil return -EINVAL;
3200a89bcd4cSHans Verkuil }
3201a89bcd4cSHans Verkuil
3202a89bcd4cSHans Verkuil main_reset(sd);
3203a89bcd4cSHans Verkuil
3204a89bcd4cSHans Verkuil adv7842_rewrite_i2c_addresses(sd, pdata);
3205a89bcd4cSHans Verkuil
3206a89bcd4cSHans Verkuil /* run ram test */
3207a89bcd4cSHans Verkuil ret = adv7842_ddr_ram_test(sd);
3208a89bcd4cSHans Verkuil
3209a89bcd4cSHans Verkuil main_reset(sd);
3210a89bcd4cSHans Verkuil
3211a89bcd4cSHans Verkuil adv7842_rewrite_i2c_addresses(sd, pdata);
3212a89bcd4cSHans Verkuil
3213a89bcd4cSHans Verkuil /* and re-init chip and state */
321469e9ba6fSHans Verkuil adv7842_core_init(sd);
3215a89bcd4cSHans Verkuil
3216a89bcd4cSHans Verkuil disable_input(sd);
3217a89bcd4cSHans Verkuil
3218a89bcd4cSHans Verkuil select_input(sd, state->vid_std_select);
3219a89bcd4cSHans Verkuil
3220a89bcd4cSHans Verkuil enable_input(sd);
3221a89bcd4cSHans Verkuil
3222a89bcd4cSHans Verkuil edid_write_vga_segment(sd);
3223fc2e991eSMartin Bugge edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_A);
3224fc2e991eSMartin Bugge edid_write_hdmi_segment(sd, ADV7842_EDID_PORT_B);
3225a89bcd4cSHans Verkuil
32261961b720SMartin Bugge timings = state->timings;
32271961b720SMartin Bugge
32281961b720SMartin Bugge memset(&state->timings, 0, sizeof(struct v4l2_dv_timings));
32291961b720SMartin Bugge
32301961b720SMartin Bugge adv7842_s_dv_timings(sd, &timings);
32311961b720SMartin Bugge
3232a89bcd4cSHans Verkuil return ret;
3233a89bcd4cSHans Verkuil }
3234a89bcd4cSHans Verkuil
adv7842_ioctl(struct v4l2_subdev * sd,unsigned int cmd,void * arg)3235a89bcd4cSHans Verkuil static long adv7842_ioctl(struct v4l2_subdev *sd, unsigned int cmd, void *arg)
3236a89bcd4cSHans Verkuil {
3237a89bcd4cSHans Verkuil switch (cmd) {
3238a89bcd4cSHans Verkuil case ADV7842_CMD_RAM_TEST:
3239a89bcd4cSHans Verkuil return adv7842_command_ram_test(sd);
3240a89bcd4cSHans Verkuil }
3241a89bcd4cSHans Verkuil return -ENOTTY;
3242a89bcd4cSHans Verkuil }
3243a89bcd4cSHans Verkuil
adv7842_subscribe_event(struct v4l2_subdev * sd,struct v4l2_fh * fh,struct v4l2_event_subscription * sub)32442cf4090fSLars-Peter Clausen static int adv7842_subscribe_event(struct v4l2_subdev *sd,
32452cf4090fSLars-Peter Clausen struct v4l2_fh *fh,
32462cf4090fSLars-Peter Clausen struct v4l2_event_subscription *sub)
32472cf4090fSLars-Peter Clausen {
32482cf4090fSLars-Peter Clausen switch (sub->type) {
32492cf4090fSLars-Peter Clausen case V4L2_EVENT_SOURCE_CHANGE:
32502cf4090fSLars-Peter Clausen return v4l2_src_change_event_subdev_subscribe(sd, fh, sub);
32512cf4090fSLars-Peter Clausen case V4L2_EVENT_CTRL:
32522cf4090fSLars-Peter Clausen return v4l2_ctrl_subdev_subscribe_event(sd, fh, sub);
32532cf4090fSLars-Peter Clausen default:
32542cf4090fSLars-Peter Clausen return -EINVAL;
32552cf4090fSLars-Peter Clausen }
32562cf4090fSLars-Peter Clausen }
32572cf4090fSLars-Peter Clausen
adv7842_registered(struct v4l2_subdev * sd)325825c84fb1SHans Verkuil static int adv7842_registered(struct v4l2_subdev *sd)
325925c84fb1SHans Verkuil {
326025c84fb1SHans Verkuil struct adv7842_state *state = to_state(sd);
3261f51e8080SHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
326225c84fb1SHans Verkuil int err;
326325c84fb1SHans Verkuil
3264f51e8080SHans Verkuil err = cec_register_adapter(state->cec_adap, &client->dev);
326525c84fb1SHans Verkuil if (err)
326625c84fb1SHans Verkuil cec_delete_adapter(state->cec_adap);
326725c84fb1SHans Verkuil return err;
326825c84fb1SHans Verkuil }
326925c84fb1SHans Verkuil
adv7842_unregistered(struct v4l2_subdev * sd)327025c84fb1SHans Verkuil static void adv7842_unregistered(struct v4l2_subdev *sd)
327125c84fb1SHans Verkuil {
327225c84fb1SHans Verkuil struct adv7842_state *state = to_state(sd);
327325c84fb1SHans Verkuil
327425c84fb1SHans Verkuil cec_unregister_adapter(state->cec_adap);
327525c84fb1SHans Verkuil }
327625c84fb1SHans Verkuil
3277a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
3278a89bcd4cSHans Verkuil
3279a89bcd4cSHans Verkuil static const struct v4l2_ctrl_ops adv7842_ctrl_ops = {
3280a89bcd4cSHans Verkuil .s_ctrl = adv7842_s_ctrl,
3281e8979274SHans Verkuil .g_volatile_ctrl = adv7842_g_volatile_ctrl,
3282a89bcd4cSHans Verkuil };
3283a89bcd4cSHans Verkuil
3284a89bcd4cSHans Verkuil static const struct v4l2_subdev_core_ops adv7842_core_ops = {
3285a89bcd4cSHans Verkuil .log_status = adv7842_log_status,
3286a89bcd4cSHans Verkuil .ioctl = adv7842_ioctl,
3287a89bcd4cSHans Verkuil .interrupt_service_routine = adv7842_isr,
32882cf4090fSLars-Peter Clausen .subscribe_event = adv7842_subscribe_event,
3289aef5159fSLars-Peter Clausen .unsubscribe_event = v4l2_event_subdev_unsubscribe,
3290a89bcd4cSHans Verkuil #ifdef CONFIG_VIDEO_ADV_DEBUG
3291a89bcd4cSHans Verkuil .g_register = adv7842_g_register,
3292a89bcd4cSHans Verkuil .s_register = adv7842_s_register,
3293a89bcd4cSHans Verkuil #endif
3294a89bcd4cSHans Verkuil };
3295a89bcd4cSHans Verkuil
3296a89bcd4cSHans Verkuil static const struct v4l2_subdev_video_ops adv7842_video_ops = {
32978774bed9SLaurent Pinchart .g_std = adv7842_g_std,
32988774bed9SLaurent Pinchart .s_std = adv7842_s_std,
3299a89bcd4cSHans Verkuil .s_routing = adv7842_s_routing,
3300a89bcd4cSHans Verkuil .querystd = adv7842_querystd,
3301a89bcd4cSHans Verkuil .g_input_status = adv7842_g_input_status,
3302a89bcd4cSHans Verkuil .s_dv_timings = adv7842_s_dv_timings,
3303a89bcd4cSHans Verkuil .g_dv_timings = adv7842_g_dv_timings,
3304a89bcd4cSHans Verkuil .query_dv_timings = adv7842_query_dv_timings,
3305a89bcd4cSHans Verkuil };
3306a89bcd4cSHans Verkuil
3307a89bcd4cSHans Verkuil static const struct v4l2_subdev_pad_ops adv7842_pad_ops = {
3308f888ae7eSHans Verkuil .enum_mbus_code = adv7842_enum_mbus_code,
3309f888ae7eSHans Verkuil .get_fmt = adv7842_get_format,
3310f888ae7eSHans Verkuil .set_fmt = adv7842_set_format,
3311245b2b67SMartin Bugge .get_edid = adv7842_get_edid,
3312a89bcd4cSHans Verkuil .set_edid = adv7842_set_edid,
3313c916194cSLaurent Pinchart .enum_dv_timings = adv7842_enum_dv_timings,
3314c916194cSLaurent Pinchart .dv_timings_cap = adv7842_dv_timings_cap,
3315a89bcd4cSHans Verkuil };
3316a89bcd4cSHans Verkuil
3317a89bcd4cSHans Verkuil static const struct v4l2_subdev_ops adv7842_ops = {
3318a89bcd4cSHans Verkuil .core = &adv7842_core_ops,
3319a89bcd4cSHans Verkuil .video = &adv7842_video_ops,
3320a89bcd4cSHans Verkuil .pad = &adv7842_pad_ops,
3321a89bcd4cSHans Verkuil };
3322a89bcd4cSHans Verkuil
332325c84fb1SHans Verkuil static const struct v4l2_subdev_internal_ops adv7842_int_ops = {
332425c84fb1SHans Verkuil .registered = adv7842_registered,
332525c84fb1SHans Verkuil .unregistered = adv7842_unregistered,
332625c84fb1SHans Verkuil };
332725c84fb1SHans Verkuil
3328a89bcd4cSHans Verkuil /* -------------------------- custom ctrls ---------------------------------- */
3329a89bcd4cSHans Verkuil
3330a89bcd4cSHans Verkuil static const struct v4l2_ctrl_config adv7842_ctrl_analog_sampling_phase = {
3331a89bcd4cSHans Verkuil .ops = &adv7842_ctrl_ops,
3332a89bcd4cSHans Verkuil .id = V4L2_CID_ADV_RX_ANALOG_SAMPLING_PHASE,
3333a89bcd4cSHans Verkuil .name = "Analog Sampling Phase",
3334a89bcd4cSHans Verkuil .type = V4L2_CTRL_TYPE_INTEGER,
3335a89bcd4cSHans Verkuil .min = 0,
3336a89bcd4cSHans Verkuil .max = 0x1f,
3337a89bcd4cSHans Verkuil .step = 1,
3338a89bcd4cSHans Verkuil .def = 0,
3339a89bcd4cSHans Verkuil };
3340a89bcd4cSHans Verkuil
3341a89bcd4cSHans Verkuil static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color_manual = {
3342a89bcd4cSHans Verkuil .ops = &adv7842_ctrl_ops,
3343a89bcd4cSHans Verkuil .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR_MANUAL,
3344a89bcd4cSHans Verkuil .name = "Free Running Color, Manual",
3345a89bcd4cSHans Verkuil .type = V4L2_CTRL_TYPE_BOOLEAN,
3346a89bcd4cSHans Verkuil .max = 1,
3347a89bcd4cSHans Verkuil .step = 1,
3348a89bcd4cSHans Verkuil .def = 1,
3349a89bcd4cSHans Verkuil };
3350a89bcd4cSHans Verkuil
3351a89bcd4cSHans Verkuil static const struct v4l2_ctrl_config adv7842_ctrl_free_run_color = {
3352a89bcd4cSHans Verkuil .ops = &adv7842_ctrl_ops,
3353a89bcd4cSHans Verkuil .id = V4L2_CID_ADV_RX_FREE_RUN_COLOR,
3354a89bcd4cSHans Verkuil .name = "Free Running Color",
3355a89bcd4cSHans Verkuil .type = V4L2_CTRL_TYPE_INTEGER,
3356a89bcd4cSHans Verkuil .max = 0xffffff,
3357a89bcd4cSHans Verkuil .step = 0x1,
3358a89bcd4cSHans Verkuil };
3359a89bcd4cSHans Verkuil
3360a89bcd4cSHans Verkuil
adv7842_unregister_clients(struct v4l2_subdev * sd)3361b82e2793SMartin Bugge static void adv7842_unregister_clients(struct v4l2_subdev *sd)
3362a89bcd4cSHans Verkuil {
3363b82e2793SMartin Bugge struct adv7842_state *state = to_state(sd);
3364a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_avlink);
3365a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_cec);
3366a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_infoframe);
3367a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_sdp_io);
3368a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_sdp);
3369a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_afe);
3370a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_repeater);
3371a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_edid);
3372a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_hdmi);
3373a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_cp);
3374a89bcd4cSHans Verkuil i2c_unregister_device(state->i2c_vdp);
3375b82e2793SMartin Bugge
3376b82e2793SMartin Bugge state->i2c_avlink = NULL;
3377b82e2793SMartin Bugge state->i2c_cec = NULL;
3378b82e2793SMartin Bugge state->i2c_infoframe = NULL;
3379b82e2793SMartin Bugge state->i2c_sdp_io = NULL;
3380b82e2793SMartin Bugge state->i2c_sdp = NULL;
3381b82e2793SMartin Bugge state->i2c_afe = NULL;
3382b82e2793SMartin Bugge state->i2c_repeater = NULL;
3383b82e2793SMartin Bugge state->i2c_edid = NULL;
3384b82e2793SMartin Bugge state->i2c_hdmi = NULL;
3385b82e2793SMartin Bugge state->i2c_cp = NULL;
3386b82e2793SMartin Bugge state->i2c_vdp = NULL;
3387a89bcd4cSHans Verkuil }
3388a89bcd4cSHans Verkuil
adv7842_dummy_client(struct v4l2_subdev * sd,const char * desc,u8 addr,u8 io_reg)3389b82e2793SMartin Bugge static struct i2c_client *adv7842_dummy_client(struct v4l2_subdev *sd, const char *desc,
3390a89bcd4cSHans Verkuil u8 addr, u8 io_reg)
3391a89bcd4cSHans Verkuil {
3392a89bcd4cSHans Verkuil struct i2c_client *client = v4l2_get_subdevdata(sd);
3393b82e2793SMartin Bugge struct i2c_client *cp;
3394a89bcd4cSHans Verkuil
3395a89bcd4cSHans Verkuil io_write(sd, io_reg, addr << 1);
3396b82e2793SMartin Bugge
3397b82e2793SMartin Bugge if (addr == 0) {
3398b82e2793SMartin Bugge v4l2_err(sd, "no %s i2c addr configured\n", desc);
3399b82e2793SMartin Bugge return NULL;
3400b82e2793SMartin Bugge }
3401b82e2793SMartin Bugge
340234925d9fSWolfram Sang cp = i2c_new_dummy_device(client->adapter, io_read(sd, io_reg) >> 1);
340334925d9fSWolfram Sang if (IS_ERR(cp)) {
340434925d9fSWolfram Sang v4l2_err(sd, "register %s on i2c addr 0x%x failed with %ld\n",
340534925d9fSWolfram Sang desc, addr, PTR_ERR(cp));
340634925d9fSWolfram Sang cp = NULL;
340734925d9fSWolfram Sang }
3408b82e2793SMartin Bugge
3409b82e2793SMartin Bugge return cp;
3410b82e2793SMartin Bugge }
3411b82e2793SMartin Bugge
adv7842_register_clients(struct v4l2_subdev * sd)3412b82e2793SMartin Bugge static int adv7842_register_clients(struct v4l2_subdev *sd)
3413b82e2793SMartin Bugge {
3414b82e2793SMartin Bugge struct adv7842_state *state = to_state(sd);
3415b82e2793SMartin Bugge struct adv7842_platform_data *pdata = &state->pdata;
3416b82e2793SMartin Bugge
3417b82e2793SMartin Bugge state->i2c_avlink = adv7842_dummy_client(sd, "avlink", pdata->i2c_avlink, 0xf3);
3418b82e2793SMartin Bugge state->i2c_cec = adv7842_dummy_client(sd, "cec", pdata->i2c_cec, 0xf4);
3419b82e2793SMartin Bugge state->i2c_infoframe = adv7842_dummy_client(sd, "infoframe", pdata->i2c_infoframe, 0xf5);
3420b82e2793SMartin Bugge state->i2c_sdp_io = adv7842_dummy_client(sd, "sdp_io", pdata->i2c_sdp_io, 0xf2);
3421b82e2793SMartin Bugge state->i2c_sdp = adv7842_dummy_client(sd, "sdp", pdata->i2c_sdp, 0xf1);
3422b82e2793SMartin Bugge state->i2c_afe = adv7842_dummy_client(sd, "afe", pdata->i2c_afe, 0xf8);
3423b82e2793SMartin Bugge state->i2c_repeater = adv7842_dummy_client(sd, "repeater", pdata->i2c_repeater, 0xf9);
3424b82e2793SMartin Bugge state->i2c_edid = adv7842_dummy_client(sd, "edid", pdata->i2c_edid, 0xfa);
3425b82e2793SMartin Bugge state->i2c_hdmi = adv7842_dummy_client(sd, "hdmi", pdata->i2c_hdmi, 0xfb);
3426b82e2793SMartin Bugge state->i2c_cp = adv7842_dummy_client(sd, "cp", pdata->i2c_cp, 0xfd);
3427b82e2793SMartin Bugge state->i2c_vdp = adv7842_dummy_client(sd, "vdp", pdata->i2c_vdp, 0xfe);
3428b82e2793SMartin Bugge
3429b82e2793SMartin Bugge if (!state->i2c_avlink ||
3430b82e2793SMartin Bugge !state->i2c_cec ||
3431b82e2793SMartin Bugge !state->i2c_infoframe ||
3432b82e2793SMartin Bugge !state->i2c_sdp_io ||
3433b82e2793SMartin Bugge !state->i2c_sdp ||
3434b82e2793SMartin Bugge !state->i2c_afe ||
3435b82e2793SMartin Bugge !state->i2c_repeater ||
3436b82e2793SMartin Bugge !state->i2c_edid ||
3437b82e2793SMartin Bugge !state->i2c_hdmi ||
3438b82e2793SMartin Bugge !state->i2c_cp ||
3439b82e2793SMartin Bugge !state->i2c_vdp)
3440b82e2793SMartin Bugge return -1;
3441b82e2793SMartin Bugge
3442b82e2793SMartin Bugge return 0;
3443a89bcd4cSHans Verkuil }
3444a89bcd4cSHans Verkuil
adv7842_probe(struct i2c_client * client)3445ce409f0eSUwe Kleine-König static int adv7842_probe(struct i2c_client *client)
3446a89bcd4cSHans Verkuil {
3447a89bcd4cSHans Verkuil struct adv7842_state *state;
34480bb4e7abSHans Verkuil static const struct v4l2_dv_timings cea640x480 =
34490bb4e7abSHans Verkuil V4L2_DV_BT_CEA_640X480P59_94;
3450a89bcd4cSHans Verkuil struct adv7842_platform_data *pdata = client->dev.platform_data;
3451a89bcd4cSHans Verkuil struct v4l2_ctrl_handler *hdl;
3452e8979274SHans Verkuil struct v4l2_ctrl *ctrl;
3453a89bcd4cSHans Verkuil struct v4l2_subdev *sd;
3454e0a4205dSHans Verkuil unsigned int i;
3455a89bcd4cSHans Verkuil u16 rev;
3456a89bcd4cSHans Verkuil int err;
3457a89bcd4cSHans Verkuil
3458a89bcd4cSHans Verkuil /* Check if the adapter supports the needed features */
3459a89bcd4cSHans Verkuil if (!i2c_check_functionality(client->adapter, I2C_FUNC_SMBUS_BYTE_DATA))
3460a89bcd4cSHans Verkuil return -EIO;
3461a89bcd4cSHans Verkuil
3462a89bcd4cSHans Verkuil v4l_dbg(1, debug, client, "detecting adv7842 client on address 0x%x\n",
3463a89bcd4cSHans Verkuil client->addr << 1);
3464a89bcd4cSHans Verkuil
3465a89bcd4cSHans Verkuil if (!pdata) {
3466a89bcd4cSHans Verkuil v4l_err(client, "No platform data!\n");
3467a89bcd4cSHans Verkuil return -ENODEV;
3468a89bcd4cSHans Verkuil }
3469a89bcd4cSHans Verkuil
34702d3da59fSMarkus Elfring state = devm_kzalloc(&client->dev, sizeof(*state), GFP_KERNEL);
3471c38e8657SMarkus Elfring if (!state)
3472a89bcd4cSHans Verkuil return -ENOMEM;
3473a89bcd4cSHans Verkuil
34747de5be44SMartin Bugge /* platform data */
34757de5be44SMartin Bugge state->pdata = *pdata;
34760bb4e7abSHans Verkuil state->timings = cea640x480;
3477f888ae7eSHans Verkuil state->format = adv7842_format_info(state, MEDIA_BUS_FMT_YUYV8_2X8);
34787de5be44SMartin Bugge
3479a89bcd4cSHans Verkuil sd = &state->sd;
3480a89bcd4cSHans Verkuil v4l2_i2c_subdev_init(sd, client, &adv7842_ops);
3481aef5159fSLars-Peter Clausen sd->flags |= V4L2_SUBDEV_FL_HAS_DEVNODE | V4L2_SUBDEV_FL_HAS_EVENTS;
348225c84fb1SHans Verkuil sd->internal_ops = &adv7842_int_ops;
3483a89bcd4cSHans Verkuil state->mode = pdata->mode;
3484a89bcd4cSHans Verkuil
34858e4e3631SMartin Bugge state->hdmi_port_a = pdata->input == ADV7842_SELECT_HDMI_PORT_A;
34866e9071f2SMartin Bugge state->restart_stdi_once = true;
3487a89bcd4cSHans Verkuil
3488a89bcd4cSHans Verkuil /* i2c access to adv7842? */
3489a89bcd4cSHans Verkuil rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3490a89bcd4cSHans Verkuil adv_smbus_read_byte_data_check(client, 0xeb, false);
3491a89bcd4cSHans Verkuil if (rev != 0x2012) {
3492a89bcd4cSHans Verkuil v4l2_info(sd, "got rev=0x%04x on first read attempt\n", rev);
3493a89bcd4cSHans Verkuil rev = adv_smbus_read_byte_data_check(client, 0xea, false) << 8 |
3494a89bcd4cSHans Verkuil adv_smbus_read_byte_data_check(client, 0xeb, false);
3495a89bcd4cSHans Verkuil }
3496a89bcd4cSHans Verkuil if (rev != 0x2012) {
3497a89bcd4cSHans Verkuil v4l2_info(sd, "not an adv7842 on address 0x%x (rev=0x%04x)\n",
3498a89bcd4cSHans Verkuil client->addr << 1, rev);
3499a89bcd4cSHans Verkuil return -ENODEV;
3500a89bcd4cSHans Verkuil }
3501a89bcd4cSHans Verkuil
3502a89bcd4cSHans Verkuil if (pdata->chip_reset)
3503a89bcd4cSHans Verkuil main_reset(sd);
3504a89bcd4cSHans Verkuil
3505a89bcd4cSHans Verkuil /* control handlers */
3506a89bcd4cSHans Verkuil hdl = &state->hdl;
3507a89bcd4cSHans Verkuil v4l2_ctrl_handler_init(hdl, 6);
3508a89bcd4cSHans Verkuil
3509a89bcd4cSHans Verkuil /* add in ascending ID order */
3510a89bcd4cSHans Verkuil v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3511a89bcd4cSHans Verkuil V4L2_CID_BRIGHTNESS, -128, 127, 1, 0);
3512a89bcd4cSHans Verkuil v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3513a89bcd4cSHans Verkuil V4L2_CID_CONTRAST, 0, 255, 1, 128);
3514a89bcd4cSHans Verkuil v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3515a89bcd4cSHans Verkuil V4L2_CID_SATURATION, 0, 255, 1, 128);
3516a89bcd4cSHans Verkuil v4l2_ctrl_new_std(hdl, &adv7842_ctrl_ops,
3517a89bcd4cSHans Verkuil V4L2_CID_HUE, 0, 128, 1, 0);
3518e8979274SHans Verkuil ctrl = v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3519e8979274SHans Verkuil V4L2_CID_DV_RX_IT_CONTENT_TYPE, V4L2_DV_IT_CONTENT_TYPE_NO_ITC,
3520e8979274SHans Verkuil 0, V4L2_DV_IT_CONTENT_TYPE_NO_ITC);
3521e8979274SHans Verkuil if (ctrl)
3522e8979274SHans Verkuil ctrl->flags |= V4L2_CTRL_FLAG_VOLATILE;
3523a89bcd4cSHans Verkuil
3524a89bcd4cSHans Verkuil /* custom controls */
3525a89bcd4cSHans Verkuil state->detect_tx_5v_ctrl = v4l2_ctrl_new_std(hdl, NULL,
3526a89bcd4cSHans Verkuil V4L2_CID_DV_RX_POWER_PRESENT, 0, 3, 0, 0);
3527a89bcd4cSHans Verkuil state->analog_sampling_phase_ctrl = v4l2_ctrl_new_custom(hdl,
3528a89bcd4cSHans Verkuil &adv7842_ctrl_analog_sampling_phase, NULL);
3529a89bcd4cSHans Verkuil state->free_run_color_ctrl_manual = v4l2_ctrl_new_custom(hdl,
3530a89bcd4cSHans Verkuil &adv7842_ctrl_free_run_color_manual, NULL);
3531a89bcd4cSHans Verkuil state->free_run_color_ctrl = v4l2_ctrl_new_custom(hdl,
3532a89bcd4cSHans Verkuil &adv7842_ctrl_free_run_color, NULL);
3533a89bcd4cSHans Verkuil state->rgb_quantization_range_ctrl =
3534a89bcd4cSHans Verkuil v4l2_ctrl_new_std_menu(hdl, &adv7842_ctrl_ops,
3535a89bcd4cSHans Verkuil V4L2_CID_DV_RX_RGB_RANGE, V4L2_DV_RGB_RANGE_FULL,
3536a89bcd4cSHans Verkuil 0, V4L2_DV_RGB_RANGE_AUTO);
3537a89bcd4cSHans Verkuil sd->ctrl_handler = hdl;
3538a89bcd4cSHans Verkuil if (hdl->error) {
3539a89bcd4cSHans Verkuil err = hdl->error;
3540a89bcd4cSHans Verkuil goto err_hdl;
3541a89bcd4cSHans Verkuil }
3542a89bcd4cSHans Verkuil if (adv7842_s_detect_tx_5v_ctrl(sd)) {
3543a89bcd4cSHans Verkuil err = -ENODEV;
3544a89bcd4cSHans Verkuil goto err_hdl;
3545a89bcd4cSHans Verkuil }
3546a89bcd4cSHans Verkuil
3547b82e2793SMartin Bugge if (adv7842_register_clients(sd) < 0) {
3548a89bcd4cSHans Verkuil err = -ENOMEM;
3549a89bcd4cSHans Verkuil v4l2_err(sd, "failed to create all i2c clients\n");
3550a89bcd4cSHans Verkuil goto err_i2c;
3551a89bcd4cSHans Verkuil }
3552a89bcd4cSHans Verkuil
3553a89bcd4cSHans Verkuil
3554a89bcd4cSHans Verkuil INIT_DELAYED_WORK(&state->delayed_work_enable_hotplug,
3555a89bcd4cSHans Verkuil adv7842_delayed_work_enable_hotplug);
3556a89bcd4cSHans Verkuil
3557d272bc92SHans Verkuil sd->entity.function = MEDIA_ENT_F_DV_DECODER;
3558e0a4205dSHans Verkuil for (i = 0; i < ADV7842_PAD_SOURCE; ++i)
3559e0a4205dSHans Verkuil state->pads[i].flags = MEDIA_PAD_FL_SINK;
3560e0a4205dSHans Verkuil state->pads[ADV7842_PAD_SOURCE].flags = MEDIA_PAD_FL_SOURCE;
3561e0a4205dSHans Verkuil err = media_entity_pads_init(&sd->entity, ADV7842_PAD_SOURCE + 1,
3562e0a4205dSHans Verkuil state->pads);
3563a89bcd4cSHans Verkuil if (err)
3564a89bcd4cSHans Verkuil goto err_work_queues;
3565a89bcd4cSHans Verkuil
35667de5be44SMartin Bugge err = adv7842_core_init(sd);
3567a89bcd4cSHans Verkuil if (err)
3568a89bcd4cSHans Verkuil goto err_entity;
3569a89bcd4cSHans Verkuil
357025c84fb1SHans Verkuil #if IS_ENABLED(CONFIG_VIDEO_ADV7842_CEC)
357125c84fb1SHans Verkuil state->cec_adap = cec_allocate_adapter(&adv7842_cec_adap_ops,
357225c84fb1SHans Verkuil state, dev_name(&client->dev),
357357b79636SHans Verkuil CEC_CAP_DEFAULTS, ADV7842_MAX_ADDRS);
357425c84fb1SHans Verkuil err = PTR_ERR_OR_ZERO(state->cec_adap);
357525c84fb1SHans Verkuil if (err)
357625c84fb1SHans Verkuil goto err_entity;
357725c84fb1SHans Verkuil #endif
357825c84fb1SHans Verkuil
3579a89bcd4cSHans Verkuil v4l2_info(sd, "%s found @ 0x%x (%s)\n", client->name,
3580a89bcd4cSHans Verkuil client->addr << 1, client->adapter->name);
3581a89bcd4cSHans Verkuil return 0;
3582a89bcd4cSHans Verkuil
3583a89bcd4cSHans Verkuil err_entity:
3584a89bcd4cSHans Verkuil media_entity_cleanup(&sd->entity);
3585a89bcd4cSHans Verkuil err_work_queues:
3586a89bcd4cSHans Verkuil cancel_delayed_work(&state->delayed_work_enable_hotplug);
3587a89bcd4cSHans Verkuil err_i2c:
3588b82e2793SMartin Bugge adv7842_unregister_clients(sd);
3589a89bcd4cSHans Verkuil err_hdl:
3590a89bcd4cSHans Verkuil v4l2_ctrl_handler_free(hdl);
3591a89bcd4cSHans Verkuil return err;
3592a89bcd4cSHans Verkuil }
3593a89bcd4cSHans Verkuil
3594a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
3595a89bcd4cSHans Verkuil
adv7842_remove(struct i2c_client * client)3596ed5c2f5fSUwe Kleine-König static void adv7842_remove(struct i2c_client *client)
3597a89bcd4cSHans Verkuil {
3598a89bcd4cSHans Verkuil struct v4l2_subdev *sd = i2c_get_clientdata(client);
3599a89bcd4cSHans Verkuil struct adv7842_state *state = to_state(sd);
3600a89bcd4cSHans Verkuil
3601a89bcd4cSHans Verkuil adv7842_irq_enable(sd, false);
36024a15275bSYang Yingliang cancel_delayed_work_sync(&state->delayed_work_enable_hotplug);
3603a89bcd4cSHans Verkuil v4l2_device_unregister_subdev(sd);
3604a89bcd4cSHans Verkuil media_entity_cleanup(&sd->entity);
3605b82e2793SMartin Bugge adv7842_unregister_clients(sd);
3606a89bcd4cSHans Verkuil v4l2_ctrl_handler_free(sd->ctrl_handler);
3607a89bcd4cSHans Verkuil }
3608a89bcd4cSHans Verkuil
3609a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
3610a89bcd4cSHans Verkuil
361177c6cba3SArvind Yadav static const struct i2c_device_id adv7842_id[] = {
3612a89bcd4cSHans Verkuil { "adv7842", 0 },
3613a89bcd4cSHans Verkuil { }
3614a89bcd4cSHans Verkuil };
3615a89bcd4cSHans Verkuil MODULE_DEVICE_TABLE(i2c, adv7842_id);
3616a89bcd4cSHans Verkuil
3617a89bcd4cSHans Verkuil /* ----------------------------------------------------------------------- */
3618a89bcd4cSHans Verkuil
3619a89bcd4cSHans Verkuil static struct i2c_driver adv7842_driver = {
3620a89bcd4cSHans Verkuil .driver = {
3621a89bcd4cSHans Verkuil .name = "adv7842",
3622a89bcd4cSHans Verkuil },
3623aaeb31c0SUwe Kleine-König .probe = adv7842_probe,
3624a89bcd4cSHans Verkuil .remove = adv7842_remove,
3625a89bcd4cSHans Verkuil .id_table = adv7842_id,
3626a89bcd4cSHans Verkuil };
3627a89bcd4cSHans Verkuil
3628a89bcd4cSHans Verkuil module_i2c_driver(adv7842_driver);
3629