xref: /openbmc/linux/drivers/media/dvb-frontends/sp887x.c (revision 9a0bf528b4d66b605f02634236da085595c22101)
1*9a0bf528SMauro Carvalho Chehab /*
2*9a0bf528SMauro Carvalho Chehab    Driver for the Spase sp887x demodulator
3*9a0bf528SMauro Carvalho Chehab */
4*9a0bf528SMauro Carvalho Chehab 
5*9a0bf528SMauro Carvalho Chehab /*
6*9a0bf528SMauro Carvalho Chehab  * This driver needs external firmware. Please use the command
7*9a0bf528SMauro Carvalho Chehab  * "<kerneldir>/Documentation/dvb/get_dvb_firmware sp887x" to
8*9a0bf528SMauro Carvalho Chehab  * download/extract it, and then copy it to /usr/lib/hotplug/firmware
9*9a0bf528SMauro Carvalho Chehab  * or /lib/firmware (depending on configuration of firmware hotplug).
10*9a0bf528SMauro Carvalho Chehab  */
11*9a0bf528SMauro Carvalho Chehab #define SP887X_DEFAULT_FIRMWARE "dvb-fe-sp887x.fw"
12*9a0bf528SMauro Carvalho Chehab 
13*9a0bf528SMauro Carvalho Chehab #include <linux/init.h>
14*9a0bf528SMauro Carvalho Chehab #include <linux/module.h>
15*9a0bf528SMauro Carvalho Chehab #include <linux/device.h>
16*9a0bf528SMauro Carvalho Chehab #include <linux/firmware.h>
17*9a0bf528SMauro Carvalho Chehab #include <linux/string.h>
18*9a0bf528SMauro Carvalho Chehab #include <linux/slab.h>
19*9a0bf528SMauro Carvalho Chehab 
20*9a0bf528SMauro Carvalho Chehab #include "dvb_frontend.h"
21*9a0bf528SMauro Carvalho Chehab #include "sp887x.h"
22*9a0bf528SMauro Carvalho Chehab 
23*9a0bf528SMauro Carvalho Chehab 
24*9a0bf528SMauro Carvalho Chehab struct sp887x_state {
25*9a0bf528SMauro Carvalho Chehab 	struct i2c_adapter* i2c;
26*9a0bf528SMauro Carvalho Chehab 	const struct sp887x_config* config;
27*9a0bf528SMauro Carvalho Chehab 	struct dvb_frontend frontend;
28*9a0bf528SMauro Carvalho Chehab 
29*9a0bf528SMauro Carvalho Chehab 	/* demodulator private data */
30*9a0bf528SMauro Carvalho Chehab 	u8 initialised:1;
31*9a0bf528SMauro Carvalho Chehab };
32*9a0bf528SMauro Carvalho Chehab 
33*9a0bf528SMauro Carvalho Chehab static int debug;
34*9a0bf528SMauro Carvalho Chehab #define dprintk(args...) \
35*9a0bf528SMauro Carvalho Chehab 	do { \
36*9a0bf528SMauro Carvalho Chehab 		if (debug) printk(KERN_DEBUG "sp887x: " args); \
37*9a0bf528SMauro Carvalho Chehab 	} while (0)
38*9a0bf528SMauro Carvalho Chehab 
39*9a0bf528SMauro Carvalho Chehab static int i2c_writebytes (struct sp887x_state* state, u8 *buf, u8 len)
40*9a0bf528SMauro Carvalho Chehab {
41*9a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = buf, .len = len };
42*9a0bf528SMauro Carvalho Chehab 	int err;
43*9a0bf528SMauro Carvalho Chehab 
44*9a0bf528SMauro Carvalho Chehab 	if ((err = i2c_transfer (state->i2c, &msg, 1)) != 1) {
45*9a0bf528SMauro Carvalho Chehab 		printk ("%s: i2c write error (addr %02x, err == %i)\n",
46*9a0bf528SMauro Carvalho Chehab 			__func__, state->config->demod_address, err);
47*9a0bf528SMauro Carvalho Chehab 		return -EREMOTEIO;
48*9a0bf528SMauro Carvalho Chehab 	}
49*9a0bf528SMauro Carvalho Chehab 
50*9a0bf528SMauro Carvalho Chehab 	return 0;
51*9a0bf528SMauro Carvalho Chehab }
52*9a0bf528SMauro Carvalho Chehab 
53*9a0bf528SMauro Carvalho Chehab static int sp887x_writereg (struct sp887x_state* state, u16 reg, u16 data)
54*9a0bf528SMauro Carvalho Chehab {
55*9a0bf528SMauro Carvalho Chehab 	u8 b0 [] = { reg >> 8 , reg & 0xff, data >> 8, data & 0xff };
56*9a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg = { .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 4 };
57*9a0bf528SMauro Carvalho Chehab 	int ret;
58*9a0bf528SMauro Carvalho Chehab 
59*9a0bf528SMauro Carvalho Chehab 	if ((ret = i2c_transfer(state->i2c, &msg, 1)) != 1) {
60*9a0bf528SMauro Carvalho Chehab 		/**
61*9a0bf528SMauro Carvalho Chehab 		 *  in case of soft reset we ignore ACK errors...
62*9a0bf528SMauro Carvalho Chehab 		 */
63*9a0bf528SMauro Carvalho Chehab 		if (!(reg == 0xf1a && data == 0x000 &&
64*9a0bf528SMauro Carvalho Chehab 			(ret == -EREMOTEIO || ret == -EFAULT)))
65*9a0bf528SMauro Carvalho Chehab 		{
66*9a0bf528SMauro Carvalho Chehab 			printk("%s: writereg error "
67*9a0bf528SMauro Carvalho Chehab 			       "(reg %03x, data %03x, ret == %i)\n",
68*9a0bf528SMauro Carvalho Chehab 			       __func__, reg & 0xffff, data & 0xffff, ret);
69*9a0bf528SMauro Carvalho Chehab 			return ret;
70*9a0bf528SMauro Carvalho Chehab 		}
71*9a0bf528SMauro Carvalho Chehab 	}
72*9a0bf528SMauro Carvalho Chehab 
73*9a0bf528SMauro Carvalho Chehab 	return 0;
74*9a0bf528SMauro Carvalho Chehab }
75*9a0bf528SMauro Carvalho Chehab 
76*9a0bf528SMauro Carvalho Chehab static int sp887x_readreg (struct sp887x_state* state, u16 reg)
77*9a0bf528SMauro Carvalho Chehab {
78*9a0bf528SMauro Carvalho Chehab 	u8 b0 [] = { reg >> 8 , reg & 0xff };
79*9a0bf528SMauro Carvalho Chehab 	u8 b1 [2];
80*9a0bf528SMauro Carvalho Chehab 	int ret;
81*9a0bf528SMauro Carvalho Chehab 	struct i2c_msg msg[] = {{ .addr = state->config->demod_address, .flags = 0, .buf = b0, .len = 2 },
82*9a0bf528SMauro Carvalho Chehab 			 { .addr = state->config->demod_address, .flags = I2C_M_RD, .buf = b1, .len = 2 }};
83*9a0bf528SMauro Carvalho Chehab 
84*9a0bf528SMauro Carvalho Chehab 	if ((ret = i2c_transfer(state->i2c, msg, 2)) != 2) {
85*9a0bf528SMauro Carvalho Chehab 		printk("%s: readreg error (ret == %i)\n", __func__, ret);
86*9a0bf528SMauro Carvalho Chehab 		return -1;
87*9a0bf528SMauro Carvalho Chehab 	}
88*9a0bf528SMauro Carvalho Chehab 
89*9a0bf528SMauro Carvalho Chehab 	return (((b1[0] << 8) | b1[1]) & 0xfff);
90*9a0bf528SMauro Carvalho Chehab }
91*9a0bf528SMauro Carvalho Chehab 
92*9a0bf528SMauro Carvalho Chehab static void sp887x_microcontroller_stop (struct sp887x_state* state)
93*9a0bf528SMauro Carvalho Chehab {
94*9a0bf528SMauro Carvalho Chehab 	dprintk("%s\n", __func__);
95*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf08, 0x000);
96*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf09, 0x000);
97*9a0bf528SMauro Carvalho Chehab 
98*9a0bf528SMauro Carvalho Chehab 	/* microcontroller STOP */
99*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf00, 0x000);
100*9a0bf528SMauro Carvalho Chehab }
101*9a0bf528SMauro Carvalho Chehab 
102*9a0bf528SMauro Carvalho Chehab static void sp887x_microcontroller_start (struct sp887x_state* state)
103*9a0bf528SMauro Carvalho Chehab {
104*9a0bf528SMauro Carvalho Chehab 	dprintk("%s\n", __func__);
105*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf08, 0x000);
106*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf09, 0x000);
107*9a0bf528SMauro Carvalho Chehab 
108*9a0bf528SMauro Carvalho Chehab 	/* microcontroller START */
109*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf00, 0x001);
110*9a0bf528SMauro Carvalho Chehab }
111*9a0bf528SMauro Carvalho Chehab 
112*9a0bf528SMauro Carvalho Chehab static void sp887x_setup_agc (struct sp887x_state* state)
113*9a0bf528SMauro Carvalho Chehab {
114*9a0bf528SMauro Carvalho Chehab 	/* setup AGC parameters */
115*9a0bf528SMauro Carvalho Chehab 	dprintk("%s\n", __func__);
116*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x33c, 0x054);
117*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x33b, 0x04c);
118*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x328, 0x000);
119*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x327, 0x005);
120*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x326, 0x001);
121*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x325, 0x001);
122*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x324, 0x001);
123*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x318, 0x050);
124*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x317, 0x3fe);
125*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x316, 0x001);
126*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x313, 0x005);
127*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x312, 0x002);
128*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x306, 0x000);
129*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x303, 0x000);
130*9a0bf528SMauro Carvalho Chehab }
131*9a0bf528SMauro Carvalho Chehab 
132*9a0bf528SMauro Carvalho Chehab #define BLOCKSIZE 30
133*9a0bf528SMauro Carvalho Chehab #define FW_SIZE 0x4000
134*9a0bf528SMauro Carvalho Chehab /**
135*9a0bf528SMauro Carvalho Chehab  *  load firmware and setup MPEG interface...
136*9a0bf528SMauro Carvalho Chehab  */
137*9a0bf528SMauro Carvalho Chehab static int sp887x_initial_setup (struct dvb_frontend* fe, const struct firmware *fw)
138*9a0bf528SMauro Carvalho Chehab {
139*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
140*9a0bf528SMauro Carvalho Chehab 	u8 buf [BLOCKSIZE+2];
141*9a0bf528SMauro Carvalho Chehab 	int i;
142*9a0bf528SMauro Carvalho Chehab 	int fw_size = fw->size;
143*9a0bf528SMauro Carvalho Chehab 	const unsigned char *mem = fw->data;
144*9a0bf528SMauro Carvalho Chehab 
145*9a0bf528SMauro Carvalho Chehab 	dprintk("%s\n", __func__);
146*9a0bf528SMauro Carvalho Chehab 
147*9a0bf528SMauro Carvalho Chehab 	/* ignore the first 10 bytes, then we expect 0x4000 bytes of firmware */
148*9a0bf528SMauro Carvalho Chehab 	if (fw_size < FW_SIZE+10)
149*9a0bf528SMauro Carvalho Chehab 		return -ENODEV;
150*9a0bf528SMauro Carvalho Chehab 
151*9a0bf528SMauro Carvalho Chehab 	mem = fw->data + 10;
152*9a0bf528SMauro Carvalho Chehab 
153*9a0bf528SMauro Carvalho Chehab 	/* soft reset */
154*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf1a, 0x000);
155*9a0bf528SMauro Carvalho Chehab 
156*9a0bf528SMauro Carvalho Chehab 	sp887x_microcontroller_stop (state);
157*9a0bf528SMauro Carvalho Chehab 
158*9a0bf528SMauro Carvalho Chehab 	printk ("%s: firmware upload... ", __func__);
159*9a0bf528SMauro Carvalho Chehab 
160*9a0bf528SMauro Carvalho Chehab 	/* setup write pointer to -1 (end of memory) */
161*9a0bf528SMauro Carvalho Chehab 	/* bit 0x8000 in address is set to enable 13bit mode */
162*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x8f08, 0x1fff);
163*9a0bf528SMauro Carvalho Chehab 
164*9a0bf528SMauro Carvalho Chehab 	/* dummy write (wrap around to start of memory) */
165*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x8f0a, 0x0000);
166*9a0bf528SMauro Carvalho Chehab 
167*9a0bf528SMauro Carvalho Chehab 	for (i = 0; i < FW_SIZE; i += BLOCKSIZE) {
168*9a0bf528SMauro Carvalho Chehab 		int c = BLOCKSIZE;
169*9a0bf528SMauro Carvalho Chehab 		int err;
170*9a0bf528SMauro Carvalho Chehab 
171*9a0bf528SMauro Carvalho Chehab 		if (i+c > FW_SIZE)
172*9a0bf528SMauro Carvalho Chehab 			c = FW_SIZE - i;
173*9a0bf528SMauro Carvalho Chehab 
174*9a0bf528SMauro Carvalho Chehab 		/* bit 0x8000 in address is set to enable 13bit mode */
175*9a0bf528SMauro Carvalho Chehab 		/* bit 0x4000 enables multibyte read/write transfers */
176*9a0bf528SMauro Carvalho Chehab 		/* write register is 0xf0a */
177*9a0bf528SMauro Carvalho Chehab 		buf[0] = 0xcf;
178*9a0bf528SMauro Carvalho Chehab 		buf[1] = 0x0a;
179*9a0bf528SMauro Carvalho Chehab 
180*9a0bf528SMauro Carvalho Chehab 		memcpy(&buf[2], mem + i, c);
181*9a0bf528SMauro Carvalho Chehab 
182*9a0bf528SMauro Carvalho Chehab 		if ((err = i2c_writebytes (state, buf, c+2)) < 0) {
183*9a0bf528SMauro Carvalho Chehab 			printk ("failed.\n");
184*9a0bf528SMauro Carvalho Chehab 			printk ("%s: i2c error (err == %i)\n", __func__, err);
185*9a0bf528SMauro Carvalho Chehab 			return err;
186*9a0bf528SMauro Carvalho Chehab 		}
187*9a0bf528SMauro Carvalho Chehab 	}
188*9a0bf528SMauro Carvalho Chehab 
189*9a0bf528SMauro Carvalho Chehab 	/* don't write RS bytes between packets */
190*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc13, 0x001);
191*9a0bf528SMauro Carvalho Chehab 
192*9a0bf528SMauro Carvalho Chehab 	/* suppress clock if (!data_valid) */
193*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc14, 0x000);
194*9a0bf528SMauro Carvalho Chehab 
195*9a0bf528SMauro Carvalho Chehab 	/* setup MPEG interface... */
196*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc1a, 0x872);
197*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc1b, 0x001);
198*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc1c, 0x000); /* parallel mode (serial mode == 1) */
199*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc1a, 0x871);
200*9a0bf528SMauro Carvalho Chehab 
201*9a0bf528SMauro Carvalho Chehab 	/* ADC mode, 2 for MT8872, 3 for SP8870/SP8871 */
202*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x301, 0x002);
203*9a0bf528SMauro Carvalho Chehab 
204*9a0bf528SMauro Carvalho Chehab 	sp887x_setup_agc(state);
205*9a0bf528SMauro Carvalho Chehab 
206*9a0bf528SMauro Carvalho Chehab 	/* bit 0x010: enable data valid signal */
207*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xd00, 0x010);
208*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x0d1, 0x000);
209*9a0bf528SMauro Carvalho Chehab 	return 0;
210*9a0bf528SMauro Carvalho Chehab };
211*9a0bf528SMauro Carvalho Chehab 
212*9a0bf528SMauro Carvalho Chehab static int configure_reg0xc05(struct dtv_frontend_properties *p, u16 *reg0xc05)
213*9a0bf528SMauro Carvalho Chehab {
214*9a0bf528SMauro Carvalho Chehab 	int known_parameters = 1;
215*9a0bf528SMauro Carvalho Chehab 
216*9a0bf528SMauro Carvalho Chehab 	*reg0xc05 = 0x000;
217*9a0bf528SMauro Carvalho Chehab 
218*9a0bf528SMauro Carvalho Chehab 	switch (p->modulation) {
219*9a0bf528SMauro Carvalho Chehab 	case QPSK:
220*9a0bf528SMauro Carvalho Chehab 		break;
221*9a0bf528SMauro Carvalho Chehab 	case QAM_16:
222*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (1 << 10);
223*9a0bf528SMauro Carvalho Chehab 		break;
224*9a0bf528SMauro Carvalho Chehab 	case QAM_64:
225*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (2 << 10);
226*9a0bf528SMauro Carvalho Chehab 		break;
227*9a0bf528SMauro Carvalho Chehab 	case QAM_AUTO:
228*9a0bf528SMauro Carvalho Chehab 		known_parameters = 0;
229*9a0bf528SMauro Carvalho Chehab 		break;
230*9a0bf528SMauro Carvalho Chehab 	default:
231*9a0bf528SMauro Carvalho Chehab 		return -EINVAL;
232*9a0bf528SMauro Carvalho Chehab 	};
233*9a0bf528SMauro Carvalho Chehab 
234*9a0bf528SMauro Carvalho Chehab 	switch (p->hierarchy) {
235*9a0bf528SMauro Carvalho Chehab 	case HIERARCHY_NONE:
236*9a0bf528SMauro Carvalho Chehab 		break;
237*9a0bf528SMauro Carvalho Chehab 	case HIERARCHY_1:
238*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (1 << 7);
239*9a0bf528SMauro Carvalho Chehab 		break;
240*9a0bf528SMauro Carvalho Chehab 	case HIERARCHY_2:
241*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (2 << 7);
242*9a0bf528SMauro Carvalho Chehab 		break;
243*9a0bf528SMauro Carvalho Chehab 	case HIERARCHY_4:
244*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (3 << 7);
245*9a0bf528SMauro Carvalho Chehab 		break;
246*9a0bf528SMauro Carvalho Chehab 	case HIERARCHY_AUTO:
247*9a0bf528SMauro Carvalho Chehab 		known_parameters = 0;
248*9a0bf528SMauro Carvalho Chehab 		break;
249*9a0bf528SMauro Carvalho Chehab 	default:
250*9a0bf528SMauro Carvalho Chehab 		return -EINVAL;
251*9a0bf528SMauro Carvalho Chehab 	};
252*9a0bf528SMauro Carvalho Chehab 
253*9a0bf528SMauro Carvalho Chehab 	switch (p->code_rate_HP) {
254*9a0bf528SMauro Carvalho Chehab 	case FEC_1_2:
255*9a0bf528SMauro Carvalho Chehab 		break;
256*9a0bf528SMauro Carvalho Chehab 	case FEC_2_3:
257*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (1 << 3);
258*9a0bf528SMauro Carvalho Chehab 		break;
259*9a0bf528SMauro Carvalho Chehab 	case FEC_3_4:
260*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (2 << 3);
261*9a0bf528SMauro Carvalho Chehab 		break;
262*9a0bf528SMauro Carvalho Chehab 	case FEC_5_6:
263*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (3 << 3);
264*9a0bf528SMauro Carvalho Chehab 		break;
265*9a0bf528SMauro Carvalho Chehab 	case FEC_7_8:
266*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (4 << 3);
267*9a0bf528SMauro Carvalho Chehab 		break;
268*9a0bf528SMauro Carvalho Chehab 	case FEC_AUTO:
269*9a0bf528SMauro Carvalho Chehab 		known_parameters = 0;
270*9a0bf528SMauro Carvalho Chehab 		break;
271*9a0bf528SMauro Carvalho Chehab 	default:
272*9a0bf528SMauro Carvalho Chehab 		return -EINVAL;
273*9a0bf528SMauro Carvalho Chehab 	};
274*9a0bf528SMauro Carvalho Chehab 
275*9a0bf528SMauro Carvalho Chehab 	if (known_parameters)
276*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (2 << 1);	/* use specified parameters */
277*9a0bf528SMauro Carvalho Chehab 	else
278*9a0bf528SMauro Carvalho Chehab 		*reg0xc05 |= (1 << 1);	/* enable autoprobing */
279*9a0bf528SMauro Carvalho Chehab 
280*9a0bf528SMauro Carvalho Chehab 	return 0;
281*9a0bf528SMauro Carvalho Chehab }
282*9a0bf528SMauro Carvalho Chehab 
283*9a0bf528SMauro Carvalho Chehab /**
284*9a0bf528SMauro Carvalho Chehab  *  estimates division of two 24bit numbers,
285*9a0bf528SMauro Carvalho Chehab  *  derived from the ves1820/stv0299 driver code
286*9a0bf528SMauro Carvalho Chehab  */
287*9a0bf528SMauro Carvalho Chehab static void divide (int n, int d, int *quotient_i, int *quotient_f)
288*9a0bf528SMauro Carvalho Chehab {
289*9a0bf528SMauro Carvalho Chehab 	unsigned int q, r;
290*9a0bf528SMauro Carvalho Chehab 
291*9a0bf528SMauro Carvalho Chehab 	r = (n % d) << 8;
292*9a0bf528SMauro Carvalho Chehab 	q = (r / d);
293*9a0bf528SMauro Carvalho Chehab 
294*9a0bf528SMauro Carvalho Chehab 	if (quotient_i)
295*9a0bf528SMauro Carvalho Chehab 		*quotient_i = q;
296*9a0bf528SMauro Carvalho Chehab 
297*9a0bf528SMauro Carvalho Chehab 	if (quotient_f) {
298*9a0bf528SMauro Carvalho Chehab 		r = (r % d) << 8;
299*9a0bf528SMauro Carvalho Chehab 		q = (q << 8) | (r / d);
300*9a0bf528SMauro Carvalho Chehab 		r = (r % d) << 8;
301*9a0bf528SMauro Carvalho Chehab 		*quotient_f = (q << 8) | (r / d);
302*9a0bf528SMauro Carvalho Chehab 	}
303*9a0bf528SMauro Carvalho Chehab }
304*9a0bf528SMauro Carvalho Chehab 
305*9a0bf528SMauro Carvalho Chehab static void sp887x_correct_offsets (struct sp887x_state* state,
306*9a0bf528SMauro Carvalho Chehab 				    struct dtv_frontend_properties *p,
307*9a0bf528SMauro Carvalho Chehab 				    int actual_freq)
308*9a0bf528SMauro Carvalho Chehab {
309*9a0bf528SMauro Carvalho Chehab 	static const u32 srate_correction [] = { 1879617, 4544878, 8098561 };
310*9a0bf528SMauro Carvalho Chehab 	int bw_index;
311*9a0bf528SMauro Carvalho Chehab 	int freq_offset = actual_freq - p->frequency;
312*9a0bf528SMauro Carvalho Chehab 	int sysclock = 61003; //[kHz]
313*9a0bf528SMauro Carvalho Chehab 	int ifreq = 36000000;
314*9a0bf528SMauro Carvalho Chehab 	int freq;
315*9a0bf528SMauro Carvalho Chehab 	int frequency_shift;
316*9a0bf528SMauro Carvalho Chehab 
317*9a0bf528SMauro Carvalho Chehab 	switch (p->bandwidth_hz) {
318*9a0bf528SMauro Carvalho Chehab 	default:
319*9a0bf528SMauro Carvalho Chehab 	case 8000000:
320*9a0bf528SMauro Carvalho Chehab 		bw_index = 0;
321*9a0bf528SMauro Carvalho Chehab 		break;
322*9a0bf528SMauro Carvalho Chehab 	case 7000000:
323*9a0bf528SMauro Carvalho Chehab 		bw_index = 1;
324*9a0bf528SMauro Carvalho Chehab 		break;
325*9a0bf528SMauro Carvalho Chehab 	case 6000000:
326*9a0bf528SMauro Carvalho Chehab 		bw_index = 2;
327*9a0bf528SMauro Carvalho Chehab 		break;
328*9a0bf528SMauro Carvalho Chehab 	}
329*9a0bf528SMauro Carvalho Chehab 
330*9a0bf528SMauro Carvalho Chehab 	if (p->inversion == INVERSION_ON)
331*9a0bf528SMauro Carvalho Chehab 		freq = ifreq - freq_offset;
332*9a0bf528SMauro Carvalho Chehab 	else
333*9a0bf528SMauro Carvalho Chehab 		freq = ifreq + freq_offset;
334*9a0bf528SMauro Carvalho Chehab 
335*9a0bf528SMauro Carvalho Chehab 	divide(freq / 333, sysclock, NULL, &frequency_shift);
336*9a0bf528SMauro Carvalho Chehab 
337*9a0bf528SMauro Carvalho Chehab 	if (p->inversion == INVERSION_ON)
338*9a0bf528SMauro Carvalho Chehab 		frequency_shift = -frequency_shift;
339*9a0bf528SMauro Carvalho Chehab 
340*9a0bf528SMauro Carvalho Chehab 	/* sample rate correction */
341*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x319, srate_correction[bw_index] >> 12);
342*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x31a, srate_correction[bw_index] & 0xfff);
343*9a0bf528SMauro Carvalho Chehab 
344*9a0bf528SMauro Carvalho Chehab 	/* carrier offset correction */
345*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x309, frequency_shift >> 12);
346*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x30a, frequency_shift & 0xfff);
347*9a0bf528SMauro Carvalho Chehab }
348*9a0bf528SMauro Carvalho Chehab 
349*9a0bf528SMauro Carvalho Chehab static int sp887x_setup_frontend_parameters(struct dvb_frontend *fe)
350*9a0bf528SMauro Carvalho Chehab {
351*9a0bf528SMauro Carvalho Chehab 	struct dtv_frontend_properties *p = &fe->dtv_property_cache;
352*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
353*9a0bf528SMauro Carvalho Chehab 	unsigned actual_freq;
354*9a0bf528SMauro Carvalho Chehab 	int err;
355*9a0bf528SMauro Carvalho Chehab 	u16 val, reg0xc05;
356*9a0bf528SMauro Carvalho Chehab 
357*9a0bf528SMauro Carvalho Chehab 	if (p->bandwidth_hz != 8000000 &&
358*9a0bf528SMauro Carvalho Chehab 	    p->bandwidth_hz != 7000000 &&
359*9a0bf528SMauro Carvalho Chehab 	    p->bandwidth_hz != 6000000)
360*9a0bf528SMauro Carvalho Chehab 		return -EINVAL;
361*9a0bf528SMauro Carvalho Chehab 
362*9a0bf528SMauro Carvalho Chehab 	if ((err = configure_reg0xc05(p, &reg0xc05)))
363*9a0bf528SMauro Carvalho Chehab 		return err;
364*9a0bf528SMauro Carvalho Chehab 
365*9a0bf528SMauro Carvalho Chehab 	sp887x_microcontroller_stop(state);
366*9a0bf528SMauro Carvalho Chehab 
367*9a0bf528SMauro Carvalho Chehab 	/* setup the PLL */
368*9a0bf528SMauro Carvalho Chehab 	if (fe->ops.tuner_ops.set_params) {
369*9a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.set_params(fe);
370*9a0bf528SMauro Carvalho Chehab 		if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
371*9a0bf528SMauro Carvalho Chehab 	}
372*9a0bf528SMauro Carvalho Chehab 	if (fe->ops.tuner_ops.get_frequency) {
373*9a0bf528SMauro Carvalho Chehab 		fe->ops.tuner_ops.get_frequency(fe, &actual_freq);
374*9a0bf528SMauro Carvalho Chehab 		if (fe->ops.i2c_gate_ctrl) fe->ops.i2c_gate_ctrl(fe, 0);
375*9a0bf528SMauro Carvalho Chehab 	} else {
376*9a0bf528SMauro Carvalho Chehab 		actual_freq = p->frequency;
377*9a0bf528SMauro Carvalho Chehab 	}
378*9a0bf528SMauro Carvalho Chehab 
379*9a0bf528SMauro Carvalho Chehab 	/* read status reg in order to clear <pending irqs */
380*9a0bf528SMauro Carvalho Chehab 	sp887x_readreg(state, 0x200);
381*9a0bf528SMauro Carvalho Chehab 
382*9a0bf528SMauro Carvalho Chehab 	sp887x_correct_offsets(state, p, actual_freq);
383*9a0bf528SMauro Carvalho Chehab 
384*9a0bf528SMauro Carvalho Chehab 	/* filter for 6/7/8 Mhz channel */
385*9a0bf528SMauro Carvalho Chehab 	if (p->bandwidth_hz == 6000000)
386*9a0bf528SMauro Carvalho Chehab 		val = 2;
387*9a0bf528SMauro Carvalho Chehab 	else if (p->bandwidth_hz == 7000000)
388*9a0bf528SMauro Carvalho Chehab 		val = 1;
389*9a0bf528SMauro Carvalho Chehab 	else
390*9a0bf528SMauro Carvalho Chehab 		val = 0;
391*9a0bf528SMauro Carvalho Chehab 
392*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0x311, val);
393*9a0bf528SMauro Carvalho Chehab 
394*9a0bf528SMauro Carvalho Chehab 	/* scan order: 2k first = 0, 8k first = 1 */
395*9a0bf528SMauro Carvalho Chehab 	if (p->transmission_mode == TRANSMISSION_MODE_2K)
396*9a0bf528SMauro Carvalho Chehab 		sp887x_writereg(state, 0x338, 0x000);
397*9a0bf528SMauro Carvalho Chehab 	else
398*9a0bf528SMauro Carvalho Chehab 		sp887x_writereg(state, 0x338, 0x001);
399*9a0bf528SMauro Carvalho Chehab 
400*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc05, reg0xc05);
401*9a0bf528SMauro Carvalho Chehab 
402*9a0bf528SMauro Carvalho Chehab 	if (p->bandwidth_hz == 6000000)
403*9a0bf528SMauro Carvalho Chehab 		val = 2 << 3;
404*9a0bf528SMauro Carvalho Chehab 	else if (p->bandwidth_hz == 7000000)
405*9a0bf528SMauro Carvalho Chehab 		val = 3 << 3;
406*9a0bf528SMauro Carvalho Chehab 	else
407*9a0bf528SMauro Carvalho Chehab 		val = 0 << 3;
408*9a0bf528SMauro Carvalho Chehab 
409*9a0bf528SMauro Carvalho Chehab 	/* enable OFDM and SAW bits as lock indicators in sync register 0xf17,
410*9a0bf528SMauro Carvalho Chehab 	 * optimize algorithm for given bandwidth...
411*9a0bf528SMauro Carvalho Chehab 	 */
412*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf14, 0x160 | val);
413*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xf15, 0x000);
414*9a0bf528SMauro Carvalho Chehab 
415*9a0bf528SMauro Carvalho Chehab 	sp887x_microcontroller_start(state);
416*9a0bf528SMauro Carvalho Chehab 	return 0;
417*9a0bf528SMauro Carvalho Chehab }
418*9a0bf528SMauro Carvalho Chehab 
419*9a0bf528SMauro Carvalho Chehab static int sp887x_read_status(struct dvb_frontend* fe, fe_status_t* status)
420*9a0bf528SMauro Carvalho Chehab {
421*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
422*9a0bf528SMauro Carvalho Chehab 	u16 snr12 = sp887x_readreg(state, 0xf16);
423*9a0bf528SMauro Carvalho Chehab 	u16 sync0x200 = sp887x_readreg(state, 0x200);
424*9a0bf528SMauro Carvalho Chehab 	u16 sync0xf17 = sp887x_readreg(state, 0xf17);
425*9a0bf528SMauro Carvalho Chehab 
426*9a0bf528SMauro Carvalho Chehab 	*status = 0;
427*9a0bf528SMauro Carvalho Chehab 
428*9a0bf528SMauro Carvalho Chehab 	if (snr12 > 0x00f)
429*9a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_SIGNAL;
430*9a0bf528SMauro Carvalho Chehab 
431*9a0bf528SMauro Carvalho Chehab 	//if (sync0x200 & 0x004)
432*9a0bf528SMauro Carvalho Chehab 	//	*status |= FE_HAS_SYNC | FE_HAS_CARRIER;
433*9a0bf528SMauro Carvalho Chehab 
434*9a0bf528SMauro Carvalho Chehab 	//if (sync0x200 & 0x008)
435*9a0bf528SMauro Carvalho Chehab 	//	*status |= FE_HAS_VITERBI;
436*9a0bf528SMauro Carvalho Chehab 
437*9a0bf528SMauro Carvalho Chehab 	if ((sync0xf17 & 0x00f) == 0x002) {
438*9a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_LOCK;
439*9a0bf528SMauro Carvalho Chehab 		*status |= FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_CARRIER;
440*9a0bf528SMauro Carvalho Chehab 	}
441*9a0bf528SMauro Carvalho Chehab 
442*9a0bf528SMauro Carvalho Chehab 	if (sync0x200 & 0x001) {	/* tuner adjustment requested...*/
443*9a0bf528SMauro Carvalho Chehab 		int steps = (sync0x200 >> 4) & 0x00f;
444*9a0bf528SMauro Carvalho Chehab 		if (steps & 0x008)
445*9a0bf528SMauro Carvalho Chehab 			steps = -steps;
446*9a0bf528SMauro Carvalho Chehab 		dprintk("sp887x: implement tuner adjustment (%+i steps)!!\n",
447*9a0bf528SMauro Carvalho Chehab 		       steps);
448*9a0bf528SMauro Carvalho Chehab 	}
449*9a0bf528SMauro Carvalho Chehab 
450*9a0bf528SMauro Carvalho Chehab 	return 0;
451*9a0bf528SMauro Carvalho Chehab }
452*9a0bf528SMauro Carvalho Chehab 
453*9a0bf528SMauro Carvalho Chehab static int sp887x_read_ber(struct dvb_frontend* fe, u32* ber)
454*9a0bf528SMauro Carvalho Chehab {
455*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
456*9a0bf528SMauro Carvalho Chehab 
457*9a0bf528SMauro Carvalho Chehab 	*ber = (sp887x_readreg(state, 0xc08) & 0x3f) |
458*9a0bf528SMauro Carvalho Chehab 	       (sp887x_readreg(state, 0xc07) << 6);
459*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc08, 0x000);
460*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc07, 0x000);
461*9a0bf528SMauro Carvalho Chehab 	if (*ber >= 0x3fff0)
462*9a0bf528SMauro Carvalho Chehab 		*ber = ~0;
463*9a0bf528SMauro Carvalho Chehab 
464*9a0bf528SMauro Carvalho Chehab 	return 0;
465*9a0bf528SMauro Carvalho Chehab }
466*9a0bf528SMauro Carvalho Chehab 
467*9a0bf528SMauro Carvalho Chehab static int sp887x_read_signal_strength(struct dvb_frontend* fe, u16* strength)
468*9a0bf528SMauro Carvalho Chehab {
469*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
470*9a0bf528SMauro Carvalho Chehab 
471*9a0bf528SMauro Carvalho Chehab 	u16 snr12 = sp887x_readreg(state, 0xf16);
472*9a0bf528SMauro Carvalho Chehab 	u32 signal = 3 * (snr12 << 4);
473*9a0bf528SMauro Carvalho Chehab 	*strength = (signal < 0xffff) ? signal : 0xffff;
474*9a0bf528SMauro Carvalho Chehab 
475*9a0bf528SMauro Carvalho Chehab 	return 0;
476*9a0bf528SMauro Carvalho Chehab }
477*9a0bf528SMauro Carvalho Chehab 
478*9a0bf528SMauro Carvalho Chehab static int sp887x_read_snr(struct dvb_frontend* fe, u16* snr)
479*9a0bf528SMauro Carvalho Chehab {
480*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
481*9a0bf528SMauro Carvalho Chehab 
482*9a0bf528SMauro Carvalho Chehab 	u16 snr12 = sp887x_readreg(state, 0xf16);
483*9a0bf528SMauro Carvalho Chehab 	*snr = (snr12 << 4) | (snr12 >> 8);
484*9a0bf528SMauro Carvalho Chehab 
485*9a0bf528SMauro Carvalho Chehab 	return 0;
486*9a0bf528SMauro Carvalho Chehab }
487*9a0bf528SMauro Carvalho Chehab 
488*9a0bf528SMauro Carvalho Chehab static int sp887x_read_ucblocks(struct dvb_frontend* fe, u32* ucblocks)
489*9a0bf528SMauro Carvalho Chehab {
490*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
491*9a0bf528SMauro Carvalho Chehab 
492*9a0bf528SMauro Carvalho Chehab 	*ucblocks = sp887x_readreg(state, 0xc0c);
493*9a0bf528SMauro Carvalho Chehab 	if (*ucblocks == 0xfff)
494*9a0bf528SMauro Carvalho Chehab 		*ucblocks = ~0;
495*9a0bf528SMauro Carvalho Chehab 
496*9a0bf528SMauro Carvalho Chehab 	return 0;
497*9a0bf528SMauro Carvalho Chehab }
498*9a0bf528SMauro Carvalho Chehab 
499*9a0bf528SMauro Carvalho Chehab static int sp887x_i2c_gate_ctrl(struct dvb_frontend* fe, int enable)
500*9a0bf528SMauro Carvalho Chehab {
501*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
502*9a0bf528SMauro Carvalho Chehab 
503*9a0bf528SMauro Carvalho Chehab 	if (enable) {
504*9a0bf528SMauro Carvalho Chehab 		return sp887x_writereg(state, 0x206, 0x001);
505*9a0bf528SMauro Carvalho Chehab 	} else {
506*9a0bf528SMauro Carvalho Chehab 		return sp887x_writereg(state, 0x206, 0x000);
507*9a0bf528SMauro Carvalho Chehab 	}
508*9a0bf528SMauro Carvalho Chehab }
509*9a0bf528SMauro Carvalho Chehab 
510*9a0bf528SMauro Carvalho Chehab static int sp887x_sleep(struct dvb_frontend* fe)
511*9a0bf528SMauro Carvalho Chehab {
512*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
513*9a0bf528SMauro Carvalho Chehab 
514*9a0bf528SMauro Carvalho Chehab 	/* tristate TS output and disable interface pins */
515*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc18, 0x000);
516*9a0bf528SMauro Carvalho Chehab 
517*9a0bf528SMauro Carvalho Chehab 	return 0;
518*9a0bf528SMauro Carvalho Chehab }
519*9a0bf528SMauro Carvalho Chehab 
520*9a0bf528SMauro Carvalho Chehab static int sp887x_init(struct dvb_frontend* fe)
521*9a0bf528SMauro Carvalho Chehab {
522*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
523*9a0bf528SMauro Carvalho Chehab 	const struct firmware *fw = NULL;
524*9a0bf528SMauro Carvalho Chehab 	int ret;
525*9a0bf528SMauro Carvalho Chehab 
526*9a0bf528SMauro Carvalho Chehab 	if (!state->initialised) {
527*9a0bf528SMauro Carvalho Chehab 		/* request the firmware, this will block until someone uploads it */
528*9a0bf528SMauro Carvalho Chehab 		printk("sp887x: waiting for firmware upload (%s)...\n", SP887X_DEFAULT_FIRMWARE);
529*9a0bf528SMauro Carvalho Chehab 		ret = state->config->request_firmware(fe, &fw, SP887X_DEFAULT_FIRMWARE);
530*9a0bf528SMauro Carvalho Chehab 		if (ret) {
531*9a0bf528SMauro Carvalho Chehab 			printk("sp887x: no firmware upload (timeout or file not found?)\n");
532*9a0bf528SMauro Carvalho Chehab 			return ret;
533*9a0bf528SMauro Carvalho Chehab 		}
534*9a0bf528SMauro Carvalho Chehab 
535*9a0bf528SMauro Carvalho Chehab 		ret = sp887x_initial_setup(fe, fw);
536*9a0bf528SMauro Carvalho Chehab 		release_firmware(fw);
537*9a0bf528SMauro Carvalho Chehab 		if (ret) {
538*9a0bf528SMauro Carvalho Chehab 			printk("sp887x: writing firmware to device failed\n");
539*9a0bf528SMauro Carvalho Chehab 			return ret;
540*9a0bf528SMauro Carvalho Chehab 		}
541*9a0bf528SMauro Carvalho Chehab 		printk("sp887x: firmware upload complete\n");
542*9a0bf528SMauro Carvalho Chehab 		state->initialised = 1;
543*9a0bf528SMauro Carvalho Chehab 	}
544*9a0bf528SMauro Carvalho Chehab 
545*9a0bf528SMauro Carvalho Chehab 	/* enable TS output and interface pins */
546*9a0bf528SMauro Carvalho Chehab 	sp887x_writereg(state, 0xc18, 0x00d);
547*9a0bf528SMauro Carvalho Chehab 
548*9a0bf528SMauro Carvalho Chehab 	return 0;
549*9a0bf528SMauro Carvalho Chehab }
550*9a0bf528SMauro Carvalho Chehab 
551*9a0bf528SMauro Carvalho Chehab static int sp887x_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings* fesettings)
552*9a0bf528SMauro Carvalho Chehab {
553*9a0bf528SMauro Carvalho Chehab 	fesettings->min_delay_ms = 350;
554*9a0bf528SMauro Carvalho Chehab 	fesettings->step_size = 166666*2;
555*9a0bf528SMauro Carvalho Chehab 	fesettings->max_drift = (166666*2)+1;
556*9a0bf528SMauro Carvalho Chehab 	return 0;
557*9a0bf528SMauro Carvalho Chehab }
558*9a0bf528SMauro Carvalho Chehab 
559*9a0bf528SMauro Carvalho Chehab static void sp887x_release(struct dvb_frontend* fe)
560*9a0bf528SMauro Carvalho Chehab {
561*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = fe->demodulator_priv;
562*9a0bf528SMauro Carvalho Chehab 	kfree(state);
563*9a0bf528SMauro Carvalho Chehab }
564*9a0bf528SMauro Carvalho Chehab 
565*9a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops sp887x_ops;
566*9a0bf528SMauro Carvalho Chehab 
567*9a0bf528SMauro Carvalho Chehab struct dvb_frontend* sp887x_attach(const struct sp887x_config* config,
568*9a0bf528SMauro Carvalho Chehab 				   struct i2c_adapter* i2c)
569*9a0bf528SMauro Carvalho Chehab {
570*9a0bf528SMauro Carvalho Chehab 	struct sp887x_state* state = NULL;
571*9a0bf528SMauro Carvalho Chehab 
572*9a0bf528SMauro Carvalho Chehab 	/* allocate memory for the internal state */
573*9a0bf528SMauro Carvalho Chehab 	state = kzalloc(sizeof(struct sp887x_state), GFP_KERNEL);
574*9a0bf528SMauro Carvalho Chehab 	if (state == NULL) goto error;
575*9a0bf528SMauro Carvalho Chehab 
576*9a0bf528SMauro Carvalho Chehab 	/* setup the state */
577*9a0bf528SMauro Carvalho Chehab 	state->config = config;
578*9a0bf528SMauro Carvalho Chehab 	state->i2c = i2c;
579*9a0bf528SMauro Carvalho Chehab 	state->initialised = 0;
580*9a0bf528SMauro Carvalho Chehab 
581*9a0bf528SMauro Carvalho Chehab 	/* check if the demod is there */
582*9a0bf528SMauro Carvalho Chehab 	if (sp887x_readreg(state, 0x0200) < 0) goto error;
583*9a0bf528SMauro Carvalho Chehab 
584*9a0bf528SMauro Carvalho Chehab 	/* create dvb_frontend */
585*9a0bf528SMauro Carvalho Chehab 	memcpy(&state->frontend.ops, &sp887x_ops, sizeof(struct dvb_frontend_ops));
586*9a0bf528SMauro Carvalho Chehab 	state->frontend.demodulator_priv = state;
587*9a0bf528SMauro Carvalho Chehab 	return &state->frontend;
588*9a0bf528SMauro Carvalho Chehab 
589*9a0bf528SMauro Carvalho Chehab error:
590*9a0bf528SMauro Carvalho Chehab 	kfree(state);
591*9a0bf528SMauro Carvalho Chehab 	return NULL;
592*9a0bf528SMauro Carvalho Chehab }
593*9a0bf528SMauro Carvalho Chehab 
594*9a0bf528SMauro Carvalho Chehab static struct dvb_frontend_ops sp887x_ops = {
595*9a0bf528SMauro Carvalho Chehab 	.delsys = { SYS_DVBT },
596*9a0bf528SMauro Carvalho Chehab 	.info = {
597*9a0bf528SMauro Carvalho Chehab 		.name = "Spase SP887x DVB-T",
598*9a0bf528SMauro Carvalho Chehab 		.frequency_min =  50500000,
599*9a0bf528SMauro Carvalho Chehab 		.frequency_max = 858000000,
600*9a0bf528SMauro Carvalho Chehab 		.frequency_stepsize = 166666,
601*9a0bf528SMauro Carvalho Chehab 		.caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
602*9a0bf528SMauro Carvalho Chehab 			FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
603*9a0bf528SMauro Carvalho Chehab 			FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 |
604*9a0bf528SMauro Carvalho Chehab 			FE_CAN_RECOVER
605*9a0bf528SMauro Carvalho Chehab 	},
606*9a0bf528SMauro Carvalho Chehab 
607*9a0bf528SMauro Carvalho Chehab 	.release = sp887x_release,
608*9a0bf528SMauro Carvalho Chehab 
609*9a0bf528SMauro Carvalho Chehab 	.init = sp887x_init,
610*9a0bf528SMauro Carvalho Chehab 	.sleep = sp887x_sleep,
611*9a0bf528SMauro Carvalho Chehab 	.i2c_gate_ctrl = sp887x_i2c_gate_ctrl,
612*9a0bf528SMauro Carvalho Chehab 
613*9a0bf528SMauro Carvalho Chehab 	.set_frontend = sp887x_setup_frontend_parameters,
614*9a0bf528SMauro Carvalho Chehab 	.get_tune_settings = sp887x_get_tune_settings,
615*9a0bf528SMauro Carvalho Chehab 
616*9a0bf528SMauro Carvalho Chehab 	.read_status = sp887x_read_status,
617*9a0bf528SMauro Carvalho Chehab 	.read_ber = sp887x_read_ber,
618*9a0bf528SMauro Carvalho Chehab 	.read_signal_strength = sp887x_read_signal_strength,
619*9a0bf528SMauro Carvalho Chehab 	.read_snr = sp887x_read_snr,
620*9a0bf528SMauro Carvalho Chehab 	.read_ucblocks = sp887x_read_ucblocks,
621*9a0bf528SMauro Carvalho Chehab };
622*9a0bf528SMauro Carvalho Chehab 
623*9a0bf528SMauro Carvalho Chehab module_param(debug, int, 0644);
624*9a0bf528SMauro Carvalho Chehab MODULE_PARM_DESC(debug, "Turn on/off frontend debugging (default:off).");
625*9a0bf528SMauro Carvalho Chehab 
626*9a0bf528SMauro Carvalho Chehab MODULE_DESCRIPTION("Spase sp887x DVB-T demodulator driver");
627*9a0bf528SMauro Carvalho Chehab MODULE_LICENSE("GPL");
628*9a0bf528SMauro Carvalho Chehab 
629*9a0bf528SMauro Carvalho Chehab EXPORT_SYMBOL(sp887x_attach);
630