1*3c4e0415SDaniel Scheller /* 2*3c4e0415SDaniel Scheller * Driver for the MaxLinear MxL5xx family of tuners/demods 3*3c4e0415SDaniel Scheller * 4*3c4e0415SDaniel Scheller * Copyright (C) 2014-2015 Ralph Metzler <rjkm@metzlerbros.de> 5*3c4e0415SDaniel Scheller * Marcus Metzler <mocm@metzlerbros.de> 6*3c4e0415SDaniel Scheller * developed for Digital Devices GmbH 7*3c4e0415SDaniel Scheller * 8*3c4e0415SDaniel Scheller * based on code: 9*3c4e0415SDaniel Scheller * Copyright (c) 2011-2013 MaxLinear, Inc. All rights reserved 10*3c4e0415SDaniel Scheller * which was released under GPL V2 11*3c4e0415SDaniel Scheller * 12*3c4e0415SDaniel Scheller * This program is free software; you can redistribute it and/or 13*3c4e0415SDaniel Scheller * modify it under the terms of the GNU General Public License 14*3c4e0415SDaniel Scheller * version 2, as published by the Free Software Foundation. 15*3c4e0415SDaniel Scheller * 16*3c4e0415SDaniel Scheller * This program is distributed in the hope that it will be useful, 17*3c4e0415SDaniel Scheller * but WITHOUT ANY WARRANTY; without even the implied warranty of 18*3c4e0415SDaniel Scheller * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19*3c4e0415SDaniel Scheller * GNU General Public License for more details. 20*3c4e0415SDaniel Scheller * 21*3c4e0415SDaniel Scheller */ 22*3c4e0415SDaniel Scheller 23*3c4e0415SDaniel Scheller #include <linux/kernel.h> 24*3c4e0415SDaniel Scheller #include <linux/module.h> 25*3c4e0415SDaniel Scheller #include <linux/moduleparam.h> 26*3c4e0415SDaniel Scheller #include <linux/init.h> 27*3c4e0415SDaniel Scheller #include <linux/delay.h> 28*3c4e0415SDaniel Scheller #include <linux/firmware.h> 29*3c4e0415SDaniel Scheller #include <linux/i2c.h> 30*3c4e0415SDaniel Scheller #include <linux/version.h> 31*3c4e0415SDaniel Scheller #include <linux/mutex.h> 32*3c4e0415SDaniel Scheller #include <linux/vmalloc.h> 33*3c4e0415SDaniel Scheller #include <asm/div64.h> 34*3c4e0415SDaniel Scheller #include <asm/unaligned.h> 35*3c4e0415SDaniel Scheller 36*3c4e0415SDaniel Scheller #include "dvb_frontend.h" 37*3c4e0415SDaniel Scheller #include "mxl5xx.h" 38*3c4e0415SDaniel Scheller #include "mxl5xx_regs.h" 39*3c4e0415SDaniel Scheller #include "mxl5xx_defs.h" 40*3c4e0415SDaniel Scheller 41*3c4e0415SDaniel Scheller #define BYTE0(v) ((v >> 0) & 0xff) 42*3c4e0415SDaniel Scheller #define BYTE1(v) ((v >> 8) & 0xff) 43*3c4e0415SDaniel Scheller #define BYTE2(v) ((v >> 16) & 0xff) 44*3c4e0415SDaniel Scheller #define BYTE3(v) ((v >> 24) & 0xff) 45*3c4e0415SDaniel Scheller 46*3c4e0415SDaniel Scheller LIST_HEAD(mxllist); 47*3c4e0415SDaniel Scheller 48*3c4e0415SDaniel Scheller struct mxl_base { 49*3c4e0415SDaniel Scheller struct list_head mxllist; 50*3c4e0415SDaniel Scheller struct list_head mxls; 51*3c4e0415SDaniel Scheller 52*3c4e0415SDaniel Scheller u8 adr; 53*3c4e0415SDaniel Scheller struct i2c_adapter *i2c; 54*3c4e0415SDaniel Scheller 55*3c4e0415SDaniel Scheller u32 count; 56*3c4e0415SDaniel Scheller u32 type; 57*3c4e0415SDaniel Scheller u32 sku_type; 58*3c4e0415SDaniel Scheller u32 chipversion; 59*3c4e0415SDaniel Scheller u32 clock; 60*3c4e0415SDaniel Scheller u32 fwversion; 61*3c4e0415SDaniel Scheller 62*3c4e0415SDaniel Scheller u8 *ts_map; 63*3c4e0415SDaniel Scheller u8 can_clkout; 64*3c4e0415SDaniel Scheller u8 chan_bond; 65*3c4e0415SDaniel Scheller u8 demod_num; 66*3c4e0415SDaniel Scheller u8 tuner_num; 67*3c4e0415SDaniel Scheller 68*3c4e0415SDaniel Scheller unsigned long next_tune; 69*3c4e0415SDaniel Scheller 70*3c4e0415SDaniel Scheller struct mutex i2c_lock; 71*3c4e0415SDaniel Scheller struct mutex status_lock; 72*3c4e0415SDaniel Scheller struct mutex tune_lock; 73*3c4e0415SDaniel Scheller 74*3c4e0415SDaniel Scheller u8 buf[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN]; 75*3c4e0415SDaniel Scheller 76*3c4e0415SDaniel Scheller u32 cmd_size; 77*3c4e0415SDaniel Scheller u8 cmd_data[MAX_CMD_DATA]; 78*3c4e0415SDaniel Scheller }; 79*3c4e0415SDaniel Scheller 80*3c4e0415SDaniel Scheller struct mxl { 81*3c4e0415SDaniel Scheller struct list_head mxl; 82*3c4e0415SDaniel Scheller 83*3c4e0415SDaniel Scheller struct mxl_base *base; 84*3c4e0415SDaniel Scheller struct dvb_frontend fe; 85*3c4e0415SDaniel Scheller struct device *i2cdev; 86*3c4e0415SDaniel Scheller u32 demod; 87*3c4e0415SDaniel Scheller u32 tuner; 88*3c4e0415SDaniel Scheller u32 tuner_in_use; 89*3c4e0415SDaniel Scheller u8 xbar[3]; 90*3c4e0415SDaniel Scheller 91*3c4e0415SDaniel Scheller unsigned long tune_time; 92*3c4e0415SDaniel Scheller }; 93*3c4e0415SDaniel Scheller 94*3c4e0415SDaniel Scheller static void convert_endian(u8 flag, u32 size, u8 *d) 95*3c4e0415SDaniel Scheller { 96*3c4e0415SDaniel Scheller u32 i; 97*3c4e0415SDaniel Scheller 98*3c4e0415SDaniel Scheller if (!flag) 99*3c4e0415SDaniel Scheller return; 100*3c4e0415SDaniel Scheller for (i = 0; i < (size & ~3); i += 4) { 101*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 3]; 102*3c4e0415SDaniel Scheller d[i + 3] ^= d[i + 0]; 103*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 3]; 104*3c4e0415SDaniel Scheller 105*3c4e0415SDaniel Scheller d[i + 1] ^= d[i + 2]; 106*3c4e0415SDaniel Scheller d[i + 2] ^= d[i + 1]; 107*3c4e0415SDaniel Scheller d[i + 1] ^= d[i + 2]; 108*3c4e0415SDaniel Scheller } 109*3c4e0415SDaniel Scheller 110*3c4e0415SDaniel Scheller switch (size & 3) { 111*3c4e0415SDaniel Scheller case 0: 112*3c4e0415SDaniel Scheller case 1: 113*3c4e0415SDaniel Scheller /* do nothing */ 114*3c4e0415SDaniel Scheller break; 115*3c4e0415SDaniel Scheller case 2: 116*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 1]; 117*3c4e0415SDaniel Scheller d[i + 1] ^= d[i + 0]; 118*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 1]; 119*3c4e0415SDaniel Scheller break; 120*3c4e0415SDaniel Scheller 121*3c4e0415SDaniel Scheller case 3: 122*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 2]; 123*3c4e0415SDaniel Scheller d[i + 2] ^= d[i + 0]; 124*3c4e0415SDaniel Scheller d[i + 0] ^= d[i + 2]; 125*3c4e0415SDaniel Scheller break; 126*3c4e0415SDaniel Scheller } 127*3c4e0415SDaniel Scheller 128*3c4e0415SDaniel Scheller } 129*3c4e0415SDaniel Scheller 130*3c4e0415SDaniel Scheller static int i2c_write(struct i2c_adapter *adap, u8 adr, 131*3c4e0415SDaniel Scheller u8 *data, u32 len) 132*3c4e0415SDaniel Scheller { 133*3c4e0415SDaniel Scheller struct i2c_msg msg = {.addr = adr, .flags = 0, 134*3c4e0415SDaniel Scheller .buf = data, .len = len}; 135*3c4e0415SDaniel Scheller 136*3c4e0415SDaniel Scheller return (i2c_transfer(adap, &msg, 1) == 1) ? 0 : -1; 137*3c4e0415SDaniel Scheller } 138*3c4e0415SDaniel Scheller 139*3c4e0415SDaniel Scheller static int i2c_read(struct i2c_adapter *adap, u8 adr, 140*3c4e0415SDaniel Scheller u8 *data, u32 len) 141*3c4e0415SDaniel Scheller { 142*3c4e0415SDaniel Scheller struct i2c_msg msg = {.addr = adr, .flags = I2C_M_RD, 143*3c4e0415SDaniel Scheller .buf = data, .len = len}; 144*3c4e0415SDaniel Scheller 145*3c4e0415SDaniel Scheller return (i2c_transfer(adap, &msg, 1) == 1) ? 0 : -1; 146*3c4e0415SDaniel Scheller } 147*3c4e0415SDaniel Scheller 148*3c4e0415SDaniel Scheller static int i2cread(struct mxl *state, u8 *data, int len) 149*3c4e0415SDaniel Scheller { 150*3c4e0415SDaniel Scheller return i2c_read(state->base->i2c, state->base->adr, data, len); 151*3c4e0415SDaniel Scheller } 152*3c4e0415SDaniel Scheller 153*3c4e0415SDaniel Scheller static int i2cwrite(struct mxl *state, u8 *data, int len) 154*3c4e0415SDaniel Scheller { 155*3c4e0415SDaniel Scheller return i2c_write(state->base->i2c, state->base->adr, data, len); 156*3c4e0415SDaniel Scheller } 157*3c4e0415SDaniel Scheller 158*3c4e0415SDaniel Scheller static int read_register_unlocked(struct mxl *state, u32 reg, u32 *val) 159*3c4e0415SDaniel Scheller { 160*3c4e0415SDaniel Scheller int stat; 161*3c4e0415SDaniel Scheller u8 data[MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE] = { 162*3c4e0415SDaniel Scheller MXL_HYDRA_PLID_REG_READ, 0x04, 163*3c4e0415SDaniel Scheller GET_BYTE(reg, 0), GET_BYTE(reg, 1), 164*3c4e0415SDaniel Scheller GET_BYTE(reg, 2), GET_BYTE(reg, 3), 165*3c4e0415SDaniel Scheller }; 166*3c4e0415SDaniel Scheller 167*3c4e0415SDaniel Scheller stat = i2cwrite(state, data, 168*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE); 169*3c4e0415SDaniel Scheller if (stat) 170*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "i2c read error 1\n"); 171*3c4e0415SDaniel Scheller if (!stat) 172*3c4e0415SDaniel Scheller stat = i2cread(state, (u8 *) val, 173*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES); 174*3c4e0415SDaniel Scheller le32_to_cpus(val); 175*3c4e0415SDaniel Scheller if (stat) 176*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "i2c read error 2\n"); 177*3c4e0415SDaniel Scheller return stat; 178*3c4e0415SDaniel Scheller } 179*3c4e0415SDaniel Scheller 180*3c4e0415SDaniel Scheller #define DMA_I2C_INTERRUPT_ADDR 0x8000011C 181*3c4e0415SDaniel Scheller #define DMA_INTR_PROT_WR_CMP 0x08 182*3c4e0415SDaniel Scheller 183*3c4e0415SDaniel Scheller static int send_command(struct mxl *state, u32 size, u8 *buf) 184*3c4e0415SDaniel Scheller { 185*3c4e0415SDaniel Scheller int stat; 186*3c4e0415SDaniel Scheller u32 val, count = 10; 187*3c4e0415SDaniel Scheller 188*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 189*3c4e0415SDaniel Scheller if (state->base->fwversion > 0x02010109) { 190*3c4e0415SDaniel Scheller read_register_unlocked(state, DMA_I2C_INTERRUPT_ADDR, &val); 191*3c4e0415SDaniel Scheller if (DMA_INTR_PROT_WR_CMP & val) 192*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "%s busy\n", __func__); 193*3c4e0415SDaniel Scheller while ((DMA_INTR_PROT_WR_CMP & val) && --count) { 194*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 195*3c4e0415SDaniel Scheller usleep_range(1000, 2000); 196*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 197*3c4e0415SDaniel Scheller read_register_unlocked(state, DMA_I2C_INTERRUPT_ADDR, 198*3c4e0415SDaniel Scheller &val); 199*3c4e0415SDaniel Scheller } 200*3c4e0415SDaniel Scheller if (!count) { 201*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "%s busy\n", __func__); 202*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 203*3c4e0415SDaniel Scheller return -EBUSY; 204*3c4e0415SDaniel Scheller } 205*3c4e0415SDaniel Scheller } 206*3c4e0415SDaniel Scheller stat = i2cwrite(state, buf, size); 207*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 208*3c4e0415SDaniel Scheller return stat; 209*3c4e0415SDaniel Scheller } 210*3c4e0415SDaniel Scheller 211*3c4e0415SDaniel Scheller static int write_register(struct mxl *state, u32 reg, u32 val) 212*3c4e0415SDaniel Scheller { 213*3c4e0415SDaniel Scheller int stat; 214*3c4e0415SDaniel Scheller u8 data[MXL_HYDRA_REG_WRITE_LEN] = { 215*3c4e0415SDaniel Scheller MXL_HYDRA_PLID_REG_WRITE, 0x08, 216*3c4e0415SDaniel Scheller BYTE0(reg), BYTE1(reg), BYTE2(reg), BYTE3(reg), 217*3c4e0415SDaniel Scheller BYTE0(val), BYTE1(val), BYTE2(val), BYTE3(val), 218*3c4e0415SDaniel Scheller }; 219*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 220*3c4e0415SDaniel Scheller stat = i2cwrite(state, data, sizeof(data)); 221*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 222*3c4e0415SDaniel Scheller if (stat) 223*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "i2c write error\n"); 224*3c4e0415SDaniel Scheller return stat; 225*3c4e0415SDaniel Scheller } 226*3c4e0415SDaniel Scheller 227*3c4e0415SDaniel Scheller static int write_firmware_block(struct mxl *state, 228*3c4e0415SDaniel Scheller u32 reg, u32 size, u8 *reg_data_ptr) 229*3c4e0415SDaniel Scheller { 230*3c4e0415SDaniel Scheller int stat; 231*3c4e0415SDaniel Scheller u8 *buf = state->base->buf; 232*3c4e0415SDaniel Scheller 233*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 234*3c4e0415SDaniel Scheller buf[0] = MXL_HYDRA_PLID_REG_WRITE; 235*3c4e0415SDaniel Scheller buf[1] = size + 4; 236*3c4e0415SDaniel Scheller buf[2] = GET_BYTE(reg, 0); 237*3c4e0415SDaniel Scheller buf[3] = GET_BYTE(reg, 1); 238*3c4e0415SDaniel Scheller buf[4] = GET_BYTE(reg, 2); 239*3c4e0415SDaniel Scheller buf[5] = GET_BYTE(reg, 3); 240*3c4e0415SDaniel Scheller memcpy(&buf[6], reg_data_ptr, size); 241*3c4e0415SDaniel Scheller stat = i2cwrite(state, buf, 242*3c4e0415SDaniel Scheller MXL_HYDRA_I2C_HDR_SIZE + 243*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES + size); 244*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 245*3c4e0415SDaniel Scheller if (stat) 246*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "fw block write failed\n"); 247*3c4e0415SDaniel Scheller return stat; 248*3c4e0415SDaniel Scheller } 249*3c4e0415SDaniel Scheller 250*3c4e0415SDaniel Scheller static int read_register(struct mxl *state, u32 reg, u32 *val) 251*3c4e0415SDaniel Scheller { 252*3c4e0415SDaniel Scheller int stat; 253*3c4e0415SDaniel Scheller u8 data[MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE] = { 254*3c4e0415SDaniel Scheller MXL_HYDRA_PLID_REG_READ, 0x04, 255*3c4e0415SDaniel Scheller GET_BYTE(reg, 0), GET_BYTE(reg, 1), 256*3c4e0415SDaniel Scheller GET_BYTE(reg, 2), GET_BYTE(reg, 3), 257*3c4e0415SDaniel Scheller }; 258*3c4e0415SDaniel Scheller 259*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 260*3c4e0415SDaniel Scheller stat = i2cwrite(state, data, 261*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES + MXL_HYDRA_I2C_HDR_SIZE); 262*3c4e0415SDaniel Scheller if (stat) 263*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "i2c read error 1\n"); 264*3c4e0415SDaniel Scheller if (!stat) 265*3c4e0415SDaniel Scheller stat = i2cread(state, (u8 *) val, 266*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES); 267*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 268*3c4e0415SDaniel Scheller le32_to_cpus(val); 269*3c4e0415SDaniel Scheller if (stat) 270*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "i2c read error 2\n"); 271*3c4e0415SDaniel Scheller return stat; 272*3c4e0415SDaniel Scheller } 273*3c4e0415SDaniel Scheller 274*3c4e0415SDaniel Scheller static int read_register_block(struct mxl *state, u32 reg, u32 size, u8 *data) 275*3c4e0415SDaniel Scheller { 276*3c4e0415SDaniel Scheller int stat; 277*3c4e0415SDaniel Scheller u8 *buf = state->base->buf; 278*3c4e0415SDaniel Scheller 279*3c4e0415SDaniel Scheller mutex_lock(&state->base->i2c_lock); 280*3c4e0415SDaniel Scheller 281*3c4e0415SDaniel Scheller buf[0] = MXL_HYDRA_PLID_REG_READ; 282*3c4e0415SDaniel Scheller buf[1] = size + 4; 283*3c4e0415SDaniel Scheller buf[2] = GET_BYTE(reg, 0); 284*3c4e0415SDaniel Scheller buf[3] = GET_BYTE(reg, 1); 285*3c4e0415SDaniel Scheller buf[4] = GET_BYTE(reg, 2); 286*3c4e0415SDaniel Scheller buf[5] = GET_BYTE(reg, 3); 287*3c4e0415SDaniel Scheller stat = i2cwrite(state, buf, 288*3c4e0415SDaniel Scheller MXL_HYDRA_I2C_HDR_SIZE + MXL_HYDRA_REG_SIZE_IN_BYTES); 289*3c4e0415SDaniel Scheller if (!stat) { 290*3c4e0415SDaniel Scheller stat = i2cread(state, data, size); 291*3c4e0415SDaniel Scheller convert_endian(MXL_ENABLE_BIG_ENDIAN, size, data); 292*3c4e0415SDaniel Scheller } 293*3c4e0415SDaniel Scheller mutex_unlock(&state->base->i2c_lock); 294*3c4e0415SDaniel Scheller return stat; 295*3c4e0415SDaniel Scheller } 296*3c4e0415SDaniel Scheller 297*3c4e0415SDaniel Scheller static int read_by_mnemonic(struct mxl *state, 298*3c4e0415SDaniel Scheller u32 reg, u8 lsbloc, u8 numofbits, u32 *val) 299*3c4e0415SDaniel Scheller { 300*3c4e0415SDaniel Scheller u32 data = 0, mask = 0; 301*3c4e0415SDaniel Scheller int stat; 302*3c4e0415SDaniel Scheller 303*3c4e0415SDaniel Scheller stat = read_register(state, reg, &data); 304*3c4e0415SDaniel Scheller if (stat) 305*3c4e0415SDaniel Scheller return stat; 306*3c4e0415SDaniel Scheller mask = MXL_GET_REG_MASK_32(lsbloc, numofbits); 307*3c4e0415SDaniel Scheller data &= mask; 308*3c4e0415SDaniel Scheller data >>= lsbloc; 309*3c4e0415SDaniel Scheller *val = data; 310*3c4e0415SDaniel Scheller return 0; 311*3c4e0415SDaniel Scheller } 312*3c4e0415SDaniel Scheller 313*3c4e0415SDaniel Scheller 314*3c4e0415SDaniel Scheller static int update_by_mnemonic(struct mxl *state, 315*3c4e0415SDaniel Scheller u32 reg, u8 lsbloc, u8 numofbits, u32 val) 316*3c4e0415SDaniel Scheller { 317*3c4e0415SDaniel Scheller u32 data, mask; 318*3c4e0415SDaniel Scheller int stat; 319*3c4e0415SDaniel Scheller 320*3c4e0415SDaniel Scheller stat = read_register(state, reg, &data); 321*3c4e0415SDaniel Scheller if (stat) 322*3c4e0415SDaniel Scheller return stat; 323*3c4e0415SDaniel Scheller mask = MXL_GET_REG_MASK_32(lsbloc, numofbits); 324*3c4e0415SDaniel Scheller data = (data & ~mask) | ((val << lsbloc) & mask); 325*3c4e0415SDaniel Scheller stat = write_register(state, reg, data); 326*3c4e0415SDaniel Scheller return stat; 327*3c4e0415SDaniel Scheller } 328*3c4e0415SDaniel Scheller 329*3c4e0415SDaniel Scheller static int firmware_is_alive(struct mxl *state) 330*3c4e0415SDaniel Scheller { 331*3c4e0415SDaniel Scheller u32 hb0, hb1; 332*3c4e0415SDaniel Scheller 333*3c4e0415SDaniel Scheller if (read_register(state, HYDRA_HEAR_BEAT, &hb0)) 334*3c4e0415SDaniel Scheller return 0; 335*3c4e0415SDaniel Scheller msleep(20); 336*3c4e0415SDaniel Scheller if (read_register(state, HYDRA_HEAR_BEAT, &hb1)) 337*3c4e0415SDaniel Scheller return 0; 338*3c4e0415SDaniel Scheller if (hb1 == hb0) 339*3c4e0415SDaniel Scheller return 0; 340*3c4e0415SDaniel Scheller return 1; 341*3c4e0415SDaniel Scheller } 342*3c4e0415SDaniel Scheller 343*3c4e0415SDaniel Scheller static int init(struct dvb_frontend *fe) 344*3c4e0415SDaniel Scheller { 345*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 346*3c4e0415SDaniel Scheller 347*3c4e0415SDaniel Scheller /* init fe stats */ 348*3c4e0415SDaniel Scheller p->strength.len = 1; 349*3c4e0415SDaniel Scheller p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 350*3c4e0415SDaniel Scheller p->cnr.len = 1; 351*3c4e0415SDaniel Scheller p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 352*3c4e0415SDaniel Scheller p->pre_bit_error.len = 1; 353*3c4e0415SDaniel Scheller p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 354*3c4e0415SDaniel Scheller p->pre_bit_count.len = 1; 355*3c4e0415SDaniel Scheller p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 356*3c4e0415SDaniel Scheller p->post_bit_error.len = 1; 357*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 358*3c4e0415SDaniel Scheller p->post_bit_count.len = 1; 359*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 360*3c4e0415SDaniel Scheller 361*3c4e0415SDaniel Scheller return 0; 362*3c4e0415SDaniel Scheller } 363*3c4e0415SDaniel Scheller 364*3c4e0415SDaniel Scheller static void release(struct dvb_frontend *fe) 365*3c4e0415SDaniel Scheller { 366*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 367*3c4e0415SDaniel Scheller 368*3c4e0415SDaniel Scheller list_del(&state->mxl); 369*3c4e0415SDaniel Scheller /* Release one frontend, two more shall take its place! */ 370*3c4e0415SDaniel Scheller state->base->count--; 371*3c4e0415SDaniel Scheller if (state->base->count == 0) { 372*3c4e0415SDaniel Scheller list_del(&state->base->mxllist); 373*3c4e0415SDaniel Scheller kfree(state->base); 374*3c4e0415SDaniel Scheller } 375*3c4e0415SDaniel Scheller kfree(state); 376*3c4e0415SDaniel Scheller } 377*3c4e0415SDaniel Scheller 378*3c4e0415SDaniel Scheller static int get_algo(struct dvb_frontend *fe) 379*3c4e0415SDaniel Scheller { 380*3c4e0415SDaniel Scheller return DVBFE_ALGO_HW; 381*3c4e0415SDaniel Scheller } 382*3c4e0415SDaniel Scheller 383*3c4e0415SDaniel Scheller static int cfg_demod_abort_tune(struct mxl *state) 384*3c4e0415SDaniel Scheller { 385*3c4e0415SDaniel Scheller struct MXL_HYDRA_DEMOD_ABORT_TUNE_T abort_tune_cmd; 386*3c4e0415SDaniel Scheller u8 cmd_size = sizeof(abort_tune_cmd); 387*3c4e0415SDaniel Scheller u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN]; 388*3c4e0415SDaniel Scheller 389*3c4e0415SDaniel Scheller abort_tune_cmd.demod_id = state->demod; 390*3c4e0415SDaniel Scheller BUILD_HYDRA_CMD(MXL_HYDRA_ABORT_TUNE_CMD, MXL_CMD_WRITE, 391*3c4e0415SDaniel Scheller cmd_size, &abort_tune_cmd, cmd_buff); 392*3c4e0415SDaniel Scheller return send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE, 393*3c4e0415SDaniel Scheller &cmd_buff[0]); 394*3c4e0415SDaniel Scheller } 395*3c4e0415SDaniel Scheller 396*3c4e0415SDaniel Scheller static int send_master_cmd(struct dvb_frontend *fe, 397*3c4e0415SDaniel Scheller struct dvb_diseqc_master_cmd *cmd) 398*3c4e0415SDaniel Scheller { 399*3c4e0415SDaniel Scheller /*struct mxl *state = fe->demodulator_priv;*/ 400*3c4e0415SDaniel Scheller 401*3c4e0415SDaniel Scheller return 0; /*CfgDemodAbortTune(state);*/ 402*3c4e0415SDaniel Scheller } 403*3c4e0415SDaniel Scheller 404*3c4e0415SDaniel Scheller static int set_parameters(struct dvb_frontend *fe) 405*3c4e0415SDaniel Scheller { 406*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 407*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 408*3c4e0415SDaniel Scheller struct MXL_HYDRA_DEMOD_PARAM_T demod_chan_cfg; 409*3c4e0415SDaniel Scheller u8 cmd_size = sizeof(demod_chan_cfg); 410*3c4e0415SDaniel Scheller u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN]; 411*3c4e0415SDaniel Scheller u32 srange = 10; 412*3c4e0415SDaniel Scheller int stat; 413*3c4e0415SDaniel Scheller 414*3c4e0415SDaniel Scheller if (p->frequency < 950000 || p->frequency > 2150000) 415*3c4e0415SDaniel Scheller return -EINVAL; 416*3c4e0415SDaniel Scheller if (p->symbol_rate < 1000000 || p->symbol_rate > 45000000) 417*3c4e0415SDaniel Scheller return -EINVAL; 418*3c4e0415SDaniel Scheller 419*3c4e0415SDaniel Scheller /* CfgDemodAbortTune(state); */ 420*3c4e0415SDaniel Scheller 421*3c4e0415SDaniel Scheller switch (p->delivery_system) { 422*3c4e0415SDaniel Scheller case SYS_DSS: 423*3c4e0415SDaniel Scheller demod_chan_cfg.standard = MXL_HYDRA_DSS; 424*3c4e0415SDaniel Scheller demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_AUTO; 425*3c4e0415SDaniel Scheller break; 426*3c4e0415SDaniel Scheller case SYS_DVBS: 427*3c4e0415SDaniel Scheller srange = p->symbol_rate / 1000000; 428*3c4e0415SDaniel Scheller if (srange > 10) 429*3c4e0415SDaniel Scheller srange = 10; 430*3c4e0415SDaniel Scheller demod_chan_cfg.standard = MXL_HYDRA_DVBS; 431*3c4e0415SDaniel Scheller demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_0_35; 432*3c4e0415SDaniel Scheller demod_chan_cfg.modulation_scheme = MXL_HYDRA_MOD_QPSK; 433*3c4e0415SDaniel Scheller demod_chan_cfg.pilots = MXL_HYDRA_PILOTS_OFF; 434*3c4e0415SDaniel Scheller break; 435*3c4e0415SDaniel Scheller case SYS_DVBS2: 436*3c4e0415SDaniel Scheller demod_chan_cfg.standard = MXL_HYDRA_DVBS2; 437*3c4e0415SDaniel Scheller demod_chan_cfg.roll_off = MXL_HYDRA_ROLLOFF_AUTO; 438*3c4e0415SDaniel Scheller demod_chan_cfg.modulation_scheme = MXL_HYDRA_MOD_AUTO; 439*3c4e0415SDaniel Scheller demod_chan_cfg.pilots = MXL_HYDRA_PILOTS_AUTO; 440*3c4e0415SDaniel Scheller /* cfg_scrambler(state); */ 441*3c4e0415SDaniel Scheller break; 442*3c4e0415SDaniel Scheller default: 443*3c4e0415SDaniel Scheller return -EINVAL; 444*3c4e0415SDaniel Scheller } 445*3c4e0415SDaniel Scheller demod_chan_cfg.tuner_index = state->tuner; 446*3c4e0415SDaniel Scheller demod_chan_cfg.demod_index = state->demod; 447*3c4e0415SDaniel Scheller demod_chan_cfg.frequency_in_hz = p->frequency * 1000; 448*3c4e0415SDaniel Scheller demod_chan_cfg.symbol_rate_in_hz = p->symbol_rate; 449*3c4e0415SDaniel Scheller demod_chan_cfg.max_carrier_offset_in_mhz = srange; 450*3c4e0415SDaniel Scheller demod_chan_cfg.spectrum_inversion = MXL_HYDRA_SPECTRUM_AUTO; 451*3c4e0415SDaniel Scheller demod_chan_cfg.fec_code_rate = MXL_HYDRA_FEC_AUTO; 452*3c4e0415SDaniel Scheller 453*3c4e0415SDaniel Scheller mutex_lock(&state->base->tune_lock); 454*3c4e0415SDaniel Scheller if (time_after(jiffies + msecs_to_jiffies(200), 455*3c4e0415SDaniel Scheller state->base->next_tune)) 456*3c4e0415SDaniel Scheller while (time_before(jiffies, state->base->next_tune)) 457*3c4e0415SDaniel Scheller usleep_range(10000, 11000); 458*3c4e0415SDaniel Scheller state->base->next_tune = jiffies + msecs_to_jiffies(100); 459*3c4e0415SDaniel Scheller state->tuner_in_use = state->tuner; 460*3c4e0415SDaniel Scheller BUILD_HYDRA_CMD(MXL_HYDRA_DEMOD_SET_PARAM_CMD, MXL_CMD_WRITE, 461*3c4e0415SDaniel Scheller cmd_size, &demod_chan_cfg, cmd_buff); 462*3c4e0415SDaniel Scheller stat = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE, 463*3c4e0415SDaniel Scheller &cmd_buff[0]); 464*3c4e0415SDaniel Scheller mutex_unlock(&state->base->tune_lock); 465*3c4e0415SDaniel Scheller return stat; 466*3c4e0415SDaniel Scheller } 467*3c4e0415SDaniel Scheller 468*3c4e0415SDaniel Scheller static int enable_tuner(struct mxl *state, u32 tuner, u32 enable); 469*3c4e0415SDaniel Scheller 470*3c4e0415SDaniel Scheller static int sleep(struct dvb_frontend *fe) 471*3c4e0415SDaniel Scheller { 472*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 473*3c4e0415SDaniel Scheller struct mxl *p; 474*3c4e0415SDaniel Scheller 475*3c4e0415SDaniel Scheller cfg_demod_abort_tune(state); 476*3c4e0415SDaniel Scheller if (state->tuner_in_use != 0xffffffff) { 477*3c4e0415SDaniel Scheller mutex_lock(&state->base->tune_lock); 478*3c4e0415SDaniel Scheller state->tuner_in_use = 0xffffffff; 479*3c4e0415SDaniel Scheller list_for_each_entry(p, &state->base->mxls, mxl) { 480*3c4e0415SDaniel Scheller if (p->tuner_in_use == state->tuner) 481*3c4e0415SDaniel Scheller break; 482*3c4e0415SDaniel Scheller } 483*3c4e0415SDaniel Scheller if (&p->mxl == &state->base->mxls) 484*3c4e0415SDaniel Scheller enable_tuner(state, state->tuner, 0); 485*3c4e0415SDaniel Scheller mutex_unlock(&state->base->tune_lock); 486*3c4e0415SDaniel Scheller } 487*3c4e0415SDaniel Scheller return 0; 488*3c4e0415SDaniel Scheller } 489*3c4e0415SDaniel Scheller 490*3c4e0415SDaniel Scheller static int read_snr(struct dvb_frontend *fe) 491*3c4e0415SDaniel Scheller { 492*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 493*3c4e0415SDaniel Scheller int stat; 494*3c4e0415SDaniel Scheller u32 reg_data = 0; 495*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 496*3c4e0415SDaniel Scheller 497*3c4e0415SDaniel Scheller mutex_lock(&state->base->status_lock); 498*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_LOCK(state, state->demod); 499*3c4e0415SDaniel Scheller stat = read_register(state, (HYDRA_DMD_SNR_ADDR_OFFSET + 500*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 501*3c4e0415SDaniel Scheller ®_data); 502*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod); 503*3c4e0415SDaniel Scheller mutex_unlock(&state->base->status_lock); 504*3c4e0415SDaniel Scheller 505*3c4e0415SDaniel Scheller p->cnr.stat[0].scale = FE_SCALE_DECIBEL; 506*3c4e0415SDaniel Scheller p->cnr.stat[0].svalue = (s16)reg_data * 10; 507*3c4e0415SDaniel Scheller 508*3c4e0415SDaniel Scheller return stat; 509*3c4e0415SDaniel Scheller } 510*3c4e0415SDaniel Scheller 511*3c4e0415SDaniel Scheller static int read_ber(struct dvb_frontend *fe) 512*3c4e0415SDaniel Scheller { 513*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 514*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 515*3c4e0415SDaniel Scheller u32 reg[8]; 516*3c4e0415SDaniel Scheller 517*3c4e0415SDaniel Scheller mutex_lock(&state->base->status_lock); 518*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_LOCK(state, state->demod); 519*3c4e0415SDaniel Scheller read_register_block(state, 520*3c4e0415SDaniel Scheller (HYDRA_DMD_DVBS_1ST_CORR_RS_ERRORS_ADDR_OFFSET + 521*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 522*3c4e0415SDaniel Scheller (4 * sizeof(u32)), 523*3c4e0415SDaniel Scheller (u8 *) ®[0]); 524*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod); 525*3c4e0415SDaniel Scheller 526*3c4e0415SDaniel Scheller switch (p->delivery_system) { 527*3c4e0415SDaniel Scheller case SYS_DSS: 528*3c4e0415SDaniel Scheller case SYS_DVBS: 529*3c4e0415SDaniel Scheller p->pre_bit_error.stat[0].scale = FE_SCALE_COUNTER; 530*3c4e0415SDaniel Scheller p->pre_bit_error.stat[0].uvalue = reg[2]; 531*3c4e0415SDaniel Scheller p->pre_bit_count.stat[0].scale = FE_SCALE_COUNTER; 532*3c4e0415SDaniel Scheller p->pre_bit_count.stat[0].uvalue = reg[3]; 533*3c4e0415SDaniel Scheller break; 534*3c4e0415SDaniel Scheller default: 535*3c4e0415SDaniel Scheller break; 536*3c4e0415SDaniel Scheller } 537*3c4e0415SDaniel Scheller 538*3c4e0415SDaniel Scheller read_register_block(state, 539*3c4e0415SDaniel Scheller (HYDRA_DMD_DVBS2_CRC_ERRORS_ADDR_OFFSET + 540*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 541*3c4e0415SDaniel Scheller (7 * sizeof(u32)), 542*3c4e0415SDaniel Scheller (u8 *) ®[0]); 543*3c4e0415SDaniel Scheller 544*3c4e0415SDaniel Scheller switch (p->delivery_system) { 545*3c4e0415SDaniel Scheller case SYS_DSS: 546*3c4e0415SDaniel Scheller case SYS_DVBS: 547*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER; 548*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].uvalue = reg[5]; 549*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER; 550*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].uvalue = reg[6]; 551*3c4e0415SDaniel Scheller break; 552*3c4e0415SDaniel Scheller case SYS_DVBS2: 553*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER; 554*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].uvalue = reg[1]; 555*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER; 556*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].uvalue = reg[2]; 557*3c4e0415SDaniel Scheller break; 558*3c4e0415SDaniel Scheller default: 559*3c4e0415SDaniel Scheller break; 560*3c4e0415SDaniel Scheller } 561*3c4e0415SDaniel Scheller 562*3c4e0415SDaniel Scheller mutex_unlock(&state->base->status_lock); 563*3c4e0415SDaniel Scheller 564*3c4e0415SDaniel Scheller return 0; 565*3c4e0415SDaniel Scheller } 566*3c4e0415SDaniel Scheller 567*3c4e0415SDaniel Scheller static int read_signal_strength(struct dvb_frontend *fe) 568*3c4e0415SDaniel Scheller { 569*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 570*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 571*3c4e0415SDaniel Scheller int stat; 572*3c4e0415SDaniel Scheller u32 reg_data = 0; 573*3c4e0415SDaniel Scheller 574*3c4e0415SDaniel Scheller mutex_lock(&state->base->status_lock); 575*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_LOCK(state, state->demod); 576*3c4e0415SDaniel Scheller stat = read_register(state, (HYDRA_DMD_STATUS_INPUT_POWER_ADDR + 577*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 578*3c4e0415SDaniel Scheller ®_data); 579*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod); 580*3c4e0415SDaniel Scheller mutex_unlock(&state->base->status_lock); 581*3c4e0415SDaniel Scheller 582*3c4e0415SDaniel Scheller p->strength.stat[0].scale = FE_SCALE_DECIBEL; 583*3c4e0415SDaniel Scheller p->strength.stat[0].svalue = (s16) reg_data * 10; /* fix scale */ 584*3c4e0415SDaniel Scheller 585*3c4e0415SDaniel Scheller return stat; 586*3c4e0415SDaniel Scheller } 587*3c4e0415SDaniel Scheller 588*3c4e0415SDaniel Scheller static int read_status(struct dvb_frontend *fe, enum fe_status *status) 589*3c4e0415SDaniel Scheller { 590*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 591*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p = &fe->dtv_property_cache; 592*3c4e0415SDaniel Scheller u32 reg_data = 0; 593*3c4e0415SDaniel Scheller 594*3c4e0415SDaniel Scheller mutex_lock(&state->base->status_lock); 595*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_LOCK(state, state->demod); 596*3c4e0415SDaniel Scheller read_register(state, (HYDRA_DMD_LOCK_STATUS_ADDR_OFFSET + 597*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 598*3c4e0415SDaniel Scheller ®_data); 599*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod); 600*3c4e0415SDaniel Scheller mutex_unlock(&state->base->status_lock); 601*3c4e0415SDaniel Scheller 602*3c4e0415SDaniel Scheller *status = (reg_data == 1) ? 0x1f : 0; 603*3c4e0415SDaniel Scheller 604*3c4e0415SDaniel Scheller /* signal statistics */ 605*3c4e0415SDaniel Scheller 606*3c4e0415SDaniel Scheller /* signal strength is always available */ 607*3c4e0415SDaniel Scheller read_signal_strength(fe); 608*3c4e0415SDaniel Scheller 609*3c4e0415SDaniel Scheller if (*status & FE_HAS_CARRIER) 610*3c4e0415SDaniel Scheller read_snr(fe); 611*3c4e0415SDaniel Scheller else 612*3c4e0415SDaniel Scheller p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 613*3c4e0415SDaniel Scheller 614*3c4e0415SDaniel Scheller if (*status & FE_HAS_SYNC) 615*3c4e0415SDaniel Scheller read_ber(fe); 616*3c4e0415SDaniel Scheller else { 617*3c4e0415SDaniel Scheller p->pre_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 618*3c4e0415SDaniel Scheller p->pre_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 619*3c4e0415SDaniel Scheller p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 620*3c4e0415SDaniel Scheller p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 621*3c4e0415SDaniel Scheller } 622*3c4e0415SDaniel Scheller 623*3c4e0415SDaniel Scheller return 0; 624*3c4e0415SDaniel Scheller } 625*3c4e0415SDaniel Scheller 626*3c4e0415SDaniel Scheller static int tune(struct dvb_frontend *fe, bool re_tune, 627*3c4e0415SDaniel Scheller unsigned int mode_flags, 628*3c4e0415SDaniel Scheller unsigned int *delay, enum fe_status *status) 629*3c4e0415SDaniel Scheller { 630*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 631*3c4e0415SDaniel Scheller int r = 0; 632*3c4e0415SDaniel Scheller 633*3c4e0415SDaniel Scheller *delay = HZ / 2; 634*3c4e0415SDaniel Scheller if (re_tune) { 635*3c4e0415SDaniel Scheller r = set_parameters(fe); 636*3c4e0415SDaniel Scheller if (r) 637*3c4e0415SDaniel Scheller return r; 638*3c4e0415SDaniel Scheller state->tune_time = jiffies; 639*3c4e0415SDaniel Scheller return 0; 640*3c4e0415SDaniel Scheller } 641*3c4e0415SDaniel Scheller if (*status & FE_HAS_LOCK) 642*3c4e0415SDaniel Scheller return 0; 643*3c4e0415SDaniel Scheller 644*3c4e0415SDaniel Scheller r = read_status(fe, status); 645*3c4e0415SDaniel Scheller if (r) 646*3c4e0415SDaniel Scheller return r; 647*3c4e0415SDaniel Scheller 648*3c4e0415SDaniel Scheller return 0; 649*3c4e0415SDaniel Scheller } 650*3c4e0415SDaniel Scheller 651*3c4e0415SDaniel Scheller static enum fe_code_rate conv_fec(enum MXL_HYDRA_FEC_E fec) 652*3c4e0415SDaniel Scheller { 653*3c4e0415SDaniel Scheller enum fe_code_rate fec2fec[11] = { 654*3c4e0415SDaniel Scheller FEC_NONE, FEC_1_2, FEC_3_5, FEC_2_3, 655*3c4e0415SDaniel Scheller FEC_3_4, FEC_4_5, FEC_5_6, FEC_6_7, 656*3c4e0415SDaniel Scheller FEC_7_8, FEC_8_9, FEC_9_10 657*3c4e0415SDaniel Scheller }; 658*3c4e0415SDaniel Scheller 659*3c4e0415SDaniel Scheller if (fec > MXL_HYDRA_FEC_9_10) 660*3c4e0415SDaniel Scheller return FEC_NONE; 661*3c4e0415SDaniel Scheller return fec2fec[fec]; 662*3c4e0415SDaniel Scheller } 663*3c4e0415SDaniel Scheller 664*3c4e0415SDaniel Scheller static int get_frontend(struct dvb_frontend *fe, 665*3c4e0415SDaniel Scheller struct dtv_frontend_properties *p) 666*3c4e0415SDaniel Scheller { 667*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 668*3c4e0415SDaniel Scheller u32 reg_data[MXL_DEMOD_CHAN_PARAMS_BUFF_SIZE]; 669*3c4e0415SDaniel Scheller u32 freq; 670*3c4e0415SDaniel Scheller 671*3c4e0415SDaniel Scheller mutex_lock(&state->base->status_lock); 672*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_LOCK(state, state->demod); 673*3c4e0415SDaniel Scheller read_register_block(state, 674*3c4e0415SDaniel Scheller (HYDRA_DMD_STANDARD_ADDR_OFFSET + 675*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 676*3c4e0415SDaniel Scheller (MXL_DEMOD_CHAN_PARAMS_BUFF_SIZE * 4), /* 25 * 4 bytes */ 677*3c4e0415SDaniel Scheller (u8 *) ®_data[0]); 678*3c4e0415SDaniel Scheller /* read demod channel parameters */ 679*3c4e0415SDaniel Scheller read_register_block(state, 680*3c4e0415SDaniel Scheller (HYDRA_DMD_STATUS_CENTER_FREQ_IN_KHZ_ADDR + 681*3c4e0415SDaniel Scheller HYDRA_DMD_STATUS_OFFSET(state->demod)), 682*3c4e0415SDaniel Scheller (4), /* 4 bytes */ 683*3c4e0415SDaniel Scheller (u8 *) &freq); 684*3c4e0415SDaniel Scheller HYDRA_DEMOD_STATUS_UNLOCK(state, state->demod); 685*3c4e0415SDaniel Scheller mutex_unlock(&state->base->status_lock); 686*3c4e0415SDaniel Scheller 687*3c4e0415SDaniel Scheller dev_dbg(state->i2cdev, "freq=%u delsys=%u srate=%u\n", 688*3c4e0415SDaniel Scheller freq * 1000, reg_data[DMD_STANDARD_ADDR], 689*3c4e0415SDaniel Scheller reg_data[DMD_SYMBOL_RATE_ADDR]); 690*3c4e0415SDaniel Scheller p->symbol_rate = reg_data[DMD_SYMBOL_RATE_ADDR]; 691*3c4e0415SDaniel Scheller p->frequency = freq; 692*3c4e0415SDaniel Scheller /* 693*3c4e0415SDaniel Scheller * p->delivery_system = 694*3c4e0415SDaniel Scheller * (MXL_HYDRA_BCAST_STD_E) regData[DMD_STANDARD_ADDR]; 695*3c4e0415SDaniel Scheller * p->inversion = 696*3c4e0415SDaniel Scheller * (MXL_HYDRA_SPECTRUM_E) regData[DMD_SPECTRUM_INVERSION_ADDR]; 697*3c4e0415SDaniel Scheller * freqSearchRangeKHz = 698*3c4e0415SDaniel Scheller * (regData[DMD_FREQ_SEARCH_RANGE_IN_KHZ_ADDR]); 699*3c4e0415SDaniel Scheller */ 700*3c4e0415SDaniel Scheller 701*3c4e0415SDaniel Scheller p->fec_inner = conv_fec(reg_data[DMD_FEC_CODE_RATE_ADDR]); 702*3c4e0415SDaniel Scheller switch (p->delivery_system) { 703*3c4e0415SDaniel Scheller case SYS_DSS: 704*3c4e0415SDaniel Scheller break; 705*3c4e0415SDaniel Scheller case SYS_DVBS2: 706*3c4e0415SDaniel Scheller switch ((enum MXL_HYDRA_PILOTS_E) 707*3c4e0415SDaniel Scheller reg_data[DMD_DVBS2_PILOT_ON_OFF_ADDR]) { 708*3c4e0415SDaniel Scheller case MXL_HYDRA_PILOTS_OFF: 709*3c4e0415SDaniel Scheller p->pilot = PILOT_OFF; 710*3c4e0415SDaniel Scheller break; 711*3c4e0415SDaniel Scheller case MXL_HYDRA_PILOTS_ON: 712*3c4e0415SDaniel Scheller p->pilot = PILOT_ON; 713*3c4e0415SDaniel Scheller break; 714*3c4e0415SDaniel Scheller default: 715*3c4e0415SDaniel Scheller break; 716*3c4e0415SDaniel Scheller } 717*3c4e0415SDaniel Scheller case SYS_DVBS: 718*3c4e0415SDaniel Scheller switch ((enum MXL_HYDRA_MODULATION_E) 719*3c4e0415SDaniel Scheller reg_data[DMD_MODULATION_SCHEME_ADDR]) { 720*3c4e0415SDaniel Scheller case MXL_HYDRA_MOD_QPSK: 721*3c4e0415SDaniel Scheller p->modulation = QPSK; 722*3c4e0415SDaniel Scheller break; 723*3c4e0415SDaniel Scheller case MXL_HYDRA_MOD_8PSK: 724*3c4e0415SDaniel Scheller p->modulation = PSK_8; 725*3c4e0415SDaniel Scheller break; 726*3c4e0415SDaniel Scheller default: 727*3c4e0415SDaniel Scheller break; 728*3c4e0415SDaniel Scheller } 729*3c4e0415SDaniel Scheller switch ((enum MXL_HYDRA_ROLLOFF_E) 730*3c4e0415SDaniel Scheller reg_data[DMD_SPECTRUM_ROLL_OFF_ADDR]) { 731*3c4e0415SDaniel Scheller case MXL_HYDRA_ROLLOFF_0_20: 732*3c4e0415SDaniel Scheller p->rolloff = ROLLOFF_20; 733*3c4e0415SDaniel Scheller break; 734*3c4e0415SDaniel Scheller case MXL_HYDRA_ROLLOFF_0_35: 735*3c4e0415SDaniel Scheller p->rolloff = ROLLOFF_35; 736*3c4e0415SDaniel Scheller break; 737*3c4e0415SDaniel Scheller case MXL_HYDRA_ROLLOFF_0_25: 738*3c4e0415SDaniel Scheller p->rolloff = ROLLOFF_25; 739*3c4e0415SDaniel Scheller break; 740*3c4e0415SDaniel Scheller default: 741*3c4e0415SDaniel Scheller break; 742*3c4e0415SDaniel Scheller } 743*3c4e0415SDaniel Scheller break; 744*3c4e0415SDaniel Scheller default: 745*3c4e0415SDaniel Scheller return -EINVAL; 746*3c4e0415SDaniel Scheller } 747*3c4e0415SDaniel Scheller return 0; 748*3c4e0415SDaniel Scheller } 749*3c4e0415SDaniel Scheller 750*3c4e0415SDaniel Scheller static int set_input(struct dvb_frontend *fe, int input) 751*3c4e0415SDaniel Scheller { 752*3c4e0415SDaniel Scheller struct mxl *state = fe->demodulator_priv; 753*3c4e0415SDaniel Scheller 754*3c4e0415SDaniel Scheller state->tuner = input; 755*3c4e0415SDaniel Scheller return 0; 756*3c4e0415SDaniel Scheller } 757*3c4e0415SDaniel Scheller 758*3c4e0415SDaniel Scheller static struct dvb_frontend_ops mxl_ops = { 759*3c4e0415SDaniel Scheller .delsys = { SYS_DVBS, SYS_DVBS2, SYS_DSS }, 760*3c4e0415SDaniel Scheller .info = { 761*3c4e0415SDaniel Scheller .name = "MaxLinear MxL5xx DVB-S/S2 tuner-demodulator", 762*3c4e0415SDaniel Scheller .frequency_min = 300000, 763*3c4e0415SDaniel Scheller .frequency_max = 2350000, 764*3c4e0415SDaniel Scheller .frequency_stepsize = 0, 765*3c4e0415SDaniel Scheller .frequency_tolerance = 0, 766*3c4e0415SDaniel Scheller .symbol_rate_min = 1000000, 767*3c4e0415SDaniel Scheller .symbol_rate_max = 45000000, 768*3c4e0415SDaniel Scheller .caps = FE_CAN_INVERSION_AUTO | 769*3c4e0415SDaniel Scheller FE_CAN_FEC_AUTO | 770*3c4e0415SDaniel Scheller FE_CAN_QPSK | 771*3c4e0415SDaniel Scheller FE_CAN_2G_MODULATION 772*3c4e0415SDaniel Scheller }, 773*3c4e0415SDaniel Scheller .init = init, 774*3c4e0415SDaniel Scheller .release = release, 775*3c4e0415SDaniel Scheller .get_frontend_algo = get_algo, 776*3c4e0415SDaniel Scheller .tune = tune, 777*3c4e0415SDaniel Scheller .read_status = read_status, 778*3c4e0415SDaniel Scheller .sleep = sleep, 779*3c4e0415SDaniel Scheller .get_frontend = get_frontend, 780*3c4e0415SDaniel Scheller .diseqc_send_master_cmd = send_master_cmd, 781*3c4e0415SDaniel Scheller }; 782*3c4e0415SDaniel Scheller 783*3c4e0415SDaniel Scheller static struct mxl_base *match_base(struct i2c_adapter *i2c, u8 adr) 784*3c4e0415SDaniel Scheller { 785*3c4e0415SDaniel Scheller struct mxl_base *p; 786*3c4e0415SDaniel Scheller 787*3c4e0415SDaniel Scheller list_for_each_entry(p, &mxllist, mxllist) 788*3c4e0415SDaniel Scheller if (p->i2c == i2c && p->adr == adr) 789*3c4e0415SDaniel Scheller return p; 790*3c4e0415SDaniel Scheller return NULL; 791*3c4e0415SDaniel Scheller } 792*3c4e0415SDaniel Scheller 793*3c4e0415SDaniel Scheller static void cfg_dev_xtal(struct mxl *state, u32 freq, u32 cap, u32 enable) 794*3c4e0415SDaniel Scheller { 795*3c4e0415SDaniel Scheller if (state->base->can_clkout || !enable) 796*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x90200054, 23, 1, enable); 797*3c4e0415SDaniel Scheller 798*3c4e0415SDaniel Scheller if (freq == 24000000) 799*3c4e0415SDaniel Scheller write_register(state, HYDRA_CRYSTAL_SETTING, 0); 800*3c4e0415SDaniel Scheller else 801*3c4e0415SDaniel Scheller write_register(state, HYDRA_CRYSTAL_SETTING, 1); 802*3c4e0415SDaniel Scheller 803*3c4e0415SDaniel Scheller write_register(state, HYDRA_CRYSTAL_CAP, cap); 804*3c4e0415SDaniel Scheller } 805*3c4e0415SDaniel Scheller 806*3c4e0415SDaniel Scheller static u32 get_big_endian(u8 num_of_bits, const u8 buf[]) 807*3c4e0415SDaniel Scheller { 808*3c4e0415SDaniel Scheller u32 ret_value = 0; 809*3c4e0415SDaniel Scheller 810*3c4e0415SDaniel Scheller switch (num_of_bits) { 811*3c4e0415SDaniel Scheller case 24: 812*3c4e0415SDaniel Scheller ret_value = (((u32) buf[0]) << 16) | 813*3c4e0415SDaniel Scheller (((u32) buf[1]) << 8) | buf[2]; 814*3c4e0415SDaniel Scheller break; 815*3c4e0415SDaniel Scheller case 32: 816*3c4e0415SDaniel Scheller ret_value = (((u32) buf[0]) << 24) | 817*3c4e0415SDaniel Scheller (((u32) buf[1]) << 16) | 818*3c4e0415SDaniel Scheller (((u32) buf[2]) << 8) | buf[3]; 819*3c4e0415SDaniel Scheller break; 820*3c4e0415SDaniel Scheller default: 821*3c4e0415SDaniel Scheller break; 822*3c4e0415SDaniel Scheller } 823*3c4e0415SDaniel Scheller 824*3c4e0415SDaniel Scheller return ret_value; 825*3c4e0415SDaniel Scheller } 826*3c4e0415SDaniel Scheller 827*3c4e0415SDaniel Scheller static int write_fw_segment(struct mxl *state, 828*3c4e0415SDaniel Scheller u32 mem_addr, u32 total_size, u8 *data_ptr) 829*3c4e0415SDaniel Scheller { 830*3c4e0415SDaniel Scheller int status; 831*3c4e0415SDaniel Scheller u32 data_count = 0; 832*3c4e0415SDaniel Scheller u32 size = 0; 833*3c4e0415SDaniel Scheller u32 orig_size = 0; 834*3c4e0415SDaniel Scheller u8 *w_buf_ptr = NULL; 835*3c4e0415SDaniel Scheller u32 block_size = ((MXL_HYDRA_OEM_MAX_BLOCK_WRITE_LENGTH - 836*3c4e0415SDaniel Scheller (MXL_HYDRA_I2C_HDR_SIZE + 837*3c4e0415SDaniel Scheller MXL_HYDRA_REG_SIZE_IN_BYTES)) / 4) * 4; 838*3c4e0415SDaniel Scheller u8 w_msg_buffer[MXL_HYDRA_OEM_MAX_BLOCK_WRITE_LENGTH - 839*3c4e0415SDaniel Scheller (MXL_HYDRA_I2C_HDR_SIZE + MXL_HYDRA_REG_SIZE_IN_BYTES)]; 840*3c4e0415SDaniel Scheller 841*3c4e0415SDaniel Scheller do { 842*3c4e0415SDaniel Scheller size = orig_size = (((u32)(data_count + block_size)) > total_size) ? 843*3c4e0415SDaniel Scheller (total_size - data_count) : block_size; 844*3c4e0415SDaniel Scheller 845*3c4e0415SDaniel Scheller if (orig_size & 3) 846*3c4e0415SDaniel Scheller size = (orig_size + 4) & ~3; 847*3c4e0415SDaniel Scheller w_buf_ptr = &w_msg_buffer[0]; 848*3c4e0415SDaniel Scheller memset((void *) w_buf_ptr, 0, size); 849*3c4e0415SDaniel Scheller memcpy((void *) w_buf_ptr, (void *) data_ptr, orig_size); 850*3c4e0415SDaniel Scheller convert_endian(1, size, w_buf_ptr); 851*3c4e0415SDaniel Scheller status = write_firmware_block(state, mem_addr, size, w_buf_ptr); 852*3c4e0415SDaniel Scheller if (status) 853*3c4e0415SDaniel Scheller return status; 854*3c4e0415SDaniel Scheller data_count += size; 855*3c4e0415SDaniel Scheller mem_addr += size; 856*3c4e0415SDaniel Scheller data_ptr += size; 857*3c4e0415SDaniel Scheller } while (data_count < total_size); 858*3c4e0415SDaniel Scheller 859*3c4e0415SDaniel Scheller return status; 860*3c4e0415SDaniel Scheller } 861*3c4e0415SDaniel Scheller 862*3c4e0415SDaniel Scheller static int do_firmware_download(struct mxl *state, u8 *mbin_buffer_ptr, 863*3c4e0415SDaniel Scheller u32 mbin_buffer_size) 864*3c4e0415SDaniel Scheller 865*3c4e0415SDaniel Scheller { 866*3c4e0415SDaniel Scheller int status; 867*3c4e0415SDaniel Scheller u32 index = 0; 868*3c4e0415SDaniel Scheller u32 seg_length = 0; 869*3c4e0415SDaniel Scheller u32 seg_address = 0; 870*3c4e0415SDaniel Scheller struct MBIN_FILE_T *mbin_ptr = (struct MBIN_FILE_T *)mbin_buffer_ptr; 871*3c4e0415SDaniel Scheller struct MBIN_SEGMENT_T *segment_ptr; 872*3c4e0415SDaniel Scheller enum MXL_BOOL_E xcpu_fw_flag = MXL_FALSE; 873*3c4e0415SDaniel Scheller 874*3c4e0415SDaniel Scheller if (mbin_ptr->header.id != MBIN_FILE_HEADER_ID) { 875*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "%s: Invalid file header ID (%c)\n", 876*3c4e0415SDaniel Scheller __func__, mbin_ptr->header.id); 877*3c4e0415SDaniel Scheller return -EINVAL; 878*3c4e0415SDaniel Scheller } 879*3c4e0415SDaniel Scheller status = write_register(state, FW_DL_SIGN_ADDR, 0); 880*3c4e0415SDaniel Scheller if (status) 881*3c4e0415SDaniel Scheller return status; 882*3c4e0415SDaniel Scheller segment_ptr = (struct MBIN_SEGMENT_T *) (&mbin_ptr->data[0]); 883*3c4e0415SDaniel Scheller for (index = 0; index < mbin_ptr->header.num_segments; index++) { 884*3c4e0415SDaniel Scheller if (segment_ptr->header.id != MBIN_SEGMENT_HEADER_ID) { 885*3c4e0415SDaniel Scheller dev_err(state->i2cdev, "%s: Invalid segment header ID (%c)\n", 886*3c4e0415SDaniel Scheller __func__, segment_ptr->header.id); 887*3c4e0415SDaniel Scheller return -EINVAL; 888*3c4e0415SDaniel Scheller } 889*3c4e0415SDaniel Scheller seg_length = get_big_endian(24, 890*3c4e0415SDaniel Scheller &(segment_ptr->header.len24[0])); 891*3c4e0415SDaniel Scheller seg_address = get_big_endian(32, 892*3c4e0415SDaniel Scheller &(segment_ptr->header.address[0])); 893*3c4e0415SDaniel Scheller 894*3c4e0415SDaniel Scheller if (state->base->type == MXL_HYDRA_DEVICE_568) { 895*3c4e0415SDaniel Scheller if ((((seg_address & 0x90760000) == 0x90760000) || 896*3c4e0415SDaniel Scheller ((seg_address & 0x90740000) == 0x90740000)) && 897*3c4e0415SDaniel Scheller (xcpu_fw_flag == MXL_FALSE)) { 898*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x8003003C, 0, 1, 1); 899*3c4e0415SDaniel Scheller msleep(200); 900*3c4e0415SDaniel Scheller write_register(state, 0x90720000, 0); 901*3c4e0415SDaniel Scheller usleep_range(10000, 11000); 902*3c4e0415SDaniel Scheller xcpu_fw_flag = MXL_TRUE; 903*3c4e0415SDaniel Scheller } 904*3c4e0415SDaniel Scheller status = write_fw_segment(state, seg_address, 905*3c4e0415SDaniel Scheller seg_length, 906*3c4e0415SDaniel Scheller (u8 *) segment_ptr->data); 907*3c4e0415SDaniel Scheller } else { 908*3c4e0415SDaniel Scheller if (((seg_address & 0x90760000) != 0x90760000) && 909*3c4e0415SDaniel Scheller ((seg_address & 0x90740000) != 0x90740000)) 910*3c4e0415SDaniel Scheller status = write_fw_segment(state, seg_address, 911*3c4e0415SDaniel Scheller seg_length, (u8 *) segment_ptr->data); 912*3c4e0415SDaniel Scheller } 913*3c4e0415SDaniel Scheller if (status) 914*3c4e0415SDaniel Scheller return status; 915*3c4e0415SDaniel Scheller segment_ptr = (struct MBIN_SEGMENT_T *) 916*3c4e0415SDaniel Scheller &(segment_ptr->data[((seg_length + 3) / 4) * 4]); 917*3c4e0415SDaniel Scheller } 918*3c4e0415SDaniel Scheller return status; 919*3c4e0415SDaniel Scheller } 920*3c4e0415SDaniel Scheller 921*3c4e0415SDaniel Scheller static int check_fw(struct mxl *state, u8 *mbin, u32 mbin_len) 922*3c4e0415SDaniel Scheller { 923*3c4e0415SDaniel Scheller struct MBIN_FILE_HEADER_T *fh = (struct MBIN_FILE_HEADER_T *) mbin; 924*3c4e0415SDaniel Scheller u32 flen = (fh->image_size24[0] << 16) | 925*3c4e0415SDaniel Scheller (fh->image_size24[1] << 8) | fh->image_size24[2]; 926*3c4e0415SDaniel Scheller u8 *fw, cs = 0; 927*3c4e0415SDaniel Scheller u32 i; 928*3c4e0415SDaniel Scheller 929*3c4e0415SDaniel Scheller if (fh->id != 'M' || fh->fmt_version != '1' || flen > 0x3FFF0) { 930*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "Invalid FW Header\n"); 931*3c4e0415SDaniel Scheller return -1; 932*3c4e0415SDaniel Scheller } 933*3c4e0415SDaniel Scheller fw = mbin + sizeof(struct MBIN_FILE_HEADER_T); 934*3c4e0415SDaniel Scheller for (i = 0; i < flen; i += 1) 935*3c4e0415SDaniel Scheller cs += fw[i]; 936*3c4e0415SDaniel Scheller if (cs != fh->image_checksum) { 937*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "Invalid FW Checksum\n"); 938*3c4e0415SDaniel Scheller return -1; 939*3c4e0415SDaniel Scheller } 940*3c4e0415SDaniel Scheller return 0; 941*3c4e0415SDaniel Scheller } 942*3c4e0415SDaniel Scheller 943*3c4e0415SDaniel Scheller static int firmware_download(struct mxl *state, u8 *mbin, u32 mbin_len) 944*3c4e0415SDaniel Scheller { 945*3c4e0415SDaniel Scheller int status; 946*3c4e0415SDaniel Scheller u32 reg_data = 0; 947*3c4e0415SDaniel Scheller struct MXL_HYDRA_SKU_COMMAND_T dev_sku_cfg; 948*3c4e0415SDaniel Scheller u8 cmd_size = sizeof(struct MXL_HYDRA_SKU_COMMAND_T); 949*3c4e0415SDaniel Scheller u8 cmd_buff[sizeof(struct MXL_HYDRA_SKU_COMMAND_T) + 6]; 950*3c4e0415SDaniel Scheller 951*3c4e0415SDaniel Scheller if (check_fw(state, mbin, mbin_len)) 952*3c4e0415SDaniel Scheller return -1; 953*3c4e0415SDaniel Scheller 954*3c4e0415SDaniel Scheller /* put CPU into reset */ 955*3c4e0415SDaniel Scheller status = update_by_mnemonic(state, 0x8003003C, 0, 1, 0); 956*3c4e0415SDaniel Scheller if (status) 957*3c4e0415SDaniel Scheller return status; 958*3c4e0415SDaniel Scheller usleep_range(1000, 2000); 959*3c4e0415SDaniel Scheller 960*3c4e0415SDaniel Scheller /* Reset TX FIFO's, BBAND, XBAR */ 961*3c4e0415SDaniel Scheller status = write_register(state, HYDRA_RESET_TRANSPORT_FIFO_REG, 962*3c4e0415SDaniel Scheller HYDRA_RESET_TRANSPORT_FIFO_DATA); 963*3c4e0415SDaniel Scheller if (status) 964*3c4e0415SDaniel Scheller return status; 965*3c4e0415SDaniel Scheller status = write_register(state, HYDRA_RESET_BBAND_REG, 966*3c4e0415SDaniel Scheller HYDRA_RESET_BBAND_DATA); 967*3c4e0415SDaniel Scheller if (status) 968*3c4e0415SDaniel Scheller return status; 969*3c4e0415SDaniel Scheller status = write_register(state, HYDRA_RESET_XBAR_REG, 970*3c4e0415SDaniel Scheller HYDRA_RESET_XBAR_DATA); 971*3c4e0415SDaniel Scheller if (status) 972*3c4e0415SDaniel Scheller return status; 973*3c4e0415SDaniel Scheller 974*3c4e0415SDaniel Scheller /* Disable clock to Baseband, Wideband, SerDes, 975*3c4e0415SDaniel Scheller * Alias ext & Transport modules 976*3c4e0415SDaniel Scheller */ 977*3c4e0415SDaniel Scheller status = write_register(state, HYDRA_MODULES_CLK_2_REG, 978*3c4e0415SDaniel Scheller HYDRA_DISABLE_CLK_2); 979*3c4e0415SDaniel Scheller if (status) 980*3c4e0415SDaniel Scheller return status; 981*3c4e0415SDaniel Scheller /* Clear Software & Host interrupt status - (Clear on read) */ 982*3c4e0415SDaniel Scheller status = read_register(state, HYDRA_PRCM_ROOT_CLK_REG, ®_data); 983*3c4e0415SDaniel Scheller if (status) 984*3c4e0415SDaniel Scheller return status; 985*3c4e0415SDaniel Scheller status = do_firmware_download(state, mbin, mbin_len); 986*3c4e0415SDaniel Scheller if (status) 987*3c4e0415SDaniel Scheller return status; 988*3c4e0415SDaniel Scheller 989*3c4e0415SDaniel Scheller if (state->base->type == MXL_HYDRA_DEVICE_568) { 990*3c4e0415SDaniel Scheller usleep_range(10000, 11000); 991*3c4e0415SDaniel Scheller 992*3c4e0415SDaniel Scheller /* bring XCPU out of reset */ 993*3c4e0415SDaniel Scheller status = write_register(state, 0x90720000, 1); 994*3c4e0415SDaniel Scheller if (status) 995*3c4e0415SDaniel Scheller return status; 996*3c4e0415SDaniel Scheller msleep(500); 997*3c4e0415SDaniel Scheller 998*3c4e0415SDaniel Scheller /* Enable XCPU UART message processing in MCPU */ 999*3c4e0415SDaniel Scheller status = write_register(state, 0x9076B510, 1); 1000*3c4e0415SDaniel Scheller if (status) 1001*3c4e0415SDaniel Scheller return status; 1002*3c4e0415SDaniel Scheller } else { 1003*3c4e0415SDaniel Scheller /* Bring CPU out of reset */ 1004*3c4e0415SDaniel Scheller status = update_by_mnemonic(state, 0x8003003C, 0, 1, 1); 1005*3c4e0415SDaniel Scheller if (status) 1006*3c4e0415SDaniel Scheller return status; 1007*3c4e0415SDaniel Scheller /* Wait until FW boots */ 1008*3c4e0415SDaniel Scheller msleep(150); 1009*3c4e0415SDaniel Scheller } 1010*3c4e0415SDaniel Scheller 1011*3c4e0415SDaniel Scheller /* Initialize XPT XBAR */ 1012*3c4e0415SDaniel Scheller status = write_register(state, XPT_DMD0_BASEADDR, 0x76543210); 1013*3c4e0415SDaniel Scheller if (status) 1014*3c4e0415SDaniel Scheller return status; 1015*3c4e0415SDaniel Scheller 1016*3c4e0415SDaniel Scheller if (!firmware_is_alive(state)) 1017*3c4e0415SDaniel Scheller return -1; 1018*3c4e0415SDaniel Scheller 1019*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "Hydra FW alive. Hail!\n"); 1020*3c4e0415SDaniel Scheller 1021*3c4e0415SDaniel Scheller /* sometimes register values are wrong shortly 1022*3c4e0415SDaniel Scheller * after first heart beats 1023*3c4e0415SDaniel Scheller */ 1024*3c4e0415SDaniel Scheller msleep(50); 1025*3c4e0415SDaniel Scheller 1026*3c4e0415SDaniel Scheller dev_sku_cfg.sku_type = state->base->sku_type; 1027*3c4e0415SDaniel Scheller BUILD_HYDRA_CMD(MXL_HYDRA_DEV_CFG_SKU_CMD, MXL_CMD_WRITE, 1028*3c4e0415SDaniel Scheller cmd_size, &dev_sku_cfg, cmd_buff); 1029*3c4e0415SDaniel Scheller status = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE, 1030*3c4e0415SDaniel Scheller &cmd_buff[0]); 1031*3c4e0415SDaniel Scheller 1032*3c4e0415SDaniel Scheller return status; 1033*3c4e0415SDaniel Scheller } 1034*3c4e0415SDaniel Scheller 1035*3c4e0415SDaniel Scheller static int cfg_ts_pad_mux(struct mxl *state, enum MXL_BOOL_E enable_serial_ts) 1036*3c4e0415SDaniel Scheller { 1037*3c4e0415SDaniel Scheller int status = 0; 1038*3c4e0415SDaniel Scheller u32 pad_mux_value = 0; 1039*3c4e0415SDaniel Scheller 1040*3c4e0415SDaniel Scheller if (enable_serial_ts == MXL_TRUE) { 1041*3c4e0415SDaniel Scheller pad_mux_value = 0; 1042*3c4e0415SDaniel Scheller if ((state->base->type == MXL_HYDRA_DEVICE_541) || 1043*3c4e0415SDaniel Scheller (state->base->type == MXL_HYDRA_DEVICE_541S)) 1044*3c4e0415SDaniel Scheller pad_mux_value = 2; 1045*3c4e0415SDaniel Scheller } else { 1046*3c4e0415SDaniel Scheller if ((state->base->type == MXL_HYDRA_DEVICE_581) || 1047*3c4e0415SDaniel Scheller (state->base->type == MXL_HYDRA_DEVICE_581S)) 1048*3c4e0415SDaniel Scheller pad_mux_value = 2; 1049*3c4e0415SDaniel Scheller else 1050*3c4e0415SDaniel Scheller pad_mux_value = 3; 1051*3c4e0415SDaniel Scheller } 1052*3c4e0415SDaniel Scheller 1053*3c4e0415SDaniel Scheller switch (state->base->type) { 1054*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_561: 1055*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_581: 1056*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_541: 1057*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_541S: 1058*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_561S: 1059*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_581S: 1060*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000170, 24, 3, 1061*3c4e0415SDaniel Scheller pad_mux_value); 1062*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000170, 28, 3, 1063*3c4e0415SDaniel Scheller pad_mux_value); 1064*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 0, 3, 1065*3c4e0415SDaniel Scheller pad_mux_value); 1066*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 4, 3, 1067*3c4e0415SDaniel Scheller pad_mux_value); 1068*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 8, 3, 1069*3c4e0415SDaniel Scheller pad_mux_value); 1070*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 12, 3, 1071*3c4e0415SDaniel Scheller pad_mux_value); 1072*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 16, 3, 1073*3c4e0415SDaniel Scheller pad_mux_value); 1074*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 20, 3, 1075*3c4e0415SDaniel Scheller pad_mux_value); 1076*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 24, 3, 1077*3c4e0415SDaniel Scheller pad_mux_value); 1078*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000174, 28, 3, 1079*3c4e0415SDaniel Scheller pad_mux_value); 1080*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 0, 3, 1081*3c4e0415SDaniel Scheller pad_mux_value); 1082*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 4, 3, 1083*3c4e0415SDaniel Scheller pad_mux_value); 1084*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 8, 3, 1085*3c4e0415SDaniel Scheller pad_mux_value); 1086*3c4e0415SDaniel Scheller break; 1087*3c4e0415SDaniel Scheller 1088*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_544: 1089*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_542: 1090*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000016C, 4, 3, 1); 1091*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000016C, 8, 3, 0); 1092*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000016C, 12, 3, 0); 1093*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000016C, 16, 3, 0); 1094*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000170, 0, 3, 0); 1095*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 12, 3, 1); 1096*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 16, 3, 1); 1097*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 20, 3, 1); 1098*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x90000178, 24, 3, 1); 1099*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000017C, 0, 3, 1); 1100*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 0x9000017C, 4, 3, 1); 1101*3c4e0415SDaniel Scheller if (enable_serial_ts == MXL_ENABLE) { 1102*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1103*3c4e0415SDaniel Scheller 0x90000170, 4, 3, 0); 1104*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1105*3c4e0415SDaniel Scheller 0x90000170, 8, 3, 0); 1106*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1107*3c4e0415SDaniel Scheller 0x90000170, 12, 3, 0); 1108*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1109*3c4e0415SDaniel Scheller 0x90000170, 16, 3, 0); 1110*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1111*3c4e0415SDaniel Scheller 0x90000170, 20, 3, 1); 1112*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1113*3c4e0415SDaniel Scheller 0x90000170, 24, 3, 1); 1114*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1115*3c4e0415SDaniel Scheller 0x90000170, 28, 3, 2); 1116*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1117*3c4e0415SDaniel Scheller 0x90000174, 0, 3, 2); 1118*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1119*3c4e0415SDaniel Scheller 0x90000174, 4, 3, 2); 1120*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1121*3c4e0415SDaniel Scheller 0x90000174, 8, 3, 2); 1122*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1123*3c4e0415SDaniel Scheller 0x90000174, 12, 3, 2); 1124*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1125*3c4e0415SDaniel Scheller 0x90000174, 16, 3, 2); 1126*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1127*3c4e0415SDaniel Scheller 0x90000174, 20, 3, 2); 1128*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1129*3c4e0415SDaniel Scheller 0x90000174, 24, 3, 2); 1130*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1131*3c4e0415SDaniel Scheller 0x90000174, 28, 3, 2); 1132*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1133*3c4e0415SDaniel Scheller 0x90000178, 0, 3, 2); 1134*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1135*3c4e0415SDaniel Scheller 0x90000178, 4, 3, 2); 1136*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1137*3c4e0415SDaniel Scheller 0x90000178, 8, 3, 2); 1138*3c4e0415SDaniel Scheller } else { 1139*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1140*3c4e0415SDaniel Scheller 0x90000170, 4, 3, 3); 1141*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1142*3c4e0415SDaniel Scheller 0x90000170, 8, 3, 3); 1143*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1144*3c4e0415SDaniel Scheller 0x90000170, 12, 3, 3); 1145*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1146*3c4e0415SDaniel Scheller 0x90000170, 16, 3, 3); 1147*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1148*3c4e0415SDaniel Scheller 0x90000170, 20, 3, 3); 1149*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1150*3c4e0415SDaniel Scheller 0x90000170, 24, 3, 3); 1151*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1152*3c4e0415SDaniel Scheller 0x90000170, 28, 3, 3); 1153*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1154*3c4e0415SDaniel Scheller 0x90000174, 0, 3, 3); 1155*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1156*3c4e0415SDaniel Scheller 0x90000174, 4, 3, 3); 1157*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1158*3c4e0415SDaniel Scheller 0x90000174, 8, 3, 3); 1159*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1160*3c4e0415SDaniel Scheller 0x90000174, 12, 3, 3); 1161*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1162*3c4e0415SDaniel Scheller 0x90000174, 16, 3, 3); 1163*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1164*3c4e0415SDaniel Scheller 0x90000174, 20, 3, 1); 1165*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1166*3c4e0415SDaniel Scheller 0x90000174, 24, 3, 1); 1167*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1168*3c4e0415SDaniel Scheller 0x90000174, 28, 3, 1); 1169*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1170*3c4e0415SDaniel Scheller 0x90000178, 0, 3, 1); 1171*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1172*3c4e0415SDaniel Scheller 0x90000178, 4, 3, 1); 1173*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1174*3c4e0415SDaniel Scheller 0x90000178, 8, 3, 1); 1175*3c4e0415SDaniel Scheller } 1176*3c4e0415SDaniel Scheller break; 1177*3c4e0415SDaniel Scheller 1178*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_568: 1179*3c4e0415SDaniel Scheller if (enable_serial_ts == MXL_FALSE) { 1180*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1181*3c4e0415SDaniel Scheller 0x9000016C, 8, 3, 5); 1182*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1183*3c4e0415SDaniel Scheller 0x9000016C, 12, 3, 5); 1184*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1185*3c4e0415SDaniel Scheller 0x9000016C, 16, 3, 5); 1186*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1187*3c4e0415SDaniel Scheller 0x9000016C, 20, 3, 5); 1188*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1189*3c4e0415SDaniel Scheller 0x9000016C, 24, 3, 5); 1190*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1191*3c4e0415SDaniel Scheller 0x9000016C, 28, 3, 5); 1192*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1193*3c4e0415SDaniel Scheller 0x90000170, 0, 3, 5); 1194*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1195*3c4e0415SDaniel Scheller 0x90000170, 4, 3, 5); 1196*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1197*3c4e0415SDaniel Scheller 0x90000170, 8, 3, 5); 1198*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1199*3c4e0415SDaniel Scheller 0x90000170, 12, 3, 5); 1200*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1201*3c4e0415SDaniel Scheller 0x90000170, 16, 3, 5); 1202*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1203*3c4e0415SDaniel Scheller 0x90000170, 20, 3, 5); 1204*3c4e0415SDaniel Scheller 1205*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1206*3c4e0415SDaniel Scheller 0x90000170, 24, 3, pad_mux_value); 1207*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1208*3c4e0415SDaniel Scheller 0x90000174, 0, 3, pad_mux_value); 1209*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1210*3c4e0415SDaniel Scheller 0x90000174, 4, 3, pad_mux_value); 1211*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1212*3c4e0415SDaniel Scheller 0x90000174, 8, 3, pad_mux_value); 1213*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1214*3c4e0415SDaniel Scheller 0x90000174, 12, 3, pad_mux_value); 1215*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1216*3c4e0415SDaniel Scheller 0x90000174, 16, 3, pad_mux_value); 1217*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1218*3c4e0415SDaniel Scheller 0x90000174, 20, 3, pad_mux_value); 1219*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1220*3c4e0415SDaniel Scheller 0x90000174, 24, 3, pad_mux_value); 1221*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1222*3c4e0415SDaniel Scheller 0x90000174, 28, 3, pad_mux_value); 1223*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1224*3c4e0415SDaniel Scheller 0x90000178, 0, 3, pad_mux_value); 1225*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1226*3c4e0415SDaniel Scheller 0x90000178, 4, 3, pad_mux_value); 1227*3c4e0415SDaniel Scheller 1228*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1229*3c4e0415SDaniel Scheller 0x90000178, 8, 3, 5); 1230*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1231*3c4e0415SDaniel Scheller 0x90000178, 12, 3, 5); 1232*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1233*3c4e0415SDaniel Scheller 0x90000178, 16, 3, 5); 1234*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1235*3c4e0415SDaniel Scheller 0x90000178, 20, 3, 5); 1236*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1237*3c4e0415SDaniel Scheller 0x90000178, 24, 3, 5); 1238*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1239*3c4e0415SDaniel Scheller 0x90000178, 28, 3, 5); 1240*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1241*3c4e0415SDaniel Scheller 0x9000017C, 0, 3, 5); 1242*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1243*3c4e0415SDaniel Scheller 0x9000017C, 4, 3, 5); 1244*3c4e0415SDaniel Scheller } else { 1245*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1246*3c4e0415SDaniel Scheller 0x90000170, 4, 3, pad_mux_value); 1247*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1248*3c4e0415SDaniel Scheller 0x90000170, 8, 3, pad_mux_value); 1249*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1250*3c4e0415SDaniel Scheller 0x90000170, 12, 3, pad_mux_value); 1251*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1252*3c4e0415SDaniel Scheller 0x90000170, 16, 3, pad_mux_value); 1253*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1254*3c4e0415SDaniel Scheller 0x90000170, 20, 3, pad_mux_value); 1255*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1256*3c4e0415SDaniel Scheller 0x90000170, 24, 3, pad_mux_value); 1257*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1258*3c4e0415SDaniel Scheller 0x90000170, 28, 3, pad_mux_value); 1259*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1260*3c4e0415SDaniel Scheller 0x90000174, 0, 3, pad_mux_value); 1261*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1262*3c4e0415SDaniel Scheller 0x90000174, 4, 3, pad_mux_value); 1263*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1264*3c4e0415SDaniel Scheller 0x90000174, 8, 3, pad_mux_value); 1265*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1266*3c4e0415SDaniel Scheller 0x90000174, 12, 3, pad_mux_value); 1267*3c4e0415SDaniel Scheller } 1268*3c4e0415SDaniel Scheller break; 1269*3c4e0415SDaniel Scheller 1270*3c4e0415SDaniel Scheller 1271*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_584: 1272*3c4e0415SDaniel Scheller default: 1273*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1274*3c4e0415SDaniel Scheller 0x90000170, 4, 3, pad_mux_value); 1275*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1276*3c4e0415SDaniel Scheller 0x90000170, 8, 3, pad_mux_value); 1277*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1278*3c4e0415SDaniel Scheller 0x90000170, 12, 3, pad_mux_value); 1279*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1280*3c4e0415SDaniel Scheller 0x90000170, 16, 3, pad_mux_value); 1281*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1282*3c4e0415SDaniel Scheller 0x90000170, 20, 3, pad_mux_value); 1283*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1284*3c4e0415SDaniel Scheller 0x90000170, 24, 3, pad_mux_value); 1285*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1286*3c4e0415SDaniel Scheller 0x90000170, 28, 3, pad_mux_value); 1287*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1288*3c4e0415SDaniel Scheller 0x90000174, 0, 3, pad_mux_value); 1289*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1290*3c4e0415SDaniel Scheller 0x90000174, 4, 3, pad_mux_value); 1291*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1292*3c4e0415SDaniel Scheller 0x90000174, 8, 3, pad_mux_value); 1293*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1294*3c4e0415SDaniel Scheller 0x90000174, 12, 3, pad_mux_value); 1295*3c4e0415SDaniel Scheller break; 1296*3c4e0415SDaniel Scheller } 1297*3c4e0415SDaniel Scheller return status; 1298*3c4e0415SDaniel Scheller } 1299*3c4e0415SDaniel Scheller 1300*3c4e0415SDaniel Scheller static int set_drive_strength(struct mxl *state, 1301*3c4e0415SDaniel Scheller enum MXL_HYDRA_TS_DRIVE_STRENGTH_E ts_drive_strength) 1302*3c4e0415SDaniel Scheller { 1303*3c4e0415SDaniel Scheller int stat = 0; 1304*3c4e0415SDaniel Scheller u32 val; 1305*3c4e0415SDaniel Scheller 1306*3c4e0415SDaniel Scheller read_register(state, 0x90000194, &val); 1307*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "DIGIO = %08x\n", val); 1308*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "set drive_strength = %u\n", ts_drive_strength); 1309*3c4e0415SDaniel Scheller 1310*3c4e0415SDaniel Scheller 1311*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000194, 0, 3, ts_drive_strength); 1312*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000194, 20, 3, ts_drive_strength); 1313*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000194, 24, 3, ts_drive_strength); 1314*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000198, 12, 3, ts_drive_strength); 1315*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000198, 16, 3, ts_drive_strength); 1316*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000198, 20, 3, ts_drive_strength); 1317*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x90000198, 24, 3, ts_drive_strength); 1318*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x9000019C, 0, 3, ts_drive_strength); 1319*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x9000019C, 4, 3, ts_drive_strength); 1320*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x9000019C, 8, 3, ts_drive_strength); 1321*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x9000019C, 24, 3, ts_drive_strength); 1322*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x9000019C, 28, 3, ts_drive_strength); 1323*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x900001A0, 0, 3, ts_drive_strength); 1324*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x900001A0, 4, 3, ts_drive_strength); 1325*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x900001A0, 20, 3, ts_drive_strength); 1326*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x900001A0, 24, 3, ts_drive_strength); 1327*3c4e0415SDaniel Scheller stat |= update_by_mnemonic(state, 0x900001A0, 28, 3, ts_drive_strength); 1328*3c4e0415SDaniel Scheller 1329*3c4e0415SDaniel Scheller return stat; 1330*3c4e0415SDaniel Scheller } 1331*3c4e0415SDaniel Scheller 1332*3c4e0415SDaniel Scheller static int enable_tuner(struct mxl *state, u32 tuner, u32 enable) 1333*3c4e0415SDaniel Scheller { 1334*3c4e0415SDaniel Scheller int stat = 0; 1335*3c4e0415SDaniel Scheller struct MXL_HYDRA_TUNER_CMD ctrl_tuner_cmd; 1336*3c4e0415SDaniel Scheller u8 cmd_size = sizeof(ctrl_tuner_cmd); 1337*3c4e0415SDaniel Scheller u8 cmd_buff[MXL_HYDRA_OEM_MAX_CMD_BUFF_LEN]; 1338*3c4e0415SDaniel Scheller u32 val, count = 10; 1339*3c4e0415SDaniel Scheller 1340*3c4e0415SDaniel Scheller ctrl_tuner_cmd.tuner_id = tuner; 1341*3c4e0415SDaniel Scheller ctrl_tuner_cmd.enable = enable; 1342*3c4e0415SDaniel Scheller BUILD_HYDRA_CMD(MXL_HYDRA_TUNER_ACTIVATE_CMD, MXL_CMD_WRITE, 1343*3c4e0415SDaniel Scheller cmd_size, &ctrl_tuner_cmd, cmd_buff); 1344*3c4e0415SDaniel Scheller stat = send_command(state, cmd_size + MXL_HYDRA_CMD_HEADER_SIZE, 1345*3c4e0415SDaniel Scheller &cmd_buff[0]); 1346*3c4e0415SDaniel Scheller if (stat) 1347*3c4e0415SDaniel Scheller return stat; 1348*3c4e0415SDaniel Scheller read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val); 1349*3c4e0415SDaniel Scheller while (--count && ((val >> tuner) & 1) != enable) { 1350*3c4e0415SDaniel Scheller msleep(20); 1351*3c4e0415SDaniel Scheller read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val); 1352*3c4e0415SDaniel Scheller } 1353*3c4e0415SDaniel Scheller if (!count) 1354*3c4e0415SDaniel Scheller return -1; 1355*3c4e0415SDaniel Scheller read_register(state, HYDRA_TUNER_ENABLE_COMPLETE, &val); 1356*3c4e0415SDaniel Scheller dev_dbg(state->i2cdev, "tuner %u ready = %u\n", 1357*3c4e0415SDaniel Scheller tuner, (val >> tuner) & 1); 1358*3c4e0415SDaniel Scheller 1359*3c4e0415SDaniel Scheller return 0; 1360*3c4e0415SDaniel Scheller } 1361*3c4e0415SDaniel Scheller 1362*3c4e0415SDaniel Scheller 1363*3c4e0415SDaniel Scheller static int config_ts(struct mxl *state, enum MXL_HYDRA_DEMOD_ID_E demod_id, 1364*3c4e0415SDaniel Scheller struct MXL_HYDRA_MPEGOUT_PARAM_T *mpeg_out_param_ptr) 1365*3c4e0415SDaniel Scheller { 1366*3c4e0415SDaniel Scheller int status = 0; 1367*3c4e0415SDaniel Scheller u32 nco_count_min = 0; 1368*3c4e0415SDaniel Scheller u32 clk_type = 0; 1369*3c4e0415SDaniel Scheller 1370*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_sync_polarity[MXL_HYDRA_DEMOD_MAX] = { 1371*3c4e0415SDaniel Scheller {0x90700010, 8, 1}, {0x90700010, 9, 1}, 1372*3c4e0415SDaniel Scheller {0x90700010, 10, 1}, {0x90700010, 11, 1}, 1373*3c4e0415SDaniel Scheller {0x90700010, 12, 1}, {0x90700010, 13, 1}, 1374*3c4e0415SDaniel Scheller {0x90700010, 14, 1}, {0x90700010, 15, 1} }; 1375*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_clock_polarity[MXL_HYDRA_DEMOD_MAX] = { 1376*3c4e0415SDaniel Scheller {0x90700010, 16, 1}, {0x90700010, 17, 1}, 1377*3c4e0415SDaniel Scheller {0x90700010, 18, 1}, {0x90700010, 19, 1}, 1378*3c4e0415SDaniel Scheller {0x90700010, 20, 1}, {0x90700010, 21, 1}, 1379*3c4e0415SDaniel Scheller {0x90700010, 22, 1}, {0x90700010, 23, 1} }; 1380*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_valid_polarity[MXL_HYDRA_DEMOD_MAX] = { 1381*3c4e0415SDaniel Scheller {0x90700014, 0, 1}, {0x90700014, 1, 1}, 1382*3c4e0415SDaniel Scheller {0x90700014, 2, 1}, {0x90700014, 3, 1}, 1383*3c4e0415SDaniel Scheller {0x90700014, 4, 1}, {0x90700014, 5, 1}, 1384*3c4e0415SDaniel Scheller {0x90700014, 6, 1}, {0x90700014, 7, 1} }; 1385*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_ts_clock_phase[MXL_HYDRA_DEMOD_MAX] = { 1386*3c4e0415SDaniel Scheller {0x90700018, 0, 3}, {0x90700018, 4, 3}, 1387*3c4e0415SDaniel Scheller {0x90700018, 8, 3}, {0x90700018, 12, 3}, 1388*3c4e0415SDaniel Scheller {0x90700018, 16, 3}, {0x90700018, 20, 3}, 1389*3c4e0415SDaniel Scheller {0x90700018, 24, 3}, {0x90700018, 28, 3} }; 1390*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_lsb_first[MXL_HYDRA_DEMOD_MAX] = { 1391*3c4e0415SDaniel Scheller {0x9070000C, 16, 1}, {0x9070000C, 17, 1}, 1392*3c4e0415SDaniel Scheller {0x9070000C, 18, 1}, {0x9070000C, 19, 1}, 1393*3c4e0415SDaniel Scheller {0x9070000C, 20, 1}, {0x9070000C, 21, 1}, 1394*3c4e0415SDaniel Scheller {0x9070000C, 22, 1}, {0x9070000C, 23, 1} }; 1395*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_sync_byte[MXL_HYDRA_DEMOD_MAX] = { 1396*3c4e0415SDaniel Scheller {0x90700010, 0, 1}, {0x90700010, 1, 1}, 1397*3c4e0415SDaniel Scheller {0x90700010, 2, 1}, {0x90700010, 3, 1}, 1398*3c4e0415SDaniel Scheller {0x90700010, 4, 1}, {0x90700010, 5, 1}, 1399*3c4e0415SDaniel Scheller {0x90700010, 6, 1}, {0x90700010, 7, 1} }; 1400*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_enable_output[MXL_HYDRA_DEMOD_MAX] = { 1401*3c4e0415SDaniel Scheller {0x9070000C, 0, 1}, {0x9070000C, 1, 1}, 1402*3c4e0415SDaniel Scheller {0x9070000C, 2, 1}, {0x9070000C, 3, 1}, 1403*3c4e0415SDaniel Scheller {0x9070000C, 4, 1}, {0x9070000C, 5, 1}, 1404*3c4e0415SDaniel Scheller {0x9070000C, 6, 1}, {0x9070000C, 7, 1} }; 1405*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_err_replace_sync[MXL_HYDRA_DEMOD_MAX] = { 1406*3c4e0415SDaniel Scheller {0x9070000C, 24, 1}, {0x9070000C, 25, 1}, 1407*3c4e0415SDaniel Scheller {0x9070000C, 26, 1}, {0x9070000C, 27, 1}, 1408*3c4e0415SDaniel Scheller {0x9070000C, 28, 1}, {0x9070000C, 29, 1}, 1409*3c4e0415SDaniel Scheller {0x9070000C, 30, 1}, {0x9070000C, 31, 1} }; 1410*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_err_replace_valid[MXL_HYDRA_DEMOD_MAX] = { 1411*3c4e0415SDaniel Scheller {0x90700014, 8, 1}, {0x90700014, 9, 1}, 1412*3c4e0415SDaniel Scheller {0x90700014, 10, 1}, {0x90700014, 11, 1}, 1413*3c4e0415SDaniel Scheller {0x90700014, 12, 1}, {0x90700014, 13, 1}, 1414*3c4e0415SDaniel Scheller {0x90700014, 14, 1}, {0x90700014, 15, 1} }; 1415*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_continuous_clock[MXL_HYDRA_DEMOD_MAX] = { 1416*3c4e0415SDaniel Scheller {0x907001D4, 0, 1}, {0x907001D4, 1, 1}, 1417*3c4e0415SDaniel Scheller {0x907001D4, 2, 1}, {0x907001D4, 3, 1}, 1418*3c4e0415SDaniel Scheller {0x907001D4, 4, 1}, {0x907001D4, 5, 1}, 1419*3c4e0415SDaniel Scheller {0x907001D4, 6, 1}, {0x907001D4, 7, 1} }; 1420*3c4e0415SDaniel Scheller struct MXL_REG_FIELD_T xpt_nco_clock_rate[MXL_HYDRA_DEMOD_MAX] = { 1421*3c4e0415SDaniel Scheller {0x90700044, 16, 80}, {0x90700044, 16, 81}, 1422*3c4e0415SDaniel Scheller {0x90700044, 16, 82}, {0x90700044, 16, 83}, 1423*3c4e0415SDaniel Scheller {0x90700044, 16, 84}, {0x90700044, 16, 85}, 1424*3c4e0415SDaniel Scheller {0x90700044, 16, 86}, {0x90700044, 16, 87} }; 1425*3c4e0415SDaniel Scheller 1426*3c4e0415SDaniel Scheller demod_id = state->base->ts_map[demod_id]; 1427*3c4e0415SDaniel Scheller 1428*3c4e0415SDaniel Scheller if (mpeg_out_param_ptr->enable == MXL_ENABLE) { 1429*3c4e0415SDaniel Scheller if (mpeg_out_param_ptr->mpeg_mode == 1430*3c4e0415SDaniel Scheller MXL_HYDRA_MPEG_MODE_PARALLEL) { 1431*3c4e0415SDaniel Scheller } else { 1432*3c4e0415SDaniel Scheller cfg_ts_pad_mux(state, MXL_TRUE); 1433*3c4e0415SDaniel Scheller update_by_mnemonic(state, 1434*3c4e0415SDaniel Scheller 0x90700010, 27, 1, MXL_FALSE); 1435*3c4e0415SDaniel Scheller } 1436*3c4e0415SDaniel Scheller } 1437*3c4e0415SDaniel Scheller 1438*3c4e0415SDaniel Scheller nco_count_min = 1439*3c4e0415SDaniel Scheller (u32)(MXL_HYDRA_NCO_CLK / mpeg_out_param_ptr->max_mpeg_clk_rate); 1440*3c4e0415SDaniel Scheller 1441*3c4e0415SDaniel Scheller if (state->base->chipversion >= 2) { 1442*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1443*3c4e0415SDaniel Scheller xpt_nco_clock_rate[demod_id].reg_addr, /* Reg Addr */ 1444*3c4e0415SDaniel Scheller xpt_nco_clock_rate[demod_id].lsb_pos, /* LSB pos */ 1445*3c4e0415SDaniel Scheller xpt_nco_clock_rate[demod_id].num_of_bits, /* Num of bits */ 1446*3c4e0415SDaniel Scheller nco_count_min); /* Data */ 1447*3c4e0415SDaniel Scheller } else 1448*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x90700044, 16, 8, nco_count_min); 1449*3c4e0415SDaniel Scheller 1450*3c4e0415SDaniel Scheller if (mpeg_out_param_ptr->mpeg_clk_type == MXL_HYDRA_MPEG_CLK_CONTINUOUS) 1451*3c4e0415SDaniel Scheller clk_type = 1; 1452*3c4e0415SDaniel Scheller 1453*3c4e0415SDaniel Scheller if (mpeg_out_param_ptr->mpeg_mode < MXL_HYDRA_MPEG_MODE_PARALLEL) { 1454*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1455*3c4e0415SDaniel Scheller xpt_continuous_clock[demod_id].reg_addr, 1456*3c4e0415SDaniel Scheller xpt_continuous_clock[demod_id].lsb_pos, 1457*3c4e0415SDaniel Scheller xpt_continuous_clock[demod_id].num_of_bits, 1458*3c4e0415SDaniel Scheller clk_type); 1459*3c4e0415SDaniel Scheller } else 1460*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x907001D4, 8, 1, clk_type); 1461*3c4e0415SDaniel Scheller 1462*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1463*3c4e0415SDaniel Scheller xpt_sync_polarity[demod_id].reg_addr, 1464*3c4e0415SDaniel Scheller xpt_sync_polarity[demod_id].lsb_pos, 1465*3c4e0415SDaniel Scheller xpt_sync_polarity[demod_id].num_of_bits, 1466*3c4e0415SDaniel Scheller mpeg_out_param_ptr->mpeg_sync_pol); 1467*3c4e0415SDaniel Scheller 1468*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1469*3c4e0415SDaniel Scheller xpt_valid_polarity[demod_id].reg_addr, 1470*3c4e0415SDaniel Scheller xpt_valid_polarity[demod_id].lsb_pos, 1471*3c4e0415SDaniel Scheller xpt_valid_polarity[demod_id].num_of_bits, 1472*3c4e0415SDaniel Scheller mpeg_out_param_ptr->mpeg_valid_pol); 1473*3c4e0415SDaniel Scheller 1474*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1475*3c4e0415SDaniel Scheller xpt_clock_polarity[demod_id].reg_addr, 1476*3c4e0415SDaniel Scheller xpt_clock_polarity[demod_id].lsb_pos, 1477*3c4e0415SDaniel Scheller xpt_clock_polarity[demod_id].num_of_bits, 1478*3c4e0415SDaniel Scheller mpeg_out_param_ptr->mpeg_clk_pol); 1479*3c4e0415SDaniel Scheller 1480*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1481*3c4e0415SDaniel Scheller xpt_sync_byte[demod_id].reg_addr, 1482*3c4e0415SDaniel Scheller xpt_sync_byte[demod_id].lsb_pos, 1483*3c4e0415SDaniel Scheller xpt_sync_byte[demod_id].num_of_bits, 1484*3c4e0415SDaniel Scheller mpeg_out_param_ptr->mpeg_sync_pulse_width); 1485*3c4e0415SDaniel Scheller 1486*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1487*3c4e0415SDaniel Scheller xpt_ts_clock_phase[demod_id].reg_addr, 1488*3c4e0415SDaniel Scheller xpt_ts_clock_phase[demod_id].lsb_pos, 1489*3c4e0415SDaniel Scheller xpt_ts_clock_phase[demod_id].num_of_bits, 1490*3c4e0415SDaniel Scheller mpeg_out_param_ptr->mpeg_clk_phase); 1491*3c4e0415SDaniel Scheller 1492*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1493*3c4e0415SDaniel Scheller xpt_lsb_first[demod_id].reg_addr, 1494*3c4e0415SDaniel Scheller xpt_lsb_first[demod_id].lsb_pos, 1495*3c4e0415SDaniel Scheller xpt_lsb_first[demod_id].num_of_bits, 1496*3c4e0415SDaniel Scheller mpeg_out_param_ptr->lsb_or_msb_first); 1497*3c4e0415SDaniel Scheller 1498*3c4e0415SDaniel Scheller switch (mpeg_out_param_ptr->mpeg_error_indication) { 1499*3c4e0415SDaniel Scheller case MXL_HYDRA_MPEG_ERR_REPLACE_SYNC: 1500*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1501*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].reg_addr, 1502*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].lsb_pos, 1503*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].num_of_bits, 1504*3c4e0415SDaniel Scheller MXL_TRUE); 1505*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1506*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].reg_addr, 1507*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].lsb_pos, 1508*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].num_of_bits, 1509*3c4e0415SDaniel Scheller MXL_FALSE); 1510*3c4e0415SDaniel Scheller break; 1511*3c4e0415SDaniel Scheller 1512*3c4e0415SDaniel Scheller case MXL_HYDRA_MPEG_ERR_REPLACE_VALID: 1513*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1514*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].reg_addr, 1515*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].lsb_pos, 1516*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].num_of_bits, 1517*3c4e0415SDaniel Scheller MXL_FALSE); 1518*3c4e0415SDaniel Scheller 1519*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1520*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].reg_addr, 1521*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].lsb_pos, 1522*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].num_of_bits, 1523*3c4e0415SDaniel Scheller MXL_TRUE); 1524*3c4e0415SDaniel Scheller break; 1525*3c4e0415SDaniel Scheller 1526*3c4e0415SDaniel Scheller case MXL_HYDRA_MPEG_ERR_INDICATION_DISABLED: 1527*3c4e0415SDaniel Scheller default: 1528*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1529*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].reg_addr, 1530*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].lsb_pos, 1531*3c4e0415SDaniel Scheller xpt_err_replace_sync[demod_id].num_of_bits, 1532*3c4e0415SDaniel Scheller MXL_FALSE); 1533*3c4e0415SDaniel Scheller 1534*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1535*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].reg_addr, 1536*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].lsb_pos, 1537*3c4e0415SDaniel Scheller xpt_err_replace_valid[demod_id].num_of_bits, 1538*3c4e0415SDaniel Scheller MXL_FALSE); 1539*3c4e0415SDaniel Scheller 1540*3c4e0415SDaniel Scheller break; 1541*3c4e0415SDaniel Scheller 1542*3c4e0415SDaniel Scheller } 1543*3c4e0415SDaniel Scheller 1544*3c4e0415SDaniel Scheller if (mpeg_out_param_ptr->mpeg_mode != MXL_HYDRA_MPEG_MODE_PARALLEL) { 1545*3c4e0415SDaniel Scheller status |= update_by_mnemonic(state, 1546*3c4e0415SDaniel Scheller xpt_enable_output[demod_id].reg_addr, 1547*3c4e0415SDaniel Scheller xpt_enable_output[demod_id].lsb_pos, 1548*3c4e0415SDaniel Scheller xpt_enable_output[demod_id].num_of_bits, 1549*3c4e0415SDaniel Scheller mpeg_out_param_ptr->enable); 1550*3c4e0415SDaniel Scheller } 1551*3c4e0415SDaniel Scheller return status; 1552*3c4e0415SDaniel Scheller } 1553*3c4e0415SDaniel Scheller 1554*3c4e0415SDaniel Scheller static int config_mux(struct mxl *state) 1555*3c4e0415SDaniel Scheller { 1556*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 0, 1, 0); 1557*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 1, 1, 0); 1558*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 2, 1, 0); 1559*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 3, 1, 0); 1560*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 4, 1, 0); 1561*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 5, 1, 0); 1562*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 6, 1, 0); 1563*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x9070000C, 7, 1, 0); 1564*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x90700008, 0, 2, 1); 1565*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x90700008, 2, 2, 1); 1566*3c4e0415SDaniel Scheller return 0; 1567*3c4e0415SDaniel Scheller } 1568*3c4e0415SDaniel Scheller 1569*3c4e0415SDaniel Scheller static int load_fw(struct mxl *state, struct mxl5xx_cfg *cfg) 1570*3c4e0415SDaniel Scheller { 1571*3c4e0415SDaniel Scheller int stat = 0; 1572*3c4e0415SDaniel Scheller u8 *buf; 1573*3c4e0415SDaniel Scheller 1574*3c4e0415SDaniel Scheller if (cfg->fw) 1575*3c4e0415SDaniel Scheller return firmware_download(state, cfg->fw, cfg->fw_len); 1576*3c4e0415SDaniel Scheller 1577*3c4e0415SDaniel Scheller if (!cfg->fw_read) 1578*3c4e0415SDaniel Scheller return -1; 1579*3c4e0415SDaniel Scheller 1580*3c4e0415SDaniel Scheller buf = vmalloc(0x40000); 1581*3c4e0415SDaniel Scheller if (!buf) 1582*3c4e0415SDaniel Scheller return -ENOMEM; 1583*3c4e0415SDaniel Scheller 1584*3c4e0415SDaniel Scheller cfg->fw_read(cfg->fw_priv, buf, 0x40000); 1585*3c4e0415SDaniel Scheller stat = firmware_download(state, buf, 0x40000); 1586*3c4e0415SDaniel Scheller vfree(buf); 1587*3c4e0415SDaniel Scheller 1588*3c4e0415SDaniel Scheller return stat; 1589*3c4e0415SDaniel Scheller } 1590*3c4e0415SDaniel Scheller 1591*3c4e0415SDaniel Scheller static int validate_sku(struct mxl *state) 1592*3c4e0415SDaniel Scheller { 1593*3c4e0415SDaniel Scheller u32 pad_mux_bond = 0, prcm_chip_id = 0, prcm_so_cid = 0; 1594*3c4e0415SDaniel Scheller int status; 1595*3c4e0415SDaniel Scheller u32 type = state->base->type; 1596*3c4e0415SDaniel Scheller 1597*3c4e0415SDaniel Scheller status = read_by_mnemonic(state, 0x90000190, 0, 3, &pad_mux_bond); 1598*3c4e0415SDaniel Scheller status |= read_by_mnemonic(state, 0x80030000, 0, 12, &prcm_chip_id); 1599*3c4e0415SDaniel Scheller status |= read_by_mnemonic(state, 0x80030004, 24, 8, &prcm_so_cid); 1600*3c4e0415SDaniel Scheller if (status) 1601*3c4e0415SDaniel Scheller return -1; 1602*3c4e0415SDaniel Scheller 1603*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "padMuxBond=%08x, prcmChipId=%08x, prcmSoCId=%08x\n", 1604*3c4e0415SDaniel Scheller pad_mux_bond, prcm_chip_id, prcm_so_cid); 1605*3c4e0415SDaniel Scheller 1606*3c4e0415SDaniel Scheller if (prcm_chip_id != 0x560) { 1607*3c4e0415SDaniel Scheller switch (pad_mux_bond) { 1608*3c4e0415SDaniel Scheller case MXL_HYDRA_SKU_ID_581: 1609*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_581) 1610*3c4e0415SDaniel Scheller return 0; 1611*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_581S) { 1612*3c4e0415SDaniel Scheller state->base->type = MXL_HYDRA_DEVICE_581; 1613*3c4e0415SDaniel Scheller return 0; 1614*3c4e0415SDaniel Scheller } 1615*3c4e0415SDaniel Scheller break; 1616*3c4e0415SDaniel Scheller case MXL_HYDRA_SKU_ID_584: 1617*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_584) 1618*3c4e0415SDaniel Scheller return 0; 1619*3c4e0415SDaniel Scheller break; 1620*3c4e0415SDaniel Scheller case MXL_HYDRA_SKU_ID_544: 1621*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_544) 1622*3c4e0415SDaniel Scheller return 0; 1623*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_542) 1624*3c4e0415SDaniel Scheller return 0; 1625*3c4e0415SDaniel Scheller break; 1626*3c4e0415SDaniel Scheller case MXL_HYDRA_SKU_ID_582: 1627*3c4e0415SDaniel Scheller if (type == MXL_HYDRA_DEVICE_582) 1628*3c4e0415SDaniel Scheller return 0; 1629*3c4e0415SDaniel Scheller break; 1630*3c4e0415SDaniel Scheller default: 1631*3c4e0415SDaniel Scheller return -1; 1632*3c4e0415SDaniel Scheller } 1633*3c4e0415SDaniel Scheller } else { 1634*3c4e0415SDaniel Scheller 1635*3c4e0415SDaniel Scheller } 1636*3c4e0415SDaniel Scheller return -1; 1637*3c4e0415SDaniel Scheller } 1638*3c4e0415SDaniel Scheller 1639*3c4e0415SDaniel Scheller static int get_fwinfo(struct mxl *state) 1640*3c4e0415SDaniel Scheller { 1641*3c4e0415SDaniel Scheller int status; 1642*3c4e0415SDaniel Scheller u32 val = 0; 1643*3c4e0415SDaniel Scheller 1644*3c4e0415SDaniel Scheller status = read_by_mnemonic(state, 0x90000190, 0, 3, &val); 1645*3c4e0415SDaniel Scheller if (status) 1646*3c4e0415SDaniel Scheller return status; 1647*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "chipID=%08x\n", val); 1648*3c4e0415SDaniel Scheller 1649*3c4e0415SDaniel Scheller status = read_by_mnemonic(state, 0x80030004, 8, 8, &val); 1650*3c4e0415SDaniel Scheller if (status) 1651*3c4e0415SDaniel Scheller return status; 1652*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "chipVer=%08x\n", val); 1653*3c4e0415SDaniel Scheller 1654*3c4e0415SDaniel Scheller status = read_register(state, HYDRA_FIRMWARE_VERSION, &val); 1655*3c4e0415SDaniel Scheller if (status) 1656*3c4e0415SDaniel Scheller return status; 1657*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "FWVer=%08x\n", val); 1658*3c4e0415SDaniel Scheller 1659*3c4e0415SDaniel Scheller state->base->fwversion = val; 1660*3c4e0415SDaniel Scheller return status; 1661*3c4e0415SDaniel Scheller } 1662*3c4e0415SDaniel Scheller 1663*3c4e0415SDaniel Scheller 1664*3c4e0415SDaniel Scheller static u8 ts_map1_to_1[MXL_HYDRA_DEMOD_MAX] = { 1665*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_0, 1666*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_1, 1667*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_2, 1668*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_3, 1669*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_4, 1670*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_5, 1671*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_6, 1672*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_7, 1673*3c4e0415SDaniel Scheller }; 1674*3c4e0415SDaniel Scheller 1675*3c4e0415SDaniel Scheller static u8 ts_map54x[MXL_HYDRA_DEMOD_MAX] = { 1676*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_2, 1677*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_3, 1678*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_4, 1679*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_ID_5, 1680*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_MAX, 1681*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_MAX, 1682*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_MAX, 1683*3c4e0415SDaniel Scheller MXL_HYDRA_DEMOD_MAX, 1684*3c4e0415SDaniel Scheller }; 1685*3c4e0415SDaniel Scheller 1686*3c4e0415SDaniel Scheller static int probe(struct mxl *state, struct mxl5xx_cfg *cfg) 1687*3c4e0415SDaniel Scheller { 1688*3c4e0415SDaniel Scheller u32 chipver; 1689*3c4e0415SDaniel Scheller int fw, status, j; 1690*3c4e0415SDaniel Scheller struct MXL_HYDRA_MPEGOUT_PARAM_T mpeg_interface_cfg; 1691*3c4e0415SDaniel Scheller 1692*3c4e0415SDaniel Scheller state->base->ts_map = ts_map1_to_1; 1693*3c4e0415SDaniel Scheller 1694*3c4e0415SDaniel Scheller switch (state->base->type) { 1695*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_581: 1696*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_581S: 1697*3c4e0415SDaniel Scheller state->base->can_clkout = 1; 1698*3c4e0415SDaniel Scheller state->base->demod_num = 8; 1699*3c4e0415SDaniel Scheller state->base->tuner_num = 1; 1700*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_581; 1701*3c4e0415SDaniel Scheller break; 1702*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_582: 1703*3c4e0415SDaniel Scheller state->base->can_clkout = 1; 1704*3c4e0415SDaniel Scheller state->base->demod_num = 8; 1705*3c4e0415SDaniel Scheller state->base->tuner_num = 3; 1706*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_582; 1707*3c4e0415SDaniel Scheller break; 1708*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_585: 1709*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1710*3c4e0415SDaniel Scheller state->base->demod_num = 8; 1711*3c4e0415SDaniel Scheller state->base->tuner_num = 4; 1712*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_585; 1713*3c4e0415SDaniel Scheller break; 1714*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_544: 1715*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1716*3c4e0415SDaniel Scheller state->base->demod_num = 4; 1717*3c4e0415SDaniel Scheller state->base->tuner_num = 4; 1718*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_544; 1719*3c4e0415SDaniel Scheller state->base->ts_map = ts_map54x; 1720*3c4e0415SDaniel Scheller break; 1721*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_541: 1722*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_541S: 1723*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1724*3c4e0415SDaniel Scheller state->base->demod_num = 4; 1725*3c4e0415SDaniel Scheller state->base->tuner_num = 1; 1726*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_541; 1727*3c4e0415SDaniel Scheller state->base->ts_map = ts_map54x; 1728*3c4e0415SDaniel Scheller break; 1729*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_561: 1730*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_561S: 1731*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1732*3c4e0415SDaniel Scheller state->base->demod_num = 6; 1733*3c4e0415SDaniel Scheller state->base->tuner_num = 1; 1734*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_561; 1735*3c4e0415SDaniel Scheller break; 1736*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_568: 1737*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1738*3c4e0415SDaniel Scheller state->base->demod_num = 8; 1739*3c4e0415SDaniel Scheller state->base->tuner_num = 1; 1740*3c4e0415SDaniel Scheller state->base->chan_bond = 1; 1741*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_568; 1742*3c4e0415SDaniel Scheller break; 1743*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_542: 1744*3c4e0415SDaniel Scheller state->base->can_clkout = 1; 1745*3c4e0415SDaniel Scheller state->base->demod_num = 4; 1746*3c4e0415SDaniel Scheller state->base->tuner_num = 3; 1747*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_542; 1748*3c4e0415SDaniel Scheller state->base->ts_map = ts_map54x; 1749*3c4e0415SDaniel Scheller break; 1750*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_TEST: 1751*3c4e0415SDaniel Scheller case MXL_HYDRA_DEVICE_584: 1752*3c4e0415SDaniel Scheller default: 1753*3c4e0415SDaniel Scheller state->base->can_clkout = 0; 1754*3c4e0415SDaniel Scheller state->base->demod_num = 8; 1755*3c4e0415SDaniel Scheller state->base->tuner_num = 4; 1756*3c4e0415SDaniel Scheller state->base->sku_type = MXL_HYDRA_SKU_TYPE_584; 1757*3c4e0415SDaniel Scheller break; 1758*3c4e0415SDaniel Scheller } 1759*3c4e0415SDaniel Scheller 1760*3c4e0415SDaniel Scheller status = validate_sku(state); 1761*3c4e0415SDaniel Scheller if (status) 1762*3c4e0415SDaniel Scheller return status; 1763*3c4e0415SDaniel Scheller 1764*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x80030014, 9, 1, 1); 1765*3c4e0415SDaniel Scheller update_by_mnemonic(state, 0x8003003C, 12, 1, 1); 1766*3c4e0415SDaniel Scheller status = read_by_mnemonic(state, 0x80030000, 12, 4, &chipver); 1767*3c4e0415SDaniel Scheller if (status) 1768*3c4e0415SDaniel Scheller state->base->chipversion = 0; 1769*3c4e0415SDaniel Scheller else 1770*3c4e0415SDaniel Scheller state->base->chipversion = (chipver == 2) ? 2 : 1; 1771*3c4e0415SDaniel Scheller dev_info(state->i2cdev, "Hydra chip version %u\n", 1772*3c4e0415SDaniel Scheller state->base->chipversion); 1773*3c4e0415SDaniel Scheller 1774*3c4e0415SDaniel Scheller cfg_dev_xtal(state, cfg->clk, cfg->cap, 0); 1775*3c4e0415SDaniel Scheller 1776*3c4e0415SDaniel Scheller fw = firmware_is_alive(state); 1777*3c4e0415SDaniel Scheller if (!fw) { 1778*3c4e0415SDaniel Scheller status = load_fw(state, cfg); 1779*3c4e0415SDaniel Scheller if (status) 1780*3c4e0415SDaniel Scheller return status; 1781*3c4e0415SDaniel Scheller } 1782*3c4e0415SDaniel Scheller get_fwinfo(state); 1783*3c4e0415SDaniel Scheller 1784*3c4e0415SDaniel Scheller config_mux(state); 1785*3c4e0415SDaniel Scheller mpeg_interface_cfg.enable = MXL_ENABLE; 1786*3c4e0415SDaniel Scheller mpeg_interface_cfg.lsb_or_msb_first = MXL_HYDRA_MPEG_SERIAL_MSB_1ST; 1787*3c4e0415SDaniel Scheller /* supports only (0-104&139)MHz */ 1788*3c4e0415SDaniel Scheller if (cfg->ts_clk) 1789*3c4e0415SDaniel Scheller mpeg_interface_cfg.max_mpeg_clk_rate = cfg->ts_clk; 1790*3c4e0415SDaniel Scheller else 1791*3c4e0415SDaniel Scheller mpeg_interface_cfg.max_mpeg_clk_rate = 69; /* 139; */ 1792*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_clk_phase = MXL_HYDRA_MPEG_CLK_PHASE_SHIFT_0_DEG; 1793*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_clk_pol = MXL_HYDRA_MPEG_CLK_IN_PHASE; 1794*3c4e0415SDaniel Scheller /* MXL_HYDRA_MPEG_CLK_GAPPED; */ 1795*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_clk_type = MXL_HYDRA_MPEG_CLK_CONTINUOUS; 1796*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_error_indication = 1797*3c4e0415SDaniel Scheller MXL_HYDRA_MPEG_ERR_INDICATION_DISABLED; 1798*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_mode = MXL_HYDRA_MPEG_MODE_SERIAL_3_WIRE; 1799*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_sync_pol = MXL_HYDRA_MPEG_ACTIVE_HIGH; 1800*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_sync_pulse_width = MXL_HYDRA_MPEG_SYNC_WIDTH_BIT; 1801*3c4e0415SDaniel Scheller mpeg_interface_cfg.mpeg_valid_pol = MXL_HYDRA_MPEG_ACTIVE_HIGH; 1802*3c4e0415SDaniel Scheller 1803*3c4e0415SDaniel Scheller for (j = 0; j < state->base->demod_num; j++) { 1804*3c4e0415SDaniel Scheller status = config_ts(state, (enum MXL_HYDRA_DEMOD_ID_E) j, 1805*3c4e0415SDaniel Scheller &mpeg_interface_cfg); 1806*3c4e0415SDaniel Scheller if (status) 1807*3c4e0415SDaniel Scheller return status; 1808*3c4e0415SDaniel Scheller } 1809*3c4e0415SDaniel Scheller set_drive_strength(state, 1); 1810*3c4e0415SDaniel Scheller return 0; 1811*3c4e0415SDaniel Scheller } 1812*3c4e0415SDaniel Scheller 1813*3c4e0415SDaniel Scheller struct dvb_frontend *mxl5xx_attach(struct i2c_adapter *i2c, 1814*3c4e0415SDaniel Scheller struct mxl5xx_cfg *cfg, u32 demod, u32 tuner, 1815*3c4e0415SDaniel Scheller int (**fn_set_input)(struct dvb_frontend *, int)) 1816*3c4e0415SDaniel Scheller { 1817*3c4e0415SDaniel Scheller struct mxl *state; 1818*3c4e0415SDaniel Scheller struct mxl_base *base; 1819*3c4e0415SDaniel Scheller 1820*3c4e0415SDaniel Scheller state = kzalloc(sizeof(struct mxl), GFP_KERNEL); 1821*3c4e0415SDaniel Scheller if (!state) 1822*3c4e0415SDaniel Scheller return NULL; 1823*3c4e0415SDaniel Scheller 1824*3c4e0415SDaniel Scheller state->demod = demod; 1825*3c4e0415SDaniel Scheller state->tuner = tuner; 1826*3c4e0415SDaniel Scheller state->tuner_in_use = 0xffffffff; 1827*3c4e0415SDaniel Scheller state->i2cdev = &i2c->dev; 1828*3c4e0415SDaniel Scheller 1829*3c4e0415SDaniel Scheller base = match_base(i2c, cfg->adr); 1830*3c4e0415SDaniel Scheller if (base) { 1831*3c4e0415SDaniel Scheller base->count++; 1832*3c4e0415SDaniel Scheller if (base->count > base->demod_num) 1833*3c4e0415SDaniel Scheller goto fail; 1834*3c4e0415SDaniel Scheller state->base = base; 1835*3c4e0415SDaniel Scheller } else { 1836*3c4e0415SDaniel Scheller base = kzalloc(sizeof(struct mxl_base), GFP_KERNEL); 1837*3c4e0415SDaniel Scheller if (!base) 1838*3c4e0415SDaniel Scheller goto fail; 1839*3c4e0415SDaniel Scheller base->i2c = i2c; 1840*3c4e0415SDaniel Scheller base->adr = cfg->adr; 1841*3c4e0415SDaniel Scheller base->type = cfg->type; 1842*3c4e0415SDaniel Scheller base->count = 1; 1843*3c4e0415SDaniel Scheller mutex_init(&base->i2c_lock); 1844*3c4e0415SDaniel Scheller mutex_init(&base->status_lock); 1845*3c4e0415SDaniel Scheller mutex_init(&base->tune_lock); 1846*3c4e0415SDaniel Scheller INIT_LIST_HEAD(&base->mxls); 1847*3c4e0415SDaniel Scheller 1848*3c4e0415SDaniel Scheller state->base = base; 1849*3c4e0415SDaniel Scheller if (probe(state, cfg) < 0) { 1850*3c4e0415SDaniel Scheller kfree(base); 1851*3c4e0415SDaniel Scheller goto fail; 1852*3c4e0415SDaniel Scheller } 1853*3c4e0415SDaniel Scheller list_add(&base->mxllist, &mxllist); 1854*3c4e0415SDaniel Scheller } 1855*3c4e0415SDaniel Scheller state->fe.ops = mxl_ops; 1856*3c4e0415SDaniel Scheller state->xbar[0] = 4; 1857*3c4e0415SDaniel Scheller state->xbar[1] = demod; 1858*3c4e0415SDaniel Scheller state->xbar[2] = 8; 1859*3c4e0415SDaniel Scheller state->fe.demodulator_priv = state; 1860*3c4e0415SDaniel Scheller *fn_set_input = set_input; 1861*3c4e0415SDaniel Scheller 1862*3c4e0415SDaniel Scheller list_add(&state->mxl, &base->mxls); 1863*3c4e0415SDaniel Scheller return &state->fe; 1864*3c4e0415SDaniel Scheller 1865*3c4e0415SDaniel Scheller fail: 1866*3c4e0415SDaniel Scheller kfree(state); 1867*3c4e0415SDaniel Scheller return NULL; 1868*3c4e0415SDaniel Scheller } 1869*3c4e0415SDaniel Scheller EXPORT_SYMBOL_GPL(mxl5xx_attach); 1870*3c4e0415SDaniel Scheller 1871*3c4e0415SDaniel Scheller MODULE_DESCRIPTION("MaxLinear MxL5xx DVB-S/S2 tuner-demodulator driver"); 1872*3c4e0415SDaniel Scheller MODULE_AUTHOR("Ralph and Marcus Metzler, Metzler Brothers Systementwicklung GbR"); 1873*3c4e0415SDaniel Scheller MODULE_LICENSE("GPL"); 1874