1395d00d1SAntti Palosaari /* 2*7978b8a1SAntti Palosaari * Montage Technology M88DS3103/M88RS6000 demodulator driver 3395d00d1SAntti Palosaari * 4395d00d1SAntti Palosaari * Copyright (C) 2013 Antti Palosaari <crope@iki.fi> 5395d00d1SAntti Palosaari * 6395d00d1SAntti Palosaari * This program is free software; you can redistribute it and/or modify 7395d00d1SAntti Palosaari * it under the terms of the GNU General Public License as published by 8395d00d1SAntti Palosaari * the Free Software Foundation; either version 2 of the License, or 9395d00d1SAntti Palosaari * (at your option) any later version. 10395d00d1SAntti Palosaari * 11395d00d1SAntti Palosaari * This program is distributed in the hope that it will be useful, 12395d00d1SAntti Palosaari * but WITHOUT ANY WARRANTY; without even the implied warranty of 13395d00d1SAntti Palosaari * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14395d00d1SAntti Palosaari * GNU General Public License for more details. 15395d00d1SAntti Palosaari */ 16395d00d1SAntti Palosaari 17395d00d1SAntti Palosaari #include "m88ds3103_priv.h" 18395d00d1SAntti Palosaari 19395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops; 20395d00d1SAntti Palosaari 21395d00d1SAntti Palosaari /* write multiple registers */ 22*7978b8a1SAntti Palosaari static int m88ds3103_wr_regs(struct m88ds3103_dev *dev, 23395d00d1SAntti Palosaari u8 reg, const u8 *val, int len) 24395d00d1SAntti Palosaari { 2563c80f70SAntti Palosaari #define MAX_WR_LEN 32 2663c80f70SAntti Palosaari #define MAX_WR_XFER_LEN (MAX_WR_LEN + 1) 27*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 28395d00d1SAntti Palosaari int ret; 2963c80f70SAntti Palosaari u8 buf[MAX_WR_XFER_LEN]; 30395d00d1SAntti Palosaari struct i2c_msg msg[1] = { 31395d00d1SAntti Palosaari { 32*7978b8a1SAntti Palosaari .addr = client->addr, 33395d00d1SAntti Palosaari .flags = 0, 3463c80f70SAntti Palosaari .len = 1 + len, 35395d00d1SAntti Palosaari .buf = buf, 36395d00d1SAntti Palosaari } 37395d00d1SAntti Palosaari }; 38395d00d1SAntti Palosaari 3963c80f70SAntti Palosaari if (WARN_ON(len > MAX_WR_LEN)) 4063c80f70SAntti Palosaari return -EINVAL; 4163c80f70SAntti Palosaari 42395d00d1SAntti Palosaari buf[0] = reg; 43395d00d1SAntti Palosaari memcpy(&buf[1], val, len); 44395d00d1SAntti Palosaari 45*7978b8a1SAntti Palosaari mutex_lock(&dev->i2c_mutex); 46*7978b8a1SAntti Palosaari ret = i2c_transfer(client->adapter, msg, 1); 47*7978b8a1SAntti Palosaari mutex_unlock(&dev->i2c_mutex); 48395d00d1SAntti Palosaari if (ret == 1) { 49395d00d1SAntti Palosaari ret = 0; 50395d00d1SAntti Palosaari } else { 51*7978b8a1SAntti Palosaari dev_warn(&client->dev, "i2c wr failed=%d reg=%02x len=%d\n", 52*7978b8a1SAntti Palosaari ret, reg, len); 53395d00d1SAntti Palosaari ret = -EREMOTEIO; 54395d00d1SAntti Palosaari } 55395d00d1SAntti Palosaari 56395d00d1SAntti Palosaari return ret; 57395d00d1SAntti Palosaari } 58395d00d1SAntti Palosaari 59395d00d1SAntti Palosaari /* read multiple registers */ 60*7978b8a1SAntti Palosaari static int m88ds3103_rd_regs(struct m88ds3103_dev *dev, 61395d00d1SAntti Palosaari u8 reg, u8 *val, int len) 62395d00d1SAntti Palosaari { 6363c80f70SAntti Palosaari #define MAX_RD_LEN 3 6463c80f70SAntti Palosaari #define MAX_RD_XFER_LEN (MAX_RD_LEN) 65*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 66395d00d1SAntti Palosaari int ret; 6763c80f70SAntti Palosaari u8 buf[MAX_RD_XFER_LEN]; 68395d00d1SAntti Palosaari struct i2c_msg msg[2] = { 69395d00d1SAntti Palosaari { 70*7978b8a1SAntti Palosaari .addr = client->addr, 71395d00d1SAntti Palosaari .flags = 0, 72395d00d1SAntti Palosaari .len = 1, 73395d00d1SAntti Palosaari .buf = ®, 74395d00d1SAntti Palosaari }, { 75*7978b8a1SAntti Palosaari .addr = client->addr, 76395d00d1SAntti Palosaari .flags = I2C_M_RD, 7763c80f70SAntti Palosaari .len = len, 78395d00d1SAntti Palosaari .buf = buf, 79395d00d1SAntti Palosaari } 80395d00d1SAntti Palosaari }; 81395d00d1SAntti Palosaari 8263c80f70SAntti Palosaari if (WARN_ON(len > MAX_RD_LEN)) 8363c80f70SAntti Palosaari return -EINVAL; 8463c80f70SAntti Palosaari 85*7978b8a1SAntti Palosaari mutex_lock(&dev->i2c_mutex); 86*7978b8a1SAntti Palosaari ret = i2c_transfer(client->adapter, msg, 2); 87*7978b8a1SAntti Palosaari mutex_unlock(&dev->i2c_mutex); 88395d00d1SAntti Palosaari if (ret == 2) { 89395d00d1SAntti Palosaari memcpy(val, buf, len); 90395d00d1SAntti Palosaari ret = 0; 91395d00d1SAntti Palosaari } else { 92*7978b8a1SAntti Palosaari dev_warn(&client->dev, "i2c rd failed=%d reg=%02x len=%d\n", 93*7978b8a1SAntti Palosaari ret, reg, len); 94395d00d1SAntti Palosaari ret = -EREMOTEIO; 95395d00d1SAntti Palosaari } 96395d00d1SAntti Palosaari 97395d00d1SAntti Palosaari return ret; 98395d00d1SAntti Palosaari } 99395d00d1SAntti Palosaari 100395d00d1SAntti Palosaari /* write single register */ 101*7978b8a1SAntti Palosaari static int m88ds3103_wr_reg(struct m88ds3103_dev *dev, u8 reg, u8 val) 102395d00d1SAntti Palosaari { 103*7978b8a1SAntti Palosaari return m88ds3103_wr_regs(dev, reg, &val, 1); 104395d00d1SAntti Palosaari } 105395d00d1SAntti Palosaari 106395d00d1SAntti Palosaari /* read single register */ 107*7978b8a1SAntti Palosaari static int m88ds3103_rd_reg(struct m88ds3103_dev *dev, u8 reg, u8 *val) 108395d00d1SAntti Palosaari { 109*7978b8a1SAntti Palosaari return m88ds3103_rd_regs(dev, reg, val, 1); 110395d00d1SAntti Palosaari } 111395d00d1SAntti Palosaari 112395d00d1SAntti Palosaari /* write single register with mask */ 113*7978b8a1SAntti Palosaari static int m88ds3103_wr_reg_mask(struct m88ds3103_dev *dev, 114395d00d1SAntti Palosaari u8 reg, u8 val, u8 mask) 115395d00d1SAntti Palosaari { 116395d00d1SAntti Palosaari int ret; 117395d00d1SAntti Palosaari u8 u8tmp; 118395d00d1SAntti Palosaari 119395d00d1SAntti Palosaari /* no need for read if whole reg is written */ 120395d00d1SAntti Palosaari if (mask != 0xff) { 121*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, reg, &u8tmp, 1); 122395d00d1SAntti Palosaari if (ret) 123395d00d1SAntti Palosaari return ret; 124395d00d1SAntti Palosaari 125395d00d1SAntti Palosaari val &= mask; 126395d00d1SAntti Palosaari u8tmp &= ~mask; 127395d00d1SAntti Palosaari val |= u8tmp; 128395d00d1SAntti Palosaari } 129395d00d1SAntti Palosaari 130*7978b8a1SAntti Palosaari return m88ds3103_wr_regs(dev, reg, &val, 1); 131395d00d1SAntti Palosaari } 132395d00d1SAntti Palosaari 133395d00d1SAntti Palosaari /* read single register with mask */ 134*7978b8a1SAntti Palosaari static int m88ds3103_rd_reg_mask(struct m88ds3103_dev *dev, 135395d00d1SAntti Palosaari u8 reg, u8 *val, u8 mask) 136395d00d1SAntti Palosaari { 137395d00d1SAntti Palosaari int ret, i; 138395d00d1SAntti Palosaari u8 u8tmp; 139395d00d1SAntti Palosaari 140*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, reg, &u8tmp, 1); 141395d00d1SAntti Palosaari if (ret) 142395d00d1SAntti Palosaari return ret; 143395d00d1SAntti Palosaari 144395d00d1SAntti Palosaari u8tmp &= mask; 145395d00d1SAntti Palosaari 146395d00d1SAntti Palosaari /* find position of the first bit */ 147395d00d1SAntti Palosaari for (i = 0; i < 8; i++) { 148395d00d1SAntti Palosaari if ((mask >> i) & 0x01) 149395d00d1SAntti Palosaari break; 150395d00d1SAntti Palosaari } 151395d00d1SAntti Palosaari *val = u8tmp >> i; 152395d00d1SAntti Palosaari 153395d00d1SAntti Palosaari return 0; 154395d00d1SAntti Palosaari } 155395d00d1SAntti Palosaari 15606487deeSAntti Palosaari /* write reg val table using reg addr auto increment */ 157*7978b8a1SAntti Palosaari static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev, 15806487deeSAntti Palosaari const struct m88ds3103_reg_val *tab, int tab_len) 15906487deeSAntti Palosaari { 160*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 16106487deeSAntti Palosaari int ret, i, j; 16206487deeSAntti Palosaari u8 buf[83]; 16341b9aa00SAntti Palosaari 164*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "tab_len=%d\n", tab_len); 16506487deeSAntti Palosaari 166f4df95bcSnibble.max if (tab_len > 86) { 16706487deeSAntti Palosaari ret = -EINVAL; 16806487deeSAntti Palosaari goto err; 16906487deeSAntti Palosaari } 17006487deeSAntti Palosaari 17106487deeSAntti Palosaari for (i = 0, j = 0; i < tab_len; i++, j++) { 17206487deeSAntti Palosaari buf[j] = tab[i].val; 17306487deeSAntti Palosaari 17406487deeSAntti Palosaari if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 || 175*7978b8a1SAntti Palosaari !((j + 1) % (dev->cfg->i2c_wr_max - 1))) { 176*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, tab[i].reg - j, buf, j + 1); 17706487deeSAntti Palosaari if (ret) 17806487deeSAntti Palosaari goto err; 17906487deeSAntti Palosaari 18006487deeSAntti Palosaari j = -1; 18106487deeSAntti Palosaari } 18206487deeSAntti Palosaari } 18306487deeSAntti Palosaari 18406487deeSAntti Palosaari return 0; 18506487deeSAntti Palosaari err: 186*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 18706487deeSAntti Palosaari return ret; 18806487deeSAntti Palosaari } 18906487deeSAntti Palosaari 1900df289a2SMauro Carvalho Chehab static int m88ds3103_read_status(struct dvb_frontend *fe, 1910df289a2SMauro Carvalho Chehab enum fe_status *status) 192395d00d1SAntti Palosaari { 193*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 194*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 195395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 196c1daf651SAntti Palosaari int ret, i, itmp; 197395d00d1SAntti Palosaari u8 u8tmp; 198c1daf651SAntti Palosaari u8 buf[3]; 199395d00d1SAntti Palosaari 200395d00d1SAntti Palosaari *status = 0; 201395d00d1SAntti Palosaari 202*7978b8a1SAntti Palosaari if (!dev->warm) { 203395d00d1SAntti Palosaari ret = -EAGAIN; 204395d00d1SAntti Palosaari goto err; 205395d00d1SAntti Palosaari } 206395d00d1SAntti Palosaari 207395d00d1SAntti Palosaari switch (c->delivery_system) { 208395d00d1SAntti Palosaari case SYS_DVBS: 209*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg_mask(dev, 0xd1, &u8tmp, 0x07); 210395d00d1SAntti Palosaari if (ret) 211395d00d1SAntti Palosaari goto err; 212395d00d1SAntti Palosaari 213395d00d1SAntti Palosaari if (u8tmp == 0x07) 214395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 215395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 216395d00d1SAntti Palosaari FE_HAS_LOCK; 217395d00d1SAntti Palosaari break; 218395d00d1SAntti Palosaari case SYS_DVBS2: 219*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg_mask(dev, 0x0d, &u8tmp, 0x8f); 220395d00d1SAntti Palosaari if (ret) 221395d00d1SAntti Palosaari goto err; 222395d00d1SAntti Palosaari 223395d00d1SAntti Palosaari if (u8tmp == 0x8f) 224395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 225395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 226395d00d1SAntti Palosaari FE_HAS_LOCK; 227395d00d1SAntti Palosaari break; 228395d00d1SAntti Palosaari default: 229*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 230395d00d1SAntti Palosaari ret = -EINVAL; 231395d00d1SAntti Palosaari goto err; 232395d00d1SAntti Palosaari } 233395d00d1SAntti Palosaari 234*7978b8a1SAntti Palosaari dev->fe_status = *status; 235395d00d1SAntti Palosaari 236*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "lock=%02x status=%02x\n", u8tmp, *status); 237395d00d1SAntti Palosaari 238c1daf651SAntti Palosaari /* CNR */ 239*7978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_VITERBI) { 240c1daf651SAntti Palosaari unsigned int cnr, noise, signal, noise_tot, signal_tot; 241c1daf651SAntti Palosaari 242c1daf651SAntti Palosaari cnr = 0; 243c1daf651SAntti Palosaari /* more iterations for more accurate estimation */ 244c1daf651SAntti Palosaari #define M88DS3103_SNR_ITERATIONS 3 245c1daf651SAntti Palosaari 246c1daf651SAntti Palosaari switch (c->delivery_system) { 247c1daf651SAntti Palosaari case SYS_DVBS: 248c1daf651SAntti Palosaari itmp = 0; 249c1daf651SAntti Palosaari 250c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 251*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xff, &buf[0]); 252c1daf651SAntti Palosaari if (ret) 253c1daf651SAntti Palosaari goto err; 254c1daf651SAntti Palosaari 255c1daf651SAntti Palosaari itmp += buf[0]; 256c1daf651SAntti Palosaari } 257c1daf651SAntti Palosaari 258c1daf651SAntti Palosaari /* use of single register limits max value to 15 dB */ 259c1daf651SAntti Palosaari /* SNR(X) dB = 10 * ln(X) / ln(10) dB */ 260c1daf651SAntti Palosaari itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS); 261c1daf651SAntti Palosaari if (itmp) 262c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10)); 263c1daf651SAntti Palosaari break; 264c1daf651SAntti Palosaari case SYS_DVBS2: 265c1daf651SAntti Palosaari noise_tot = 0; 266c1daf651SAntti Palosaari signal_tot = 0; 267c1daf651SAntti Palosaari 268c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 269*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, 0x8c, buf, 3); 270c1daf651SAntti Palosaari if (ret) 271c1daf651SAntti Palosaari goto err; 272c1daf651SAntti Palosaari 273c1daf651SAntti Palosaari noise = buf[1] << 6; /* [13:6] */ 274c1daf651SAntti Palosaari noise |= buf[0] & 0x3f; /* [5:0] */ 275c1daf651SAntti Palosaari noise >>= 2; 276c1daf651SAntti Palosaari signal = buf[2] * buf[2]; 277c1daf651SAntti Palosaari signal >>= 1; 278c1daf651SAntti Palosaari 279c1daf651SAntti Palosaari noise_tot += noise; 280c1daf651SAntti Palosaari signal_tot += signal; 281c1daf651SAntti Palosaari } 282c1daf651SAntti Palosaari 283c1daf651SAntti Palosaari noise = noise_tot / M88DS3103_SNR_ITERATIONS; 284c1daf651SAntti Palosaari signal = signal_tot / M88DS3103_SNR_ITERATIONS; 285c1daf651SAntti Palosaari 286c1daf651SAntti Palosaari /* SNR(X) dB = 10 * log10(X) dB */ 287c1daf651SAntti Palosaari if (signal > noise) { 288c1daf651SAntti Palosaari itmp = signal / noise; 289c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24)); 290c1daf651SAntti Palosaari } 291c1daf651SAntti Palosaari break; 292c1daf651SAntti Palosaari default: 293*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 294c1daf651SAntti Palosaari ret = -EINVAL; 295c1daf651SAntti Palosaari goto err; 296c1daf651SAntti Palosaari } 297c1daf651SAntti Palosaari 298c1daf651SAntti Palosaari if (cnr) { 299c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_DECIBEL; 300c1daf651SAntti Palosaari c->cnr.stat[0].svalue = cnr; 301c1daf651SAntti Palosaari } else { 302c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 303c1daf651SAntti Palosaari } 304c1daf651SAntti Palosaari } else { 305c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 306c1daf651SAntti Palosaari } 307c1daf651SAntti Palosaari 308ce80d713SAntti Palosaari /* BER */ 309*7978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_LOCK) { 310ce80d713SAntti Palosaari unsigned int utmp, post_bit_error, post_bit_count; 311ce80d713SAntti Palosaari 312ce80d713SAntti Palosaari switch (c->delivery_system) { 313ce80d713SAntti Palosaari case SYS_DVBS: 314*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xf9, 0x04); 315ce80d713SAntti Palosaari if (ret) 316ce80d713SAntti Palosaari goto err; 317ce80d713SAntti Palosaari 318*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xf8, &u8tmp); 319ce80d713SAntti Palosaari if (ret) 320ce80d713SAntti Palosaari goto err; 321ce80d713SAntti Palosaari 322ce80d713SAntti Palosaari /* measurement ready? */ 323ce80d713SAntti Palosaari if (!(u8tmp & 0x10)) { 324*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, 0xf6, buf, 2); 325ce80d713SAntti Palosaari if (ret) 326ce80d713SAntti Palosaari goto err; 327ce80d713SAntti Palosaari 328ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 329ce80d713SAntti Palosaari post_bit_count = 0x800000; 330*7978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 331*7978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 332*7978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 333ce80d713SAntti Palosaari 334ce80d713SAntti Palosaari /* restart measurement */ 335ce80d713SAntti Palosaari u8tmp |= 0x10; 336*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xf8, u8tmp); 337ce80d713SAntti Palosaari if (ret) 338ce80d713SAntti Palosaari goto err; 339ce80d713SAntti Palosaari } 340ce80d713SAntti Palosaari break; 341ce80d713SAntti Palosaari case SYS_DVBS2: 342*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, 0xd5, buf, 3); 343ce80d713SAntti Palosaari if (ret) 344ce80d713SAntti Palosaari goto err; 345ce80d713SAntti Palosaari 346ce80d713SAntti Palosaari utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0; 347ce80d713SAntti Palosaari 348ce80d713SAntti Palosaari /* enough data? */ 349ce80d713SAntti Palosaari if (utmp > 4000) { 350*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, 0xf7, buf, 2); 351ce80d713SAntti Palosaari if (ret) 352ce80d713SAntti Palosaari goto err; 353ce80d713SAntti Palosaari 354ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 355ce80d713SAntti Palosaari post_bit_count = 32 * utmp; /* TODO: FEC */ 356*7978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 357*7978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 358*7978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 359ce80d713SAntti Palosaari 360ce80d713SAntti Palosaari /* restart measurement */ 361*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xd1, 0x01); 362ce80d713SAntti Palosaari if (ret) 363ce80d713SAntti Palosaari goto err; 364ce80d713SAntti Palosaari 365*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xf9, 0x01); 366ce80d713SAntti Palosaari if (ret) 367ce80d713SAntti Palosaari goto err; 368ce80d713SAntti Palosaari 369*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xf9, 0x00); 370ce80d713SAntti Palosaari if (ret) 371ce80d713SAntti Palosaari goto err; 372ce80d713SAntti Palosaari 373*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xd1, 0x00); 374ce80d713SAntti Palosaari if (ret) 375ce80d713SAntti Palosaari goto err; 376ce80d713SAntti Palosaari } 377ce80d713SAntti Palosaari break; 378ce80d713SAntti Palosaari default: 379*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 380ce80d713SAntti Palosaari ret = -EINVAL; 381ce80d713SAntti Palosaari goto err; 382ce80d713SAntti Palosaari } 383ce80d713SAntti Palosaari 384ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER; 385*7978b8a1SAntti Palosaari c->post_bit_error.stat[0].uvalue = dev->post_bit_error; 386ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER; 387*7978b8a1SAntti Palosaari c->post_bit_count.stat[0].uvalue = dev->post_bit_count; 388ce80d713SAntti Palosaari } else { 389ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 390ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 391ce80d713SAntti Palosaari } 392ce80d713SAntti Palosaari 393395d00d1SAntti Palosaari return 0; 394395d00d1SAntti Palosaari err: 395*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 396395d00d1SAntti Palosaari return ret; 397395d00d1SAntti Palosaari } 398395d00d1SAntti Palosaari 399395d00d1SAntti Palosaari static int m88ds3103_set_frontend(struct dvb_frontend *fe) 400395d00d1SAntti Palosaari { 401*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 402*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 403395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 40406487deeSAntti Palosaari int ret, len; 405395d00d1SAntti Palosaari const struct m88ds3103_reg_val *init; 406b6851419Snibble.max u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */ 407f4df95bcSnibble.max u8 buf[3]; 408b6851419Snibble.max u16 u16tmp, divide_ratio = 0; 40979d09330Snibble.max u32 tuner_frequency, target_mclk; 410395d00d1SAntti Palosaari s32 s32tmp; 41141b9aa00SAntti Palosaari 412*7978b8a1SAntti Palosaari dev_dbg(&client->dev, 413*7978b8a1SAntti Palosaari "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n", 414*7978b8a1SAntti Palosaari c->delivery_system, c->modulation, c->frequency, c->symbol_rate, 415395d00d1SAntti Palosaari c->inversion, c->pilot, c->rolloff); 416395d00d1SAntti Palosaari 417*7978b8a1SAntti Palosaari if (!dev->warm) { 418395d00d1SAntti Palosaari ret = -EAGAIN; 419395d00d1SAntti Palosaari goto err; 420395d00d1SAntti Palosaari } 421395d00d1SAntti Palosaari 422f4df95bcSnibble.max /* reset */ 423*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x07, 0x80); 424f4df95bcSnibble.max if (ret) 425f4df95bcSnibble.max goto err; 426f4df95bcSnibble.max 427*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x07, 0x00); 428f4df95bcSnibble.max if (ret) 429f4df95bcSnibble.max goto err; 430f4df95bcSnibble.max 431f4df95bcSnibble.max /* Disable demod clock path */ 432*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 433*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x06, 0xe0); 434f4df95bcSnibble.max if (ret) 435f4df95bcSnibble.max goto err; 436f4df95bcSnibble.max } 437f4df95bcSnibble.max 438395d00d1SAntti Palosaari /* program tuner */ 439395d00d1SAntti Palosaari if (fe->ops.tuner_ops.set_params) { 440395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.set_params(fe); 441395d00d1SAntti Palosaari if (ret) 442395d00d1SAntti Palosaari goto err; 443395d00d1SAntti Palosaari } 444395d00d1SAntti Palosaari 445395d00d1SAntti Palosaari if (fe->ops.tuner_ops.get_frequency) { 446395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency); 447395d00d1SAntti Palosaari if (ret) 448395d00d1SAntti Palosaari goto err; 4492f9dff3fSAntti Palosaari } else { 4502f9dff3fSAntti Palosaari /* 4512f9dff3fSAntti Palosaari * Use nominal target frequency as tuner driver does not provide 4522f9dff3fSAntti Palosaari * actual frequency used. Carrier offset calculation is not 4532f9dff3fSAntti Palosaari * valid. 4542f9dff3fSAntti Palosaari */ 4552f9dff3fSAntti Palosaari tuner_frequency = c->frequency; 456395d00d1SAntti Palosaari } 457395d00d1SAntti Palosaari 458f4df95bcSnibble.max /* select M88RS6000 demod main mclk and ts mclk from tuner die. */ 459*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 460f4df95bcSnibble.max if (c->symbol_rate > 45010000) 461*7978b8a1SAntti Palosaari dev->mclk_khz = 110250; 462f4df95bcSnibble.max else 463*7978b8a1SAntti Palosaari dev->mclk_khz = 96000; 464395d00d1SAntti Palosaari 465f4df95bcSnibble.max if (c->delivery_system == SYS_DVBS) 466395d00d1SAntti Palosaari target_mclk = 96000; 467f4df95bcSnibble.max else 468f4df95bcSnibble.max target_mclk = 144000; 469395d00d1SAntti Palosaari 470f4df95bcSnibble.max /* Enable demod clock path */ 471*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x06, 0x00); 472f4df95bcSnibble.max if (ret) 473f4df95bcSnibble.max goto err; 474f4df95bcSnibble.max usleep_range(10000, 20000); 475f4df95bcSnibble.max } else { 476f4df95bcSnibble.max /* set M88DS3103 mclk and ts mclk. */ 477*7978b8a1SAntti Palosaari dev->mclk_khz = 96000; 478f4df95bcSnibble.max 479*7978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 480395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 481395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 482*7978b8a1SAntti Palosaari target_mclk = dev->cfg->ts_clk; 483395d00d1SAntti Palosaari break; 484395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 485395d00d1SAntti Palosaari case M88DS3103_TS_CI: 486b6851419Snibble.max if (c->delivery_system == SYS_DVBS) 487b6851419Snibble.max target_mclk = 96000; 488b6851419Snibble.max else { 489395d00d1SAntti Palosaari if (c->symbol_rate < 18000000) 490395d00d1SAntti Palosaari target_mclk = 96000; 491395d00d1SAntti Palosaari else if (c->symbol_rate < 28000000) 492395d00d1SAntti Palosaari target_mclk = 144000; 493395d00d1SAntti Palosaari else 494395d00d1SAntti Palosaari target_mclk = 192000; 495b6851419Snibble.max } 496395d00d1SAntti Palosaari break; 497395d00d1SAntti Palosaari default: 498*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 499395d00d1SAntti Palosaari ret = -EINVAL; 500395d00d1SAntti Palosaari goto err; 501395d00d1SAntti Palosaari } 502f4df95bcSnibble.max 503f4df95bcSnibble.max switch (target_mclk) { 504f4df95bcSnibble.max case 96000: 505f4df95bcSnibble.max u8tmp1 = 0x02; /* 0b10 */ 506f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 507f4df95bcSnibble.max break; 508f4df95bcSnibble.max case 144000: 509f4df95bcSnibble.max u8tmp1 = 0x00; /* 0b00 */ 510f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 511f4df95bcSnibble.max break; 512f4df95bcSnibble.max case 192000: 513f4df95bcSnibble.max u8tmp1 = 0x03; /* 0b11 */ 514f4df95bcSnibble.max u8tmp2 = 0x00; /* 0b00 */ 515f4df95bcSnibble.max break; 516f4df95bcSnibble.max } 517*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x22, u8tmp1 << 6, 0xc0); 518f4df95bcSnibble.max if (ret) 519f4df95bcSnibble.max goto err; 520*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x24, u8tmp2 << 6, 0xc0); 521f4df95bcSnibble.max if (ret) 522f4df95bcSnibble.max goto err; 523f4df95bcSnibble.max } 524f4df95bcSnibble.max 525*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xb2, 0x01); 526f4df95bcSnibble.max if (ret) 527f4df95bcSnibble.max goto err; 528f4df95bcSnibble.max 529*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x00, 0x01); 530f4df95bcSnibble.max if (ret) 531f4df95bcSnibble.max goto err; 532f4df95bcSnibble.max 533f4df95bcSnibble.max switch (c->delivery_system) { 534f4df95bcSnibble.max case SYS_DVBS: 535*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 536f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals); 537f4df95bcSnibble.max init = m88rs6000_dvbs_init_reg_vals; 538f4df95bcSnibble.max } else { 539f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals); 540f4df95bcSnibble.max init = m88ds3103_dvbs_init_reg_vals; 541f4df95bcSnibble.max } 542f4df95bcSnibble.max break; 543f4df95bcSnibble.max case SYS_DVBS2: 544*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 545f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals); 546f4df95bcSnibble.max init = m88rs6000_dvbs2_init_reg_vals; 547f4df95bcSnibble.max } else { 548f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals); 549f4df95bcSnibble.max init = m88ds3103_dvbs2_init_reg_vals; 550f4df95bcSnibble.max } 551395d00d1SAntti Palosaari break; 552395d00d1SAntti Palosaari default: 553*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 554395d00d1SAntti Palosaari ret = -EINVAL; 555395d00d1SAntti Palosaari goto err; 556395d00d1SAntti Palosaari } 557395d00d1SAntti Palosaari 558395d00d1SAntti Palosaari /* program init table */ 559*7978b8a1SAntti Palosaari if (c->delivery_system != dev->delivery_system) { 560*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_val_tab(dev, init, len); 561395d00d1SAntti Palosaari if (ret) 562395d00d1SAntti Palosaari goto err; 563395d00d1SAntti Palosaari } 564395d00d1SAntti Palosaari 565*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 566f4df95bcSnibble.max if ((c->delivery_system == SYS_DVBS2) 567f4df95bcSnibble.max && ((c->symbol_rate / 1000) <= 5000)) { 568*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xc0, 0x04); 569f4df95bcSnibble.max if (ret) 570f4df95bcSnibble.max goto err; 571f4df95bcSnibble.max buf[0] = 0x09; 572f4df95bcSnibble.max buf[1] = 0x22; 573f4df95bcSnibble.max buf[2] = 0x88; 574*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, 0x8a, buf, 3); 575f4df95bcSnibble.max if (ret) 576f4df95bcSnibble.max goto err; 577f4df95bcSnibble.max } 578*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x9d, 0x08, 0x08); 579f4df95bcSnibble.max if (ret) 580f4df95bcSnibble.max goto err; 581*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xf1, 0x01); 582f4df95bcSnibble.max if (ret) 583f4df95bcSnibble.max goto err; 584*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x30, 0x80, 0x80); 585f4df95bcSnibble.max if (ret) 586f4df95bcSnibble.max goto err; 587f4df95bcSnibble.max } 588f4df95bcSnibble.max 589*7978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 590395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 591395d00d1SAntti Palosaari u8tmp1 = 0x00; 59279d09330Snibble.max u8tmp = 0x06; 593395d00d1SAntti Palosaari break; 594395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 595395d00d1SAntti Palosaari u8tmp1 = 0x20; 59679d09330Snibble.max u8tmp = 0x06; 597395d00d1SAntti Palosaari break; 598395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 59979d09330Snibble.max u8tmp = 0x02; 600395d00d1SAntti Palosaari break; 601395d00d1SAntti Palosaari case M88DS3103_TS_CI: 60279d09330Snibble.max u8tmp = 0x03; 603395d00d1SAntti Palosaari break; 604395d00d1SAntti Palosaari default: 605*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 606395d00d1SAntti Palosaari ret = -EINVAL; 607395d00d1SAntti Palosaari goto err; 608395d00d1SAntti Palosaari } 609395d00d1SAntti Palosaari 610*7978b8a1SAntti Palosaari if (dev->cfg->ts_clk_pol) 61179d09330Snibble.max u8tmp |= 0x40; 61279d09330Snibble.max 613395d00d1SAntti Palosaari /* TS mode */ 614*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xfd, u8tmp); 615395d00d1SAntti Palosaari if (ret) 616395d00d1SAntti Palosaari goto err; 617395d00d1SAntti Palosaari 618*7978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 619395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 620395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 621*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x29, u8tmp1, 0x20); 622395d00d1SAntti Palosaari if (ret) 623395d00d1SAntti Palosaari goto err; 624b6851419Snibble.max u8tmp1 = 0; 625b6851419Snibble.max u8tmp2 = 0; 626b6851419Snibble.max break; 627b6851419Snibble.max default: 628*7978b8a1SAntti Palosaari if (dev->cfg->ts_clk) { 629*7978b8a1SAntti Palosaari divide_ratio = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk); 630395d00d1SAntti Palosaari u8tmp1 = divide_ratio / 2; 631395d00d1SAntti Palosaari u8tmp2 = DIV_ROUND_UP(divide_ratio, 2); 632b6851419Snibble.max } 633395d00d1SAntti Palosaari } 634395d00d1SAntti Palosaari 635*7978b8a1SAntti Palosaari dev_dbg(&client->dev, 636*7978b8a1SAntti Palosaari "target_mclk=%d ts_clk=%d divide_ratio=%d\n", 637*7978b8a1SAntti Palosaari target_mclk, dev->cfg->ts_clk, divide_ratio); 638395d00d1SAntti Palosaari 639395d00d1SAntti Palosaari u8tmp1--; 640395d00d1SAntti Palosaari u8tmp2--; 641395d00d1SAntti Palosaari /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */ 642395d00d1SAntti Palosaari u8tmp1 &= 0x3f; 643395d00d1SAntti Palosaari /* u8tmp2[5:0] => ea[5:0] */ 644395d00d1SAntti Palosaari u8tmp2 &= 0x3f; 645395d00d1SAntti Palosaari 646*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xfe, &u8tmp); 647395d00d1SAntti Palosaari if (ret) 648395d00d1SAntti Palosaari goto err; 649395d00d1SAntti Palosaari 650395d00d1SAntti Palosaari u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2; 651*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xfe, u8tmp); 652395d00d1SAntti Palosaari if (ret) 653395d00d1SAntti Palosaari goto err; 654395d00d1SAntti Palosaari 655395d00d1SAntti Palosaari u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0; 656*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xea, u8tmp); 657395d00d1SAntti Palosaari if (ret) 658395d00d1SAntti Palosaari goto err; 659395d00d1SAntti Palosaari 660395d00d1SAntti Palosaari if (c->symbol_rate <= 3000000) 661395d00d1SAntti Palosaari u8tmp = 0x20; 662395d00d1SAntti Palosaari else if (c->symbol_rate <= 10000000) 663395d00d1SAntti Palosaari u8tmp = 0x10; 664395d00d1SAntti Palosaari else 665395d00d1SAntti Palosaari u8tmp = 0x06; 666395d00d1SAntti Palosaari 667*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xc3, 0x08); 668395d00d1SAntti Palosaari if (ret) 669395d00d1SAntti Palosaari goto err; 670395d00d1SAntti Palosaari 671*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xc8, u8tmp); 672395d00d1SAntti Palosaari if (ret) 673395d00d1SAntti Palosaari goto err; 674395d00d1SAntti Palosaari 675*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xc4, 0x08); 676395d00d1SAntti Palosaari if (ret) 677395d00d1SAntti Palosaari goto err; 678395d00d1SAntti Palosaari 679*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xc7, 0x00); 680395d00d1SAntti Palosaari if (ret) 681395d00d1SAntti Palosaari goto err; 682395d00d1SAntti Palosaari 683*7978b8a1SAntti Palosaari u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, dev->mclk_khz / 2); 684395d00d1SAntti Palosaari buf[0] = (u16tmp >> 0) & 0xff; 685395d00d1SAntti Palosaari buf[1] = (u16tmp >> 8) & 0xff; 686*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, 0x61, buf, 2); 687395d00d1SAntti Palosaari if (ret) 688395d00d1SAntti Palosaari goto err; 689395d00d1SAntti Palosaari 690*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x4d, dev->cfg->spec_inv << 1, 0x02); 691395d00d1SAntti Palosaari if (ret) 692395d00d1SAntti Palosaari goto err; 693395d00d1SAntti Palosaari 694*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x30, dev->cfg->agc_inv << 4, 0x10); 695395d00d1SAntti Palosaari if (ret) 696395d00d1SAntti Palosaari goto err; 697395d00d1SAntti Palosaari 698*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x33, dev->cfg->agc); 699395d00d1SAntti Palosaari if (ret) 700395d00d1SAntti Palosaari goto err; 701395d00d1SAntti Palosaari 702*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "carrier offset=%d\n", 703395d00d1SAntti Palosaari (tuner_frequency - c->frequency)); 704395d00d1SAntti Palosaari 705395d00d1SAntti Palosaari s32tmp = 0x10000 * (tuner_frequency - c->frequency); 706*7978b8a1SAntti Palosaari s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk_khz); 707395d00d1SAntti Palosaari if (s32tmp < 0) 708395d00d1SAntti Palosaari s32tmp += 0x10000; 709395d00d1SAntti Palosaari 710395d00d1SAntti Palosaari buf[0] = (s32tmp >> 0) & 0xff; 711395d00d1SAntti Palosaari buf[1] = (s32tmp >> 8) & 0xff; 712*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, 0x5e, buf, 2); 713395d00d1SAntti Palosaari if (ret) 714395d00d1SAntti Palosaari goto err; 715395d00d1SAntti Palosaari 716*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x00, 0x00); 717395d00d1SAntti Palosaari if (ret) 718395d00d1SAntti Palosaari goto err; 719395d00d1SAntti Palosaari 720*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xb2, 0x00); 721395d00d1SAntti Palosaari if (ret) 722395d00d1SAntti Palosaari goto err; 723395d00d1SAntti Palosaari 724*7978b8a1SAntti Palosaari dev->delivery_system = c->delivery_system; 725395d00d1SAntti Palosaari 726395d00d1SAntti Palosaari return 0; 727395d00d1SAntti Palosaari err: 728*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 729395d00d1SAntti Palosaari return ret; 730395d00d1SAntti Palosaari } 731395d00d1SAntti Palosaari 732395d00d1SAntti Palosaari static int m88ds3103_init(struct dvb_frontend *fe) 733395d00d1SAntti Palosaari { 734*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 735*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 736c1daf651SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 737395d00d1SAntti Palosaari int ret, len, remaining; 738395d00d1SAntti Palosaari const struct firmware *fw = NULL; 739f4df95bcSnibble.max u8 *fw_file; 740395d00d1SAntti Palosaari u8 u8tmp; 74141b9aa00SAntti Palosaari 742*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 743395d00d1SAntti Palosaari 744395d00d1SAntti Palosaari /* set cold state by default */ 745*7978b8a1SAntti Palosaari dev->warm = false; 746395d00d1SAntti Palosaari 747395d00d1SAntti Palosaari /* wake up device from sleep */ 748*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x08, 0x01, 0x01); 749395d00d1SAntti Palosaari if (ret) 750395d00d1SAntti Palosaari goto err; 751395d00d1SAntti Palosaari 752*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x04, 0x00, 0x01); 753395d00d1SAntti Palosaari if (ret) 754395d00d1SAntti Palosaari goto err; 755395d00d1SAntti Palosaari 756*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x23, 0x00, 0x10); 757395d00d1SAntti Palosaari if (ret) 758395d00d1SAntti Palosaari goto err; 759395d00d1SAntti Palosaari 760395d00d1SAntti Palosaari /* firmware status */ 761*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xb9, &u8tmp); 762395d00d1SAntti Palosaari if (ret) 763395d00d1SAntti Palosaari goto err; 764395d00d1SAntti Palosaari 765*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "firmware=%02x\n", u8tmp); 766395d00d1SAntti Palosaari 767395d00d1SAntti Palosaari if (u8tmp) 768395d00d1SAntti Palosaari goto skip_fw_download; 769395d00d1SAntti Palosaari 770f4df95bcSnibble.max /* global reset, global diseqc reset, golbal fec reset */ 771*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x07, 0xe0); 772f4df95bcSnibble.max if (ret) 773f4df95bcSnibble.max goto err; 774f4df95bcSnibble.max 775*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x07, 0x00); 776f4df95bcSnibble.max if (ret) 777f4df95bcSnibble.max goto err; 778f4df95bcSnibble.max 779395d00d1SAntti Palosaari /* cold state - try to download firmware */ 780*7978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in cold state\n", 781*7978b8a1SAntti Palosaari m88ds3103_ops.info.name); 782395d00d1SAntti Palosaari 783*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 784f4df95bcSnibble.max fw_file = M88RS6000_FIRMWARE; 785f4df95bcSnibble.max else 786f4df95bcSnibble.max fw_file = M88DS3103_FIRMWARE; 787395d00d1SAntti Palosaari /* request the firmware, this will block and timeout */ 788*7978b8a1SAntti Palosaari ret = request_firmware(&fw, fw_file, &client->dev); 789395d00d1SAntti Palosaari if (ret) { 790*7978b8a1SAntti Palosaari dev_err(&client->dev, "firmare file '%s' not found\n", fw_file); 791395d00d1SAntti Palosaari goto err; 792395d00d1SAntti Palosaari } 793395d00d1SAntti Palosaari 794*7978b8a1SAntti Palosaari dev_info(&client->dev, "downloading firmware from file '%s'\n", 795*7978b8a1SAntti Palosaari fw_file); 796395d00d1SAntti Palosaari 797*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xb2, 0x01); 798395d00d1SAntti Palosaari if (ret) 7995ed0cf88SMarkus Elfring goto error_fw_release; 800395d00d1SAntti Palosaari 801395d00d1SAntti Palosaari for (remaining = fw->size; remaining > 0; 802*7978b8a1SAntti Palosaari remaining -= (dev->cfg->i2c_wr_max - 1)) { 803395d00d1SAntti Palosaari len = remaining; 804*7978b8a1SAntti Palosaari if (len > (dev->cfg->i2c_wr_max - 1)) 805*7978b8a1SAntti Palosaari len = (dev->cfg->i2c_wr_max - 1); 806395d00d1SAntti Palosaari 807*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, 0xb0, 808395d00d1SAntti Palosaari &fw->data[fw->size - remaining], len); 809395d00d1SAntti Palosaari if (ret) { 810*7978b8a1SAntti Palosaari dev_err(&client->dev, "firmware download failed=%d\n", 811*7978b8a1SAntti Palosaari ret); 8125ed0cf88SMarkus Elfring goto error_fw_release; 813395d00d1SAntti Palosaari } 814395d00d1SAntti Palosaari } 815395d00d1SAntti Palosaari 816*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xb2, 0x00); 817395d00d1SAntti Palosaari if (ret) 8185ed0cf88SMarkus Elfring goto error_fw_release; 819395d00d1SAntti Palosaari 820395d00d1SAntti Palosaari release_firmware(fw); 821395d00d1SAntti Palosaari fw = NULL; 822395d00d1SAntti Palosaari 823*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xb9, &u8tmp); 824395d00d1SAntti Palosaari if (ret) 825395d00d1SAntti Palosaari goto err; 826395d00d1SAntti Palosaari 827395d00d1SAntti Palosaari if (!u8tmp) { 828*7978b8a1SAntti Palosaari dev_info(&client->dev, "firmware did not run\n"); 829395d00d1SAntti Palosaari ret = -EFAULT; 830395d00d1SAntti Palosaari goto err; 831395d00d1SAntti Palosaari } 832395d00d1SAntti Palosaari 833*7978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in warm state\n", 834*7978b8a1SAntti Palosaari m88ds3103_ops.info.name); 835*7978b8a1SAntti Palosaari dev_info(&client->dev, "firmware version: %X.%X\n", 836*7978b8a1SAntti Palosaari (u8tmp >> 4) & 0xf, (u8tmp >> 0 & 0xf)); 837395d00d1SAntti Palosaari 838395d00d1SAntti Palosaari skip_fw_download: 839395d00d1SAntti Palosaari /* warm state */ 840*7978b8a1SAntti Palosaari dev->warm = true; 841*7978b8a1SAntti Palosaari 842c1daf651SAntti Palosaari /* init stats here in order signal app which stats are supported */ 843c1daf651SAntti Palosaari c->cnr.len = 1; 844c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 845ce80d713SAntti Palosaari c->post_bit_error.len = 1; 846ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 847ce80d713SAntti Palosaari c->post_bit_count.len = 1; 848ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 849395d00d1SAntti Palosaari 850*7978b8a1SAntti Palosaari return 0; 8515ed0cf88SMarkus Elfring error_fw_release: 8525ed0cf88SMarkus Elfring release_firmware(fw); 8535ed0cf88SMarkus Elfring err: 854*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 855395d00d1SAntti Palosaari return ret; 856395d00d1SAntti Palosaari } 857395d00d1SAntti Palosaari 858395d00d1SAntti Palosaari static int m88ds3103_sleep(struct dvb_frontend *fe) 859395d00d1SAntti Palosaari { 860*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 861*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 862395d00d1SAntti Palosaari int ret; 863f4df95bcSnibble.max u8 u8tmp; 86441b9aa00SAntti Palosaari 865*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 866395d00d1SAntti Palosaari 867*7978b8a1SAntti Palosaari dev->fe_status = 0; 868*7978b8a1SAntti Palosaari dev->delivery_system = SYS_UNDEFINED; 869395d00d1SAntti Palosaari 870395d00d1SAntti Palosaari /* TS Hi-Z */ 871*7978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 872f4df95bcSnibble.max u8tmp = 0x29; 873f4df95bcSnibble.max else 874f4df95bcSnibble.max u8tmp = 0x27; 875*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, u8tmp, 0x00, 0x01); 876395d00d1SAntti Palosaari if (ret) 877395d00d1SAntti Palosaari goto err; 878395d00d1SAntti Palosaari 879395d00d1SAntti Palosaari /* sleep */ 880*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x08, 0x00, 0x01); 881395d00d1SAntti Palosaari if (ret) 882395d00d1SAntti Palosaari goto err; 883395d00d1SAntti Palosaari 884*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x04, 0x01, 0x01); 885395d00d1SAntti Palosaari if (ret) 886395d00d1SAntti Palosaari goto err; 887395d00d1SAntti Palosaari 888*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x23, 0x10, 0x10); 889395d00d1SAntti Palosaari if (ret) 890395d00d1SAntti Palosaari goto err; 891395d00d1SAntti Palosaari 892395d00d1SAntti Palosaari return 0; 893395d00d1SAntti Palosaari err: 894*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 895395d00d1SAntti Palosaari return ret; 896395d00d1SAntti Palosaari } 897395d00d1SAntti Palosaari 898395d00d1SAntti Palosaari static int m88ds3103_get_frontend(struct dvb_frontend *fe) 899395d00d1SAntti Palosaari { 900*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 901*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 902395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 903395d00d1SAntti Palosaari int ret; 904395d00d1SAntti Palosaari u8 buf[3]; 90541b9aa00SAntti Palosaari 906*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 907395d00d1SAntti Palosaari 908*7978b8a1SAntti Palosaari if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) { 9099240c384SAntti Palosaari ret = 0; 910395d00d1SAntti Palosaari goto err; 911395d00d1SAntti Palosaari } 912395d00d1SAntti Palosaari 913395d00d1SAntti Palosaari switch (c->delivery_system) { 914395d00d1SAntti Palosaari case SYS_DVBS: 915*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xe0, &buf[0]); 916395d00d1SAntti Palosaari if (ret) 917395d00d1SAntti Palosaari goto err; 918395d00d1SAntti Palosaari 919*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xe6, &buf[1]); 920395d00d1SAntti Palosaari if (ret) 921395d00d1SAntti Palosaari goto err; 922395d00d1SAntti Palosaari 923395d00d1SAntti Palosaari switch ((buf[0] >> 2) & 0x01) { 924395d00d1SAntti Palosaari case 0: 925395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 926395d00d1SAntti Palosaari break; 927395d00d1SAntti Palosaari case 1: 928395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 929395d00d1SAntti Palosaari break; 930395d00d1SAntti Palosaari } 931395d00d1SAntti Palosaari 932395d00d1SAntti Palosaari switch ((buf[1] >> 5) & 0x07) { 933395d00d1SAntti Palosaari case 0: 934395d00d1SAntti Palosaari c->fec_inner = FEC_7_8; 935395d00d1SAntti Palosaari break; 936395d00d1SAntti Palosaari case 1: 937395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 938395d00d1SAntti Palosaari break; 939395d00d1SAntti Palosaari case 2: 940395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 941395d00d1SAntti Palosaari break; 942395d00d1SAntti Palosaari case 3: 943395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 944395d00d1SAntti Palosaari break; 945395d00d1SAntti Palosaari case 4: 946395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 947395d00d1SAntti Palosaari break; 948395d00d1SAntti Palosaari default: 949*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 950395d00d1SAntti Palosaari } 951395d00d1SAntti Palosaari 952395d00d1SAntti Palosaari c->modulation = QPSK; 953395d00d1SAntti Palosaari 954395d00d1SAntti Palosaari break; 955395d00d1SAntti Palosaari case SYS_DVBS2: 956*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0x7e, &buf[0]); 957395d00d1SAntti Palosaari if (ret) 958395d00d1SAntti Palosaari goto err; 959395d00d1SAntti Palosaari 960*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0x89, &buf[1]); 961395d00d1SAntti Palosaari if (ret) 962395d00d1SAntti Palosaari goto err; 963395d00d1SAntti Palosaari 964*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0xf2, &buf[2]); 965395d00d1SAntti Palosaari if (ret) 966395d00d1SAntti Palosaari goto err; 967395d00d1SAntti Palosaari 968395d00d1SAntti Palosaari switch ((buf[0] >> 0) & 0x0f) { 969395d00d1SAntti Palosaari case 2: 970395d00d1SAntti Palosaari c->fec_inner = FEC_2_5; 971395d00d1SAntti Palosaari break; 972395d00d1SAntti Palosaari case 3: 973395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 974395d00d1SAntti Palosaari break; 975395d00d1SAntti Palosaari case 4: 976395d00d1SAntti Palosaari c->fec_inner = FEC_3_5; 977395d00d1SAntti Palosaari break; 978395d00d1SAntti Palosaari case 5: 979395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 980395d00d1SAntti Palosaari break; 981395d00d1SAntti Palosaari case 6: 982395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 983395d00d1SAntti Palosaari break; 984395d00d1SAntti Palosaari case 7: 985395d00d1SAntti Palosaari c->fec_inner = FEC_4_5; 986395d00d1SAntti Palosaari break; 987395d00d1SAntti Palosaari case 8: 988395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 989395d00d1SAntti Palosaari break; 990395d00d1SAntti Palosaari case 9: 991395d00d1SAntti Palosaari c->fec_inner = FEC_8_9; 992395d00d1SAntti Palosaari break; 993395d00d1SAntti Palosaari case 10: 994395d00d1SAntti Palosaari c->fec_inner = FEC_9_10; 995395d00d1SAntti Palosaari break; 996395d00d1SAntti Palosaari default: 997*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 998395d00d1SAntti Palosaari } 999395d00d1SAntti Palosaari 1000395d00d1SAntti Palosaari switch ((buf[0] >> 5) & 0x01) { 1001395d00d1SAntti Palosaari case 0: 1002395d00d1SAntti Palosaari c->pilot = PILOT_OFF; 1003395d00d1SAntti Palosaari break; 1004395d00d1SAntti Palosaari case 1: 1005395d00d1SAntti Palosaari c->pilot = PILOT_ON; 1006395d00d1SAntti Palosaari break; 1007395d00d1SAntti Palosaari } 1008395d00d1SAntti Palosaari 1009395d00d1SAntti Palosaari switch ((buf[0] >> 6) & 0x07) { 1010395d00d1SAntti Palosaari case 0: 1011395d00d1SAntti Palosaari c->modulation = QPSK; 1012395d00d1SAntti Palosaari break; 1013395d00d1SAntti Palosaari case 1: 1014395d00d1SAntti Palosaari c->modulation = PSK_8; 1015395d00d1SAntti Palosaari break; 1016395d00d1SAntti Palosaari case 2: 1017395d00d1SAntti Palosaari c->modulation = APSK_16; 1018395d00d1SAntti Palosaari break; 1019395d00d1SAntti Palosaari case 3: 1020395d00d1SAntti Palosaari c->modulation = APSK_32; 1021395d00d1SAntti Palosaari break; 1022395d00d1SAntti Palosaari default: 1023*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid modulation\n"); 1024395d00d1SAntti Palosaari } 1025395d00d1SAntti Palosaari 1026395d00d1SAntti Palosaari switch ((buf[1] >> 7) & 0x01) { 1027395d00d1SAntti Palosaari case 0: 1028395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 1029395d00d1SAntti Palosaari break; 1030395d00d1SAntti Palosaari case 1: 1031395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 1032395d00d1SAntti Palosaari break; 1033395d00d1SAntti Palosaari } 1034395d00d1SAntti Palosaari 1035395d00d1SAntti Palosaari switch ((buf[2] >> 0) & 0x03) { 1036395d00d1SAntti Palosaari case 0: 1037395d00d1SAntti Palosaari c->rolloff = ROLLOFF_35; 1038395d00d1SAntti Palosaari break; 1039395d00d1SAntti Palosaari case 1: 1040395d00d1SAntti Palosaari c->rolloff = ROLLOFF_25; 1041395d00d1SAntti Palosaari break; 1042395d00d1SAntti Palosaari case 2: 1043395d00d1SAntti Palosaari c->rolloff = ROLLOFF_20; 1044395d00d1SAntti Palosaari break; 1045395d00d1SAntti Palosaari default: 1046*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid rolloff\n"); 1047395d00d1SAntti Palosaari } 1048395d00d1SAntti Palosaari break; 1049395d00d1SAntti Palosaari default: 1050*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 1051395d00d1SAntti Palosaari ret = -EINVAL; 1052395d00d1SAntti Palosaari goto err; 1053395d00d1SAntti Palosaari } 1054395d00d1SAntti Palosaari 1055*7978b8a1SAntti Palosaari ret = m88ds3103_rd_regs(dev, 0x6d, buf, 2); 1056395d00d1SAntti Palosaari if (ret) 1057395d00d1SAntti Palosaari goto err; 1058395d00d1SAntti Palosaari 1059395d00d1SAntti Palosaari c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) * 1060*7978b8a1SAntti Palosaari dev->mclk_khz * 1000 / 0x10000; 1061395d00d1SAntti Palosaari 1062395d00d1SAntti Palosaari return 0; 1063395d00d1SAntti Palosaari err: 1064*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1065395d00d1SAntti Palosaari return ret; 1066395d00d1SAntti Palosaari } 1067395d00d1SAntti Palosaari 1068395d00d1SAntti Palosaari static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr) 1069395d00d1SAntti Palosaari { 1070395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 107141b9aa00SAntti Palosaari 1072c1daf651SAntti Palosaari if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL) 1073c1daf651SAntti Palosaari *snr = div_s64(c->cnr.stat[0].svalue, 100); 1074395d00d1SAntti Palosaari else 1075395d00d1SAntti Palosaari *snr = 0; 1076395d00d1SAntti Palosaari 1077395d00d1SAntti Palosaari return 0; 1078395d00d1SAntti Palosaari } 1079395d00d1SAntti Palosaari 10804423a2baSAntti Palosaari static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber) 10814423a2baSAntti Palosaari { 1082*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 108341b9aa00SAntti Palosaari 1084*7978b8a1SAntti Palosaari *ber = dev->dvbv3_ber; 10854423a2baSAntti Palosaari 10864423a2baSAntti Palosaari return 0; 10874423a2baSAntti Palosaari } 1088395d00d1SAntti Palosaari 1089395d00d1SAntti Palosaari static int m88ds3103_set_tone(struct dvb_frontend *fe, 10900df289a2SMauro Carvalho Chehab enum fe_sec_tone_mode fe_sec_tone_mode) 1091395d00d1SAntti Palosaari { 1092*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 1093*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1094395d00d1SAntti Palosaari int ret; 1095395d00d1SAntti Palosaari u8 u8tmp, tone, reg_a1_mask; 109641b9aa00SAntti Palosaari 1097*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode); 1098395d00d1SAntti Palosaari 1099*7978b8a1SAntti Palosaari if (!dev->warm) { 1100395d00d1SAntti Palosaari ret = -EAGAIN; 1101395d00d1SAntti Palosaari goto err; 1102395d00d1SAntti Palosaari } 1103395d00d1SAntti Palosaari 1104395d00d1SAntti Palosaari switch (fe_sec_tone_mode) { 1105395d00d1SAntti Palosaari case SEC_TONE_ON: 1106395d00d1SAntti Palosaari tone = 0; 1107418a97cbSAntti Palosaari reg_a1_mask = 0x47; 1108395d00d1SAntti Palosaari break; 1109395d00d1SAntti Palosaari case SEC_TONE_OFF: 1110395d00d1SAntti Palosaari tone = 1; 1111395d00d1SAntti Palosaari reg_a1_mask = 0x00; 1112395d00d1SAntti Palosaari break; 1113395d00d1SAntti Palosaari default: 1114*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n"); 1115395d00d1SAntti Palosaari ret = -EINVAL; 1116395d00d1SAntti Palosaari goto err; 1117395d00d1SAntti Palosaari } 1118395d00d1SAntti Palosaari 1119*7978b8a1SAntti Palosaari u8tmp = tone << 7 | dev->cfg->envelope_mode << 5; 1120*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, u8tmp, 0xe0); 1121395d00d1SAntti Palosaari if (ret) 1122395d00d1SAntti Palosaari goto err; 1123395d00d1SAntti Palosaari 1124395d00d1SAntti Palosaari u8tmp = 1 << 2; 1125*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa1, u8tmp, reg_a1_mask); 1126395d00d1SAntti Palosaari if (ret) 1127395d00d1SAntti Palosaari goto err; 1128395d00d1SAntti Palosaari 1129395d00d1SAntti Palosaari return 0; 1130395d00d1SAntti Palosaari err: 1131*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1132395d00d1SAntti Palosaari return ret; 1133395d00d1SAntti Palosaari } 1134395d00d1SAntti Palosaari 113579d09330Snibble.max static int m88ds3103_set_voltage(struct dvb_frontend *fe, 11360df289a2SMauro Carvalho Chehab enum fe_sec_voltage fe_sec_voltage) 113779d09330Snibble.max { 1138*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 1139*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1140d28677ffSAntti Palosaari int ret; 1141d28677ffSAntti Palosaari u8 u8tmp; 1142d28677ffSAntti Palosaari bool voltage_sel, voltage_dis; 114379d09330Snibble.max 1144*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage); 114579d09330Snibble.max 1146*7978b8a1SAntti Palosaari if (!dev->warm) { 1147d28677ffSAntti Palosaari ret = -EAGAIN; 1148d28677ffSAntti Palosaari goto err; 1149d28677ffSAntti Palosaari } 115079d09330Snibble.max 1151d28677ffSAntti Palosaari switch (fe_sec_voltage) { 115279d09330Snibble.max case SEC_VOLTAGE_18: 1153afbd6eb4SMauro Carvalho Chehab voltage_sel = true; 1154afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 115579d09330Snibble.max break; 115679d09330Snibble.max case SEC_VOLTAGE_13: 1157afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1158afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 115979d09330Snibble.max break; 116079d09330Snibble.max case SEC_VOLTAGE_OFF: 1161afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1162afbd6eb4SMauro Carvalho Chehab voltage_dis = true; 116379d09330Snibble.max break; 1164d28677ffSAntti Palosaari default: 1165*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_voltage\n"); 1166d28677ffSAntti Palosaari ret = -EINVAL; 1167d28677ffSAntti Palosaari goto err; 116879d09330Snibble.max } 1169d28677ffSAntti Palosaari 1170d28677ffSAntti Palosaari /* output pin polarity */ 1171*7978b8a1SAntti Palosaari voltage_sel ^= dev->cfg->lnb_hv_pol; 1172*7978b8a1SAntti Palosaari voltage_dis ^= dev->cfg->lnb_en_pol; 1173d28677ffSAntti Palosaari 1174d28677ffSAntti Palosaari u8tmp = voltage_dis << 1 | voltage_sel << 0; 1175*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, u8tmp, 0x03); 1176d28677ffSAntti Palosaari if (ret) 1177d28677ffSAntti Palosaari goto err; 117879d09330Snibble.max 117979d09330Snibble.max return 0; 1180d28677ffSAntti Palosaari err: 1181*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1182d28677ffSAntti Palosaari return ret; 118379d09330Snibble.max } 118479d09330Snibble.max 1185395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe, 1186395d00d1SAntti Palosaari struct dvb_diseqc_master_cmd *diseqc_cmd) 1187395d00d1SAntti Palosaari { 1188*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 1189*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1190befa0cc1SAntti Palosaari int ret; 1191befa0cc1SAntti Palosaari unsigned long timeout; 1192395d00d1SAntti Palosaari u8 u8tmp; 119341b9aa00SAntti Palosaari 1194*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "msg=%*ph\n", 1195395d00d1SAntti Palosaari diseqc_cmd->msg_len, diseqc_cmd->msg); 1196395d00d1SAntti Palosaari 1197*7978b8a1SAntti Palosaari if (!dev->warm) { 1198395d00d1SAntti Palosaari ret = -EAGAIN; 1199395d00d1SAntti Palosaari goto err; 1200395d00d1SAntti Palosaari } 1201395d00d1SAntti Palosaari 1202395d00d1SAntti Palosaari if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) { 1203395d00d1SAntti Palosaari ret = -EINVAL; 1204395d00d1SAntti Palosaari goto err; 1205395d00d1SAntti Palosaari } 1206395d00d1SAntti Palosaari 1207*7978b8a1SAntti Palosaari u8tmp = dev->cfg->envelope_mode << 5; 1208*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, u8tmp, 0xe0); 1209395d00d1SAntti Palosaari if (ret) 1210395d00d1SAntti Palosaari goto err; 1211395d00d1SAntti Palosaari 1212*7978b8a1SAntti Palosaari ret = m88ds3103_wr_regs(dev, 0xa3, diseqc_cmd->msg, 1213395d00d1SAntti Palosaari diseqc_cmd->msg_len); 1214395d00d1SAntti Palosaari if (ret) 1215395d00d1SAntti Palosaari goto err; 1216395d00d1SAntti Palosaari 1217*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xa1, 1218395d00d1SAntti Palosaari (diseqc_cmd->msg_len - 1) << 3 | 0x07); 1219395d00d1SAntti Palosaari if (ret) 1220395d00d1SAntti Palosaari goto err; 1221395d00d1SAntti Palosaari 1222395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1223befa0cc1SAntti Palosaari #define SEND_MASTER_CMD_TIMEOUT 120 1224befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT); 1225395d00d1SAntti Palosaari 1226befa0cc1SAntti Palosaari /* DiSEqC message typical period is 54 ms */ 1227befa0cc1SAntti Palosaari usleep_range(50000, 54000); 1228befa0cc1SAntti Palosaari 1229befa0cc1SAntti Palosaari for (u8tmp = 1; !time_after(jiffies, timeout) && u8tmp;) { 1230*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg_mask(dev, 0xa1, &u8tmp, 0x40); 1231395d00d1SAntti Palosaari if (ret) 1232395d00d1SAntti Palosaari goto err; 1233395d00d1SAntti Palosaari } 1234395d00d1SAntti Palosaari 1235befa0cc1SAntti Palosaari if (u8tmp == 0) { 1236*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1237befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1238befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT)); 1239befa0cc1SAntti Palosaari } else { 1240*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1241395d00d1SAntti Palosaari 1242*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa1, 0x40, 0xc0); 1243395d00d1SAntti Palosaari if (ret) 1244395d00d1SAntti Palosaari goto err; 1245395d00d1SAntti Palosaari } 1246395d00d1SAntti Palosaari 1247*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, 0x80, 0xc0); 1248395d00d1SAntti Palosaari if (ret) 1249395d00d1SAntti Palosaari goto err; 1250395d00d1SAntti Palosaari 1251befa0cc1SAntti Palosaari if (u8tmp == 1) { 1252395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1253395d00d1SAntti Palosaari goto err; 1254395d00d1SAntti Palosaari } 1255395d00d1SAntti Palosaari 1256395d00d1SAntti Palosaari return 0; 1257395d00d1SAntti Palosaari err: 1258*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1259395d00d1SAntti Palosaari return ret; 1260395d00d1SAntti Palosaari } 1261395d00d1SAntti Palosaari 1262395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe, 12630df289a2SMauro Carvalho Chehab enum fe_sec_mini_cmd fe_sec_mini_cmd) 1264395d00d1SAntti Palosaari { 1265*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 1266*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1267befa0cc1SAntti Palosaari int ret; 1268befa0cc1SAntti Palosaari unsigned long timeout; 1269395d00d1SAntti Palosaari u8 u8tmp, burst; 127041b9aa00SAntti Palosaari 1271*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd); 1272395d00d1SAntti Palosaari 1273*7978b8a1SAntti Palosaari if (!dev->warm) { 1274395d00d1SAntti Palosaari ret = -EAGAIN; 1275395d00d1SAntti Palosaari goto err; 1276395d00d1SAntti Palosaari } 1277395d00d1SAntti Palosaari 1278*7978b8a1SAntti Palosaari u8tmp = dev->cfg->envelope_mode << 5; 1279*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, u8tmp, 0xe0); 1280395d00d1SAntti Palosaari if (ret) 1281395d00d1SAntti Palosaari goto err; 1282395d00d1SAntti Palosaari 1283395d00d1SAntti Palosaari switch (fe_sec_mini_cmd) { 1284395d00d1SAntti Palosaari case SEC_MINI_A: 1285395d00d1SAntti Palosaari burst = 0x02; 1286395d00d1SAntti Palosaari break; 1287395d00d1SAntti Palosaari case SEC_MINI_B: 1288395d00d1SAntti Palosaari burst = 0x01; 1289395d00d1SAntti Palosaari break; 1290395d00d1SAntti Palosaari default: 1291*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n"); 1292395d00d1SAntti Palosaari ret = -EINVAL; 1293395d00d1SAntti Palosaari goto err; 1294395d00d1SAntti Palosaari } 1295395d00d1SAntti Palosaari 1296*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0xa1, burst); 1297395d00d1SAntti Palosaari if (ret) 1298395d00d1SAntti Palosaari goto err; 1299395d00d1SAntti Palosaari 1300395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1301befa0cc1SAntti Palosaari #define SEND_BURST_TIMEOUT 40 1302befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT); 1303395d00d1SAntti Palosaari 1304befa0cc1SAntti Palosaari /* DiSEqC ToneBurst period is 12.5 ms */ 1305befa0cc1SAntti Palosaari usleep_range(8500, 12500); 1306befa0cc1SAntti Palosaari 1307befa0cc1SAntti Palosaari for (u8tmp = 1; !time_after(jiffies, timeout) && u8tmp;) { 1308*7978b8a1SAntti Palosaari ret = m88ds3103_rd_reg_mask(dev, 0xa1, &u8tmp, 0x40); 1309395d00d1SAntti Palosaari if (ret) 1310395d00d1SAntti Palosaari goto err; 1311395d00d1SAntti Palosaari } 1312395d00d1SAntti Palosaari 1313befa0cc1SAntti Palosaari if (u8tmp == 0) { 1314*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1315befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1316befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT)); 1317befa0cc1SAntti Palosaari } else { 1318*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1319befa0cc1SAntti Palosaari 1320*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa1, 0x40, 0xc0); 1321befa0cc1SAntti Palosaari if (ret) 1322befa0cc1SAntti Palosaari goto err; 1323befa0cc1SAntti Palosaari } 1324395d00d1SAntti Palosaari 1325*7978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0xa2, 0x80, 0xc0); 1326395d00d1SAntti Palosaari if (ret) 1327395d00d1SAntti Palosaari goto err; 1328395d00d1SAntti Palosaari 1329befa0cc1SAntti Palosaari if (u8tmp == 1) { 1330395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1331395d00d1SAntti Palosaari goto err; 1332395d00d1SAntti Palosaari } 1333395d00d1SAntti Palosaari 1334395d00d1SAntti Palosaari return 0; 1335395d00d1SAntti Palosaari err: 1336*7978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1337395d00d1SAntti Palosaari return ret; 1338395d00d1SAntti Palosaari } 1339395d00d1SAntti Palosaari 1340395d00d1SAntti Palosaari static int m88ds3103_get_tune_settings(struct dvb_frontend *fe, 1341395d00d1SAntti Palosaari struct dvb_frontend_tune_settings *s) 1342395d00d1SAntti Palosaari { 1343395d00d1SAntti Palosaari s->min_delay_ms = 3000; 1344395d00d1SAntti Palosaari 1345395d00d1SAntti Palosaari return 0; 1346395d00d1SAntti Palosaari } 1347395d00d1SAntti Palosaari 134844b9055bSAntti Palosaari static void m88ds3103_release(struct dvb_frontend *fe) 1349395d00d1SAntti Palosaari { 1350*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 1351*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 135241b9aa00SAntti Palosaari 1353f01919e8SAntti Palosaari i2c_unregister_device(client); 1354395d00d1SAntti Palosaari } 1355395d00d1SAntti Palosaari 135644b9055bSAntti Palosaari static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan) 1357395d00d1SAntti Palosaari { 1358*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = mux_priv; 1359*7978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1360395d00d1SAntti Palosaari int ret; 1361395d00d1SAntti Palosaari struct i2c_msg gate_open_msg[1] = { 1362395d00d1SAntti Palosaari { 1363*7978b8a1SAntti Palosaari .addr = client->addr, 1364395d00d1SAntti Palosaari .flags = 0, 1365395d00d1SAntti Palosaari .len = 2, 1366395d00d1SAntti Palosaari .buf = "\x03\x11", 1367395d00d1SAntti Palosaari } 1368395d00d1SAntti Palosaari }; 1369395d00d1SAntti Palosaari 1370*7978b8a1SAntti Palosaari mutex_lock(&dev->i2c_mutex); 1371395d00d1SAntti Palosaari 137244b9055bSAntti Palosaari /* open tuner I2C repeater for 1 xfer, closes automatically */ 1373*7978b8a1SAntti Palosaari ret = __i2c_transfer(client->adapter, gate_open_msg, 1); 1374395d00d1SAntti Palosaari if (ret != 1) { 1375*7978b8a1SAntti Palosaari dev_warn(&client->dev, "i2c wr failed=%d\n", ret); 137644b9055bSAntti Palosaari if (ret >= 0) 1377395d00d1SAntti Palosaari ret = -EREMOTEIO; 1378395d00d1SAntti Palosaari 1379395d00d1SAntti Palosaari return ret; 1380395d00d1SAntti Palosaari } 1381395d00d1SAntti Palosaari 138244b9055bSAntti Palosaari return 0; 138344b9055bSAntti Palosaari } 1384395d00d1SAntti Palosaari 138544b9055bSAntti Palosaari static int m88ds3103_deselect(struct i2c_adapter *adap, void *mux_priv, 138644b9055bSAntti Palosaari u32 chan) 1387395d00d1SAntti Palosaari { 1388*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = mux_priv; 138944b9055bSAntti Palosaari 1390*7978b8a1SAntti Palosaari mutex_unlock(&dev->i2c_mutex); 139144b9055bSAntti Palosaari 139244b9055bSAntti Palosaari return 0; 1393395d00d1SAntti Palosaari } 1394395d00d1SAntti Palosaari 1395f01919e8SAntti Palosaari /* 1396f01919e8SAntti Palosaari * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide 1397f01919e8SAntti Palosaari * proper I2C client for legacy media attach binding. 1398f01919e8SAntti Palosaari * New users must use I2C client binding directly! 1399f01919e8SAntti Palosaari */ 1400395d00d1SAntti Palosaari struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg, 1401395d00d1SAntti Palosaari struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter) 1402395d00d1SAntti Palosaari { 1403f01919e8SAntti Palosaari struct i2c_client *client; 1404f01919e8SAntti Palosaari struct i2c_board_info board_info; 1405f01919e8SAntti Palosaari struct m88ds3103_platform_data pdata; 1406395d00d1SAntti Palosaari 1407f01919e8SAntti Palosaari pdata.clk = cfg->clock; 1408f01919e8SAntti Palosaari pdata.i2c_wr_max = cfg->i2c_wr_max; 1409f01919e8SAntti Palosaari pdata.ts_mode = cfg->ts_mode; 1410f01919e8SAntti Palosaari pdata.ts_clk = cfg->ts_clk; 1411f01919e8SAntti Palosaari pdata.ts_clk_pol = cfg->ts_clk_pol; 1412f01919e8SAntti Palosaari pdata.spec_inv = cfg->spec_inv; 1413f01919e8SAntti Palosaari pdata.agc = cfg->agc; 1414f01919e8SAntti Palosaari pdata.agc_inv = cfg->agc_inv; 1415f01919e8SAntti Palosaari pdata.clk_out = cfg->clock_out; 1416f01919e8SAntti Palosaari pdata.envelope_mode = cfg->envelope_mode; 1417f01919e8SAntti Palosaari pdata.lnb_hv_pol = cfg->lnb_hv_pol; 1418f01919e8SAntti Palosaari pdata.lnb_en_pol = cfg->lnb_en_pol; 1419f01919e8SAntti Palosaari pdata.attach_in_use = true; 1420395d00d1SAntti Palosaari 1421f01919e8SAntti Palosaari memset(&board_info, 0, sizeof(board_info)); 1422f01919e8SAntti Palosaari strlcpy(board_info.type, "m88ds3103", I2C_NAME_SIZE); 1423f01919e8SAntti Palosaari board_info.addr = cfg->i2c_addr; 1424f01919e8SAntti Palosaari board_info.platform_data = &pdata; 1425f01919e8SAntti Palosaari client = i2c_new_device(i2c, &board_info); 1426f01919e8SAntti Palosaari if (!client || !client->dev.driver) 1427395d00d1SAntti Palosaari return NULL; 1428f01919e8SAntti Palosaari 1429f01919e8SAntti Palosaari *tuner_i2c_adapter = pdata.get_i2c_adapter(client); 1430f01919e8SAntti Palosaari return pdata.get_dvb_frontend(client); 1431395d00d1SAntti Palosaari } 1432395d00d1SAntti Palosaari EXPORT_SYMBOL(m88ds3103_attach); 1433395d00d1SAntti Palosaari 1434395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops = { 1435395d00d1SAntti Palosaari .delsys = {SYS_DVBS, SYS_DVBS2}, 1436395d00d1SAntti Palosaari .info = { 1437*7978b8a1SAntti Palosaari .name = "Montage Technology M88DS3103", 1438395d00d1SAntti Palosaari .frequency_min = 950000, 1439395d00d1SAntti Palosaari .frequency_max = 2150000, 1440395d00d1SAntti Palosaari .frequency_tolerance = 5000, 1441395d00d1SAntti Palosaari .symbol_rate_min = 1000000, 1442395d00d1SAntti Palosaari .symbol_rate_max = 45000000, 1443395d00d1SAntti Palosaari .caps = FE_CAN_INVERSION_AUTO | 1444395d00d1SAntti Palosaari FE_CAN_FEC_1_2 | 1445395d00d1SAntti Palosaari FE_CAN_FEC_2_3 | 1446395d00d1SAntti Palosaari FE_CAN_FEC_3_4 | 1447395d00d1SAntti Palosaari FE_CAN_FEC_4_5 | 1448395d00d1SAntti Palosaari FE_CAN_FEC_5_6 | 1449395d00d1SAntti Palosaari FE_CAN_FEC_6_7 | 1450395d00d1SAntti Palosaari FE_CAN_FEC_7_8 | 1451395d00d1SAntti Palosaari FE_CAN_FEC_8_9 | 1452395d00d1SAntti Palosaari FE_CAN_FEC_AUTO | 1453395d00d1SAntti Palosaari FE_CAN_QPSK | 1454395d00d1SAntti Palosaari FE_CAN_RECOVER | 1455395d00d1SAntti Palosaari FE_CAN_2G_MODULATION 1456395d00d1SAntti Palosaari }, 1457395d00d1SAntti Palosaari 1458395d00d1SAntti Palosaari .release = m88ds3103_release, 1459395d00d1SAntti Palosaari 1460395d00d1SAntti Palosaari .get_tune_settings = m88ds3103_get_tune_settings, 1461395d00d1SAntti Palosaari 1462395d00d1SAntti Palosaari .init = m88ds3103_init, 1463395d00d1SAntti Palosaari .sleep = m88ds3103_sleep, 1464395d00d1SAntti Palosaari 1465395d00d1SAntti Palosaari .set_frontend = m88ds3103_set_frontend, 1466395d00d1SAntti Palosaari .get_frontend = m88ds3103_get_frontend, 1467395d00d1SAntti Palosaari 1468395d00d1SAntti Palosaari .read_status = m88ds3103_read_status, 1469395d00d1SAntti Palosaari .read_snr = m88ds3103_read_snr, 14704423a2baSAntti Palosaari .read_ber = m88ds3103_read_ber, 1471395d00d1SAntti Palosaari 1472395d00d1SAntti Palosaari .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd, 1473395d00d1SAntti Palosaari .diseqc_send_burst = m88ds3103_diseqc_send_burst, 1474395d00d1SAntti Palosaari 1475395d00d1SAntti Palosaari .set_tone = m88ds3103_set_tone, 147679d09330Snibble.max .set_voltage = m88ds3103_set_voltage, 1477395d00d1SAntti Palosaari }; 1478395d00d1SAntti Palosaari 1479f01919e8SAntti Palosaari static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client) 1480f01919e8SAntti Palosaari { 1481*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1482f01919e8SAntti Palosaari 1483f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1484f01919e8SAntti Palosaari 1485f01919e8SAntti Palosaari return &dev->fe; 1486f01919e8SAntti Palosaari } 1487f01919e8SAntti Palosaari 1488f01919e8SAntti Palosaari static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client) 1489f01919e8SAntti Palosaari { 1490*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1491f01919e8SAntti Palosaari 1492f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1493f01919e8SAntti Palosaari 1494f01919e8SAntti Palosaari return dev->i2c_adapter; 1495f01919e8SAntti Palosaari } 1496f01919e8SAntti Palosaari 1497f01919e8SAntti Palosaari static int m88ds3103_probe(struct i2c_client *client, 1498f01919e8SAntti Palosaari const struct i2c_device_id *id) 1499f01919e8SAntti Palosaari { 1500*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev; 1501f01919e8SAntti Palosaari struct m88ds3103_platform_data *pdata = client->dev.platform_data; 1502f01919e8SAntti Palosaari int ret; 1503f01919e8SAntti Palosaari u8 chip_id, u8tmp; 1504f01919e8SAntti Palosaari 1505f01919e8SAntti Palosaari dev = kzalloc(sizeof(*dev), GFP_KERNEL); 1506f01919e8SAntti Palosaari if (!dev) { 1507f01919e8SAntti Palosaari ret = -ENOMEM; 1508f01919e8SAntti Palosaari goto err; 1509f01919e8SAntti Palosaari } 1510f01919e8SAntti Palosaari 1511f01919e8SAntti Palosaari dev->client = client; 1512f01919e8SAntti Palosaari dev->config.clock = pdata->clk; 1513f01919e8SAntti Palosaari dev->config.i2c_wr_max = pdata->i2c_wr_max; 1514f01919e8SAntti Palosaari dev->config.ts_mode = pdata->ts_mode; 1515f01919e8SAntti Palosaari dev->config.ts_clk = pdata->ts_clk; 1516f01919e8SAntti Palosaari dev->config.ts_clk_pol = pdata->ts_clk_pol; 1517f01919e8SAntti Palosaari dev->config.spec_inv = pdata->spec_inv; 1518f01919e8SAntti Palosaari dev->config.agc_inv = pdata->agc_inv; 1519f01919e8SAntti Palosaari dev->config.clock_out = pdata->clk_out; 1520f01919e8SAntti Palosaari dev->config.envelope_mode = pdata->envelope_mode; 1521f01919e8SAntti Palosaari dev->config.agc = pdata->agc; 1522f01919e8SAntti Palosaari dev->config.lnb_hv_pol = pdata->lnb_hv_pol; 1523f01919e8SAntti Palosaari dev->config.lnb_en_pol = pdata->lnb_en_pol; 1524f01919e8SAntti Palosaari dev->cfg = &dev->config; 1525f01919e8SAntti Palosaari mutex_init(&dev->i2c_mutex); 1526f01919e8SAntti Palosaari 1527f01919e8SAntti Palosaari /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */ 1528f01919e8SAntti Palosaari ret = m88ds3103_rd_reg(dev, 0x00, &chip_id); 1529f01919e8SAntti Palosaari if (ret) 1530f01919e8SAntti Palosaari goto err_kfree; 1531f01919e8SAntti Palosaari 1532f01919e8SAntti Palosaari chip_id >>= 1; 1533f01919e8SAntti Palosaari dev_dbg(&client->dev, "chip_id=%02x\n", chip_id); 1534f01919e8SAntti Palosaari 1535f01919e8SAntti Palosaari switch (chip_id) { 1536f01919e8SAntti Palosaari case M88RS6000_CHIP_ID: 1537f01919e8SAntti Palosaari case M88DS3103_CHIP_ID: 1538f01919e8SAntti Palosaari break; 1539f01919e8SAntti Palosaari default: 1540f01919e8SAntti Palosaari goto err_kfree; 1541f01919e8SAntti Palosaari } 1542f01919e8SAntti Palosaari dev->chip_id = chip_id; 1543f01919e8SAntti Palosaari 1544f01919e8SAntti Palosaari switch (dev->cfg->clock_out) { 1545f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_DISABLED: 1546f01919e8SAntti Palosaari u8tmp = 0x80; 1547f01919e8SAntti Palosaari break; 1548f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED: 1549f01919e8SAntti Palosaari u8tmp = 0x00; 1550f01919e8SAntti Palosaari break; 1551f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED_DIV2: 1552f01919e8SAntti Palosaari u8tmp = 0x10; 1553f01919e8SAntti Palosaari break; 1554f01919e8SAntti Palosaari default: 15554347df6aSDan Carpenter ret = -EINVAL; 1556f01919e8SAntti Palosaari goto err_kfree; 1557f01919e8SAntti Palosaari } 1558f01919e8SAntti Palosaari 1559f01919e8SAntti Palosaari /* 0x29 register is defined differently for m88rs6000. */ 1560f01919e8SAntti Palosaari /* set internal tuner address to 0x21 */ 1561f01919e8SAntti Palosaari if (chip_id == M88RS6000_CHIP_ID) 1562f01919e8SAntti Palosaari u8tmp = 0x00; 1563f01919e8SAntti Palosaari 1564f01919e8SAntti Palosaari ret = m88ds3103_wr_reg(dev, 0x29, u8tmp); 1565f01919e8SAntti Palosaari if (ret) 1566f01919e8SAntti Palosaari goto err_kfree; 1567f01919e8SAntti Palosaari 1568f01919e8SAntti Palosaari /* sleep */ 1569f01919e8SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x08, 0x00, 0x01); 1570f01919e8SAntti Palosaari if (ret) 1571f01919e8SAntti Palosaari goto err_kfree; 1572f01919e8SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x04, 0x01, 0x01); 1573f01919e8SAntti Palosaari if (ret) 1574f01919e8SAntti Palosaari goto err_kfree; 1575f01919e8SAntti Palosaari ret = m88ds3103_wr_reg_mask(dev, 0x23, 0x10, 0x10); 1576f01919e8SAntti Palosaari if (ret) 1577f01919e8SAntti Palosaari goto err_kfree; 1578f01919e8SAntti Palosaari 1579f01919e8SAntti Palosaari /* create mux i2c adapter for tuner */ 1580f01919e8SAntti Palosaari dev->i2c_adapter = i2c_add_mux_adapter(client->adapter, &client->dev, 1581f01919e8SAntti Palosaari dev, 0, 0, 0, m88ds3103_select, 1582f01919e8SAntti Palosaari m88ds3103_deselect); 15834347df6aSDan Carpenter if (dev->i2c_adapter == NULL) { 15844347df6aSDan Carpenter ret = -ENOMEM; 1585f01919e8SAntti Palosaari goto err_kfree; 15864347df6aSDan Carpenter } 1587f01919e8SAntti Palosaari 1588f01919e8SAntti Palosaari /* create dvb_frontend */ 1589f01919e8SAntti Palosaari memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops)); 1590f01919e8SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 1591*7978b8a1SAntti Palosaari strncpy(dev->fe.ops.info.name, "Montage Technology M88RS6000", 1592*7978b8a1SAntti Palosaari sizeof(dev->fe.ops.info.name)); 1593f01919e8SAntti Palosaari if (!pdata->attach_in_use) 1594f01919e8SAntti Palosaari dev->fe.ops.release = NULL; 1595f01919e8SAntti Palosaari dev->fe.demodulator_priv = dev; 1596f01919e8SAntti Palosaari i2c_set_clientdata(client, dev); 1597f01919e8SAntti Palosaari 1598f01919e8SAntti Palosaari /* setup callbacks */ 1599f01919e8SAntti Palosaari pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend; 1600f01919e8SAntti Palosaari pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter; 1601f01919e8SAntti Palosaari return 0; 1602f01919e8SAntti Palosaari err_kfree: 1603f01919e8SAntti Palosaari kfree(dev); 1604f01919e8SAntti Palosaari err: 1605f01919e8SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1606f01919e8SAntti Palosaari return ret; 1607f01919e8SAntti Palosaari } 1608f01919e8SAntti Palosaari 1609f01919e8SAntti Palosaari static int m88ds3103_remove(struct i2c_client *client) 1610f01919e8SAntti Palosaari { 1611*7978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1612f01919e8SAntti Palosaari 1613f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1614f01919e8SAntti Palosaari 1615f01919e8SAntti Palosaari i2c_del_mux_adapter(dev->i2c_adapter); 1616f01919e8SAntti Palosaari 1617f01919e8SAntti Palosaari kfree(dev); 1618f01919e8SAntti Palosaari return 0; 1619f01919e8SAntti Palosaari } 1620f01919e8SAntti Palosaari 1621f01919e8SAntti Palosaari static const struct i2c_device_id m88ds3103_id_table[] = { 1622f01919e8SAntti Palosaari {"m88ds3103", 0}, 1623f01919e8SAntti Palosaari {} 1624f01919e8SAntti Palosaari }; 1625f01919e8SAntti Palosaari MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table); 1626f01919e8SAntti Palosaari 1627f01919e8SAntti Palosaari static struct i2c_driver m88ds3103_driver = { 1628f01919e8SAntti Palosaari .driver = { 1629f01919e8SAntti Palosaari .owner = THIS_MODULE, 1630f01919e8SAntti Palosaari .name = "m88ds3103", 1631f01919e8SAntti Palosaari .suppress_bind_attrs = true, 1632f01919e8SAntti Palosaari }, 1633f01919e8SAntti Palosaari .probe = m88ds3103_probe, 1634f01919e8SAntti Palosaari .remove = m88ds3103_remove, 1635f01919e8SAntti Palosaari .id_table = m88ds3103_id_table, 1636f01919e8SAntti Palosaari }; 1637f01919e8SAntti Palosaari 1638f01919e8SAntti Palosaari module_i2c_driver(m88ds3103_driver); 1639f01919e8SAntti Palosaari 1640395d00d1SAntti Palosaari MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>"); 1641*7978b8a1SAntti Palosaari MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver"); 1642395d00d1SAntti Palosaari MODULE_LICENSE("GPL"); 1643395d00d1SAntti Palosaari MODULE_FIRMWARE(M88DS3103_FIRMWARE); 1644f4df95bcSnibble.max MODULE_FIRMWARE(M88RS6000_FIRMWARE); 1645