1395d00d1SAntti Palosaari /* 27978b8a1SAntti Palosaari * Montage Technology M88DS3103/M88RS6000 demodulator driver 3395d00d1SAntti Palosaari * 4395d00d1SAntti Palosaari * Copyright (C) 2013 Antti Palosaari <crope@iki.fi> 5395d00d1SAntti Palosaari * 6395d00d1SAntti Palosaari * This program is free software; you can redistribute it and/or modify 7395d00d1SAntti Palosaari * it under the terms of the GNU General Public License as published by 8395d00d1SAntti Palosaari * the Free Software Foundation; either version 2 of the License, or 9395d00d1SAntti Palosaari * (at your option) any later version. 10395d00d1SAntti Palosaari * 11395d00d1SAntti Palosaari * This program is distributed in the hope that it will be useful, 12395d00d1SAntti Palosaari * but WITHOUT ANY WARRANTY; without even the implied warranty of 13395d00d1SAntti Palosaari * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14395d00d1SAntti Palosaari * GNU General Public License for more details. 15395d00d1SAntti Palosaari */ 16395d00d1SAntti Palosaari 17395d00d1SAntti Palosaari #include "m88ds3103_priv.h" 18395d00d1SAntti Palosaari 19395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops; 20395d00d1SAntti Palosaari 2106487deeSAntti Palosaari /* write reg val table using reg addr auto increment */ 227978b8a1SAntti Palosaari static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev, 2306487deeSAntti Palosaari const struct m88ds3103_reg_val *tab, int tab_len) 2406487deeSAntti Palosaari { 257978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 2606487deeSAntti Palosaari int ret, i, j; 2706487deeSAntti Palosaari u8 buf[83]; 2841b9aa00SAntti Palosaari 297978b8a1SAntti Palosaari dev_dbg(&client->dev, "tab_len=%d\n", tab_len); 3006487deeSAntti Palosaari 31f4df95bcSnibble.max if (tab_len > 86) { 3206487deeSAntti Palosaari ret = -EINVAL; 3306487deeSAntti Palosaari goto err; 3406487deeSAntti Palosaari } 3506487deeSAntti Palosaari 3606487deeSAntti Palosaari for (i = 0, j = 0; i < tab_len; i++, j++) { 3706487deeSAntti Palosaari buf[j] = tab[i].val; 3806487deeSAntti Palosaari 3906487deeSAntti Palosaari if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 || 407978b8a1SAntti Palosaari !((j + 1) % (dev->cfg->i2c_wr_max - 1))) { 41*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1); 4206487deeSAntti Palosaari if (ret) 4306487deeSAntti Palosaari goto err; 4406487deeSAntti Palosaari 4506487deeSAntti Palosaari j = -1; 4606487deeSAntti Palosaari } 4706487deeSAntti Palosaari } 4806487deeSAntti Palosaari 4906487deeSAntti Palosaari return 0; 5006487deeSAntti Palosaari err: 517978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 5206487deeSAntti Palosaari return ret; 5306487deeSAntti Palosaari } 5406487deeSAntti Palosaari 550df289a2SMauro Carvalho Chehab static int m88ds3103_read_status(struct dvb_frontend *fe, 560df289a2SMauro Carvalho Chehab enum fe_status *status) 57395d00d1SAntti Palosaari { 587978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 597978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 60395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 61c1daf651SAntti Palosaari int ret, i, itmp; 62*478932b1SAntti Palosaari unsigned int utmp; 63c1daf651SAntti Palosaari u8 buf[3]; 64395d00d1SAntti Palosaari 65395d00d1SAntti Palosaari *status = 0; 66395d00d1SAntti Palosaari 677978b8a1SAntti Palosaari if (!dev->warm) { 68395d00d1SAntti Palosaari ret = -EAGAIN; 69395d00d1SAntti Palosaari goto err; 70395d00d1SAntti Palosaari } 71395d00d1SAntti Palosaari 72395d00d1SAntti Palosaari switch (c->delivery_system) { 73395d00d1SAntti Palosaari case SYS_DVBS: 74*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xd1, &utmp); 75395d00d1SAntti Palosaari if (ret) 76395d00d1SAntti Palosaari goto err; 77395d00d1SAntti Palosaari 78*478932b1SAntti Palosaari if ((utmp & 0x07) == 0x07) 79395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 80395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 81395d00d1SAntti Palosaari FE_HAS_LOCK; 82395d00d1SAntti Palosaari break; 83395d00d1SAntti Palosaari case SYS_DVBS2: 84*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0x0d, &utmp); 85395d00d1SAntti Palosaari if (ret) 86395d00d1SAntti Palosaari goto err; 87395d00d1SAntti Palosaari 88*478932b1SAntti Palosaari if ((utmp & 0x8f) == 0x8f) 89395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 90395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 91395d00d1SAntti Palosaari FE_HAS_LOCK; 92395d00d1SAntti Palosaari break; 93395d00d1SAntti Palosaari default: 947978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 95395d00d1SAntti Palosaari ret = -EINVAL; 96395d00d1SAntti Palosaari goto err; 97395d00d1SAntti Palosaari } 98395d00d1SAntti Palosaari 997978b8a1SAntti Palosaari dev->fe_status = *status; 100*478932b1SAntti Palosaari dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status); 101395d00d1SAntti Palosaari 102c1daf651SAntti Palosaari /* CNR */ 1037978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_VITERBI) { 104c1daf651SAntti Palosaari unsigned int cnr, noise, signal, noise_tot, signal_tot; 105c1daf651SAntti Palosaari 106c1daf651SAntti Palosaari cnr = 0; 107c1daf651SAntti Palosaari /* more iterations for more accurate estimation */ 108c1daf651SAntti Palosaari #define M88DS3103_SNR_ITERATIONS 3 109c1daf651SAntti Palosaari 110c1daf651SAntti Palosaari switch (c->delivery_system) { 111c1daf651SAntti Palosaari case SYS_DVBS: 112c1daf651SAntti Palosaari itmp = 0; 113c1daf651SAntti Palosaari 114c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 115*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xff, &utmp); 116c1daf651SAntti Palosaari if (ret) 117c1daf651SAntti Palosaari goto err; 118c1daf651SAntti Palosaari 119*478932b1SAntti Palosaari itmp += utmp; 120c1daf651SAntti Palosaari } 121c1daf651SAntti Palosaari 122c1daf651SAntti Palosaari /* use of single register limits max value to 15 dB */ 123c1daf651SAntti Palosaari /* SNR(X) dB = 10 * ln(X) / ln(10) dB */ 124c1daf651SAntti Palosaari itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS); 125c1daf651SAntti Palosaari if (itmp) 126c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10)); 127c1daf651SAntti Palosaari break; 128c1daf651SAntti Palosaari case SYS_DVBS2: 129c1daf651SAntti Palosaari noise_tot = 0; 130c1daf651SAntti Palosaari signal_tot = 0; 131c1daf651SAntti Palosaari 132c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 133*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3); 134c1daf651SAntti Palosaari if (ret) 135c1daf651SAntti Palosaari goto err; 136c1daf651SAntti Palosaari 137c1daf651SAntti Palosaari noise = buf[1] << 6; /* [13:6] */ 138c1daf651SAntti Palosaari noise |= buf[0] & 0x3f; /* [5:0] */ 139c1daf651SAntti Palosaari noise >>= 2; 140c1daf651SAntti Palosaari signal = buf[2] * buf[2]; 141c1daf651SAntti Palosaari signal >>= 1; 142c1daf651SAntti Palosaari 143c1daf651SAntti Palosaari noise_tot += noise; 144c1daf651SAntti Palosaari signal_tot += signal; 145c1daf651SAntti Palosaari } 146c1daf651SAntti Palosaari 147c1daf651SAntti Palosaari noise = noise_tot / M88DS3103_SNR_ITERATIONS; 148c1daf651SAntti Palosaari signal = signal_tot / M88DS3103_SNR_ITERATIONS; 149c1daf651SAntti Palosaari 150c1daf651SAntti Palosaari /* SNR(X) dB = 10 * log10(X) dB */ 151c1daf651SAntti Palosaari if (signal > noise) { 152c1daf651SAntti Palosaari itmp = signal / noise; 153c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24)); 154c1daf651SAntti Palosaari } 155c1daf651SAntti Palosaari break; 156c1daf651SAntti Palosaari default: 1577978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 158c1daf651SAntti Palosaari ret = -EINVAL; 159c1daf651SAntti Palosaari goto err; 160c1daf651SAntti Palosaari } 161c1daf651SAntti Palosaari 162c1daf651SAntti Palosaari if (cnr) { 163c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_DECIBEL; 164c1daf651SAntti Palosaari c->cnr.stat[0].svalue = cnr; 165c1daf651SAntti Palosaari } else { 166c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 167c1daf651SAntti Palosaari } 168c1daf651SAntti Palosaari } else { 169c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 170c1daf651SAntti Palosaari } 171c1daf651SAntti Palosaari 172ce80d713SAntti Palosaari /* BER */ 1737978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_LOCK) { 174ce80d713SAntti Palosaari unsigned int utmp, post_bit_error, post_bit_count; 175ce80d713SAntti Palosaari 176ce80d713SAntti Palosaari switch (c->delivery_system) { 177ce80d713SAntti Palosaari case SYS_DVBS: 178*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x04); 179ce80d713SAntti Palosaari if (ret) 180ce80d713SAntti Palosaari goto err; 181ce80d713SAntti Palosaari 182*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xf8, &utmp); 183ce80d713SAntti Palosaari if (ret) 184ce80d713SAntti Palosaari goto err; 185ce80d713SAntti Palosaari 186ce80d713SAntti Palosaari /* measurement ready? */ 187*478932b1SAntti Palosaari if (!(utmp & 0x10)) { 188*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2); 189ce80d713SAntti Palosaari if (ret) 190ce80d713SAntti Palosaari goto err; 191ce80d713SAntti Palosaari 192ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 193ce80d713SAntti Palosaari post_bit_count = 0x800000; 1947978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 1957978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 1967978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 197ce80d713SAntti Palosaari 198ce80d713SAntti Palosaari /* restart measurement */ 199*478932b1SAntti Palosaari utmp |= 0x10; 200*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf8, utmp); 201ce80d713SAntti Palosaari if (ret) 202ce80d713SAntti Palosaari goto err; 203ce80d713SAntti Palosaari } 204ce80d713SAntti Palosaari break; 205ce80d713SAntti Palosaari case SYS_DVBS2: 206*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3); 207ce80d713SAntti Palosaari if (ret) 208ce80d713SAntti Palosaari goto err; 209ce80d713SAntti Palosaari 210ce80d713SAntti Palosaari utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0; 211ce80d713SAntti Palosaari 212ce80d713SAntti Palosaari /* enough data? */ 213ce80d713SAntti Palosaari if (utmp > 4000) { 214*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2); 215ce80d713SAntti Palosaari if (ret) 216ce80d713SAntti Palosaari goto err; 217ce80d713SAntti Palosaari 218ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 219ce80d713SAntti Palosaari post_bit_count = 32 * utmp; /* TODO: FEC */ 2207978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 2217978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 2227978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 223ce80d713SAntti Palosaari 224ce80d713SAntti Palosaari /* restart measurement */ 225*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xd1, 0x01); 226ce80d713SAntti Palosaari if (ret) 227ce80d713SAntti Palosaari goto err; 228ce80d713SAntti Palosaari 229*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x01); 230ce80d713SAntti Palosaari if (ret) 231ce80d713SAntti Palosaari goto err; 232ce80d713SAntti Palosaari 233*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x00); 234ce80d713SAntti Palosaari if (ret) 235ce80d713SAntti Palosaari goto err; 236ce80d713SAntti Palosaari 237*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xd1, 0x00); 238ce80d713SAntti Palosaari if (ret) 239ce80d713SAntti Palosaari goto err; 240ce80d713SAntti Palosaari } 241ce80d713SAntti Palosaari break; 242ce80d713SAntti Palosaari default: 2437978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 244ce80d713SAntti Palosaari ret = -EINVAL; 245ce80d713SAntti Palosaari goto err; 246ce80d713SAntti Palosaari } 247ce80d713SAntti Palosaari 248ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER; 2497978b8a1SAntti Palosaari c->post_bit_error.stat[0].uvalue = dev->post_bit_error; 250ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER; 2517978b8a1SAntti Palosaari c->post_bit_count.stat[0].uvalue = dev->post_bit_count; 252ce80d713SAntti Palosaari } else { 253ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 254ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 255ce80d713SAntti Palosaari } 256ce80d713SAntti Palosaari 257395d00d1SAntti Palosaari return 0; 258395d00d1SAntti Palosaari err: 2597978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 260395d00d1SAntti Palosaari return ret; 261395d00d1SAntti Palosaari } 262395d00d1SAntti Palosaari 263395d00d1SAntti Palosaari static int m88ds3103_set_frontend(struct dvb_frontend *fe) 264395d00d1SAntti Palosaari { 2657978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 2667978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 267395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 26806487deeSAntti Palosaari int ret, len; 269395d00d1SAntti Palosaari const struct m88ds3103_reg_val *init; 270b6851419Snibble.max u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */ 271f4df95bcSnibble.max u8 buf[3]; 272b6851419Snibble.max u16 u16tmp, divide_ratio = 0; 27379d09330Snibble.max u32 tuner_frequency, target_mclk; 274395d00d1SAntti Palosaari s32 s32tmp; 27541b9aa00SAntti Palosaari 2767978b8a1SAntti Palosaari dev_dbg(&client->dev, 2777978b8a1SAntti Palosaari "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n", 2787978b8a1SAntti Palosaari c->delivery_system, c->modulation, c->frequency, c->symbol_rate, 279395d00d1SAntti Palosaari c->inversion, c->pilot, c->rolloff); 280395d00d1SAntti Palosaari 2817978b8a1SAntti Palosaari if (!dev->warm) { 282395d00d1SAntti Palosaari ret = -EAGAIN; 283395d00d1SAntti Palosaari goto err; 284395d00d1SAntti Palosaari } 285395d00d1SAntti Palosaari 286f4df95bcSnibble.max /* reset */ 287*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x80); 288f4df95bcSnibble.max if (ret) 289f4df95bcSnibble.max goto err; 290f4df95bcSnibble.max 291*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x00); 292f4df95bcSnibble.max if (ret) 293f4df95bcSnibble.max goto err; 294f4df95bcSnibble.max 295f4df95bcSnibble.max /* Disable demod clock path */ 2967978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 297*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x06, 0xe0); 298f4df95bcSnibble.max if (ret) 299f4df95bcSnibble.max goto err; 300f4df95bcSnibble.max } 301f4df95bcSnibble.max 302395d00d1SAntti Palosaari /* program tuner */ 303395d00d1SAntti Palosaari if (fe->ops.tuner_ops.set_params) { 304395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.set_params(fe); 305395d00d1SAntti Palosaari if (ret) 306395d00d1SAntti Palosaari goto err; 307395d00d1SAntti Palosaari } 308395d00d1SAntti Palosaari 309395d00d1SAntti Palosaari if (fe->ops.tuner_ops.get_frequency) { 310395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency); 311395d00d1SAntti Palosaari if (ret) 312395d00d1SAntti Palosaari goto err; 3132f9dff3fSAntti Palosaari } else { 3142f9dff3fSAntti Palosaari /* 3152f9dff3fSAntti Palosaari * Use nominal target frequency as tuner driver does not provide 3162f9dff3fSAntti Palosaari * actual frequency used. Carrier offset calculation is not 3172f9dff3fSAntti Palosaari * valid. 3182f9dff3fSAntti Palosaari */ 3192f9dff3fSAntti Palosaari tuner_frequency = c->frequency; 320395d00d1SAntti Palosaari } 321395d00d1SAntti Palosaari 322f4df95bcSnibble.max /* select M88RS6000 demod main mclk and ts mclk from tuner die. */ 3237978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 324f4df95bcSnibble.max if (c->symbol_rate > 45010000) 3257978b8a1SAntti Palosaari dev->mclk_khz = 110250; 326f4df95bcSnibble.max else 3277978b8a1SAntti Palosaari dev->mclk_khz = 96000; 328395d00d1SAntti Palosaari 329f4df95bcSnibble.max if (c->delivery_system == SYS_DVBS) 330395d00d1SAntti Palosaari target_mclk = 96000; 331f4df95bcSnibble.max else 332f4df95bcSnibble.max target_mclk = 144000; 333395d00d1SAntti Palosaari 334f4df95bcSnibble.max /* Enable demod clock path */ 335*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x06, 0x00); 336f4df95bcSnibble.max if (ret) 337f4df95bcSnibble.max goto err; 338f4df95bcSnibble.max usleep_range(10000, 20000); 339f4df95bcSnibble.max } else { 340f4df95bcSnibble.max /* set M88DS3103 mclk and ts mclk. */ 3417978b8a1SAntti Palosaari dev->mclk_khz = 96000; 342f4df95bcSnibble.max 3437978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 344395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 345395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 3467978b8a1SAntti Palosaari target_mclk = dev->cfg->ts_clk; 347395d00d1SAntti Palosaari break; 348395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 349395d00d1SAntti Palosaari case M88DS3103_TS_CI: 350b6851419Snibble.max if (c->delivery_system == SYS_DVBS) 351b6851419Snibble.max target_mclk = 96000; 352b6851419Snibble.max else { 353395d00d1SAntti Palosaari if (c->symbol_rate < 18000000) 354395d00d1SAntti Palosaari target_mclk = 96000; 355395d00d1SAntti Palosaari else if (c->symbol_rate < 28000000) 356395d00d1SAntti Palosaari target_mclk = 144000; 357395d00d1SAntti Palosaari else 358395d00d1SAntti Palosaari target_mclk = 192000; 359b6851419Snibble.max } 360395d00d1SAntti Palosaari break; 361395d00d1SAntti Palosaari default: 3627978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 363395d00d1SAntti Palosaari ret = -EINVAL; 364395d00d1SAntti Palosaari goto err; 365395d00d1SAntti Palosaari } 366f4df95bcSnibble.max 367f4df95bcSnibble.max switch (target_mclk) { 368f4df95bcSnibble.max case 96000: 369f4df95bcSnibble.max u8tmp1 = 0x02; /* 0b10 */ 370f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 371f4df95bcSnibble.max break; 372f4df95bcSnibble.max case 144000: 373f4df95bcSnibble.max u8tmp1 = 0x00; /* 0b00 */ 374f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 375f4df95bcSnibble.max break; 376f4df95bcSnibble.max case 192000: 377f4df95bcSnibble.max u8tmp1 = 0x03; /* 0b11 */ 378f4df95bcSnibble.max u8tmp2 = 0x00; /* 0b00 */ 379f4df95bcSnibble.max break; 380f4df95bcSnibble.max } 381*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x22, 0xc0, u8tmp1 << 6); 382f4df95bcSnibble.max if (ret) 383f4df95bcSnibble.max goto err; 384*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x24, 0xc0, u8tmp2 << 6); 385f4df95bcSnibble.max if (ret) 386f4df95bcSnibble.max goto err; 387f4df95bcSnibble.max } 388f4df95bcSnibble.max 389*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x01); 390f4df95bcSnibble.max if (ret) 391f4df95bcSnibble.max goto err; 392f4df95bcSnibble.max 393*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x00, 0x01); 394f4df95bcSnibble.max if (ret) 395f4df95bcSnibble.max goto err; 396f4df95bcSnibble.max 397f4df95bcSnibble.max switch (c->delivery_system) { 398f4df95bcSnibble.max case SYS_DVBS: 3997978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 400f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals); 401f4df95bcSnibble.max init = m88rs6000_dvbs_init_reg_vals; 402f4df95bcSnibble.max } else { 403f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals); 404f4df95bcSnibble.max init = m88ds3103_dvbs_init_reg_vals; 405f4df95bcSnibble.max } 406f4df95bcSnibble.max break; 407f4df95bcSnibble.max case SYS_DVBS2: 4087978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 409f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals); 410f4df95bcSnibble.max init = m88rs6000_dvbs2_init_reg_vals; 411f4df95bcSnibble.max } else { 412f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals); 413f4df95bcSnibble.max init = m88ds3103_dvbs2_init_reg_vals; 414f4df95bcSnibble.max } 415395d00d1SAntti Palosaari break; 416395d00d1SAntti Palosaari default: 4177978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 418395d00d1SAntti Palosaari ret = -EINVAL; 419395d00d1SAntti Palosaari goto err; 420395d00d1SAntti Palosaari } 421395d00d1SAntti Palosaari 422395d00d1SAntti Palosaari /* program init table */ 4237978b8a1SAntti Palosaari if (c->delivery_system != dev->delivery_system) { 4247978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_val_tab(dev, init, len); 425395d00d1SAntti Palosaari if (ret) 426395d00d1SAntti Palosaari goto err; 427395d00d1SAntti Palosaari } 428395d00d1SAntti Palosaari 4297978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 430f4df95bcSnibble.max if ((c->delivery_system == SYS_DVBS2) 431f4df95bcSnibble.max && ((c->symbol_rate / 1000) <= 5000)) { 432*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc0, 0x04); 433f4df95bcSnibble.max if (ret) 434f4df95bcSnibble.max goto err; 435f4df95bcSnibble.max buf[0] = 0x09; 436f4df95bcSnibble.max buf[1] = 0x22; 437f4df95bcSnibble.max buf[2] = 0x88; 438*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3); 439f4df95bcSnibble.max if (ret) 440f4df95bcSnibble.max goto err; 441f4df95bcSnibble.max } 442*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x9d, 0x08, 0x08); 443f4df95bcSnibble.max if (ret) 444f4df95bcSnibble.max goto err; 445*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf1, 0x01); 446f4df95bcSnibble.max if (ret) 447f4df95bcSnibble.max goto err; 448*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x30, 0x80, 0x80); 449f4df95bcSnibble.max if (ret) 450f4df95bcSnibble.max goto err; 451f4df95bcSnibble.max } 452f4df95bcSnibble.max 4537978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 454395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 455395d00d1SAntti Palosaari u8tmp1 = 0x00; 45679d09330Snibble.max u8tmp = 0x06; 457395d00d1SAntti Palosaari break; 458395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 459395d00d1SAntti Palosaari u8tmp1 = 0x20; 46079d09330Snibble.max u8tmp = 0x06; 461395d00d1SAntti Palosaari break; 462395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 46379d09330Snibble.max u8tmp = 0x02; 464395d00d1SAntti Palosaari break; 465395d00d1SAntti Palosaari case M88DS3103_TS_CI: 46679d09330Snibble.max u8tmp = 0x03; 467395d00d1SAntti Palosaari break; 468395d00d1SAntti Palosaari default: 4697978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 470395d00d1SAntti Palosaari ret = -EINVAL; 471395d00d1SAntti Palosaari goto err; 472395d00d1SAntti Palosaari } 473395d00d1SAntti Palosaari 4747978b8a1SAntti Palosaari if (dev->cfg->ts_clk_pol) 47579d09330Snibble.max u8tmp |= 0x40; 47679d09330Snibble.max 477395d00d1SAntti Palosaari /* TS mode */ 478*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xfd, u8tmp); 479395d00d1SAntti Palosaari if (ret) 480395d00d1SAntti Palosaari goto err; 481395d00d1SAntti Palosaari 4827978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 483395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 484395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 485*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x29, 0x20, u8tmp1); 486395d00d1SAntti Palosaari if (ret) 487395d00d1SAntti Palosaari goto err; 488b6851419Snibble.max u8tmp1 = 0; 489b6851419Snibble.max u8tmp2 = 0; 490b6851419Snibble.max break; 491b6851419Snibble.max default: 4927978b8a1SAntti Palosaari if (dev->cfg->ts_clk) { 4937978b8a1SAntti Palosaari divide_ratio = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk); 494395d00d1SAntti Palosaari u8tmp1 = divide_ratio / 2; 495395d00d1SAntti Palosaari u8tmp2 = DIV_ROUND_UP(divide_ratio, 2); 496b6851419Snibble.max } 497395d00d1SAntti Palosaari } 498395d00d1SAntti Palosaari 4997978b8a1SAntti Palosaari dev_dbg(&client->dev, 5007978b8a1SAntti Palosaari "target_mclk=%d ts_clk=%d divide_ratio=%d\n", 5017978b8a1SAntti Palosaari target_mclk, dev->cfg->ts_clk, divide_ratio); 502395d00d1SAntti Palosaari 503395d00d1SAntti Palosaari u8tmp1--; 504395d00d1SAntti Palosaari u8tmp2--; 505395d00d1SAntti Palosaari /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */ 506395d00d1SAntti Palosaari u8tmp1 &= 0x3f; 507395d00d1SAntti Palosaari /* u8tmp2[5:0] => ea[5:0] */ 508395d00d1SAntti Palosaari u8tmp2 &= 0x3f; 509395d00d1SAntti Palosaari 510*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xfe, &u8tmp, 1); 511395d00d1SAntti Palosaari if (ret) 512395d00d1SAntti Palosaari goto err; 513395d00d1SAntti Palosaari 514395d00d1SAntti Palosaari u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2; 515*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xfe, u8tmp); 516395d00d1SAntti Palosaari if (ret) 517395d00d1SAntti Palosaari goto err; 518395d00d1SAntti Palosaari 519395d00d1SAntti Palosaari u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0; 520*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xea, u8tmp); 521395d00d1SAntti Palosaari if (ret) 522395d00d1SAntti Palosaari goto err; 523395d00d1SAntti Palosaari 524395d00d1SAntti Palosaari if (c->symbol_rate <= 3000000) 525395d00d1SAntti Palosaari u8tmp = 0x20; 526395d00d1SAntti Palosaari else if (c->symbol_rate <= 10000000) 527395d00d1SAntti Palosaari u8tmp = 0x10; 528395d00d1SAntti Palosaari else 529395d00d1SAntti Palosaari u8tmp = 0x06; 530395d00d1SAntti Palosaari 531*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc3, 0x08); 532395d00d1SAntti Palosaari if (ret) 533395d00d1SAntti Palosaari goto err; 534395d00d1SAntti Palosaari 535*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc8, u8tmp); 536395d00d1SAntti Palosaari if (ret) 537395d00d1SAntti Palosaari goto err; 538395d00d1SAntti Palosaari 539*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc4, 0x08); 540395d00d1SAntti Palosaari if (ret) 541395d00d1SAntti Palosaari goto err; 542395d00d1SAntti Palosaari 543*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc7, 0x00); 544395d00d1SAntti Palosaari if (ret) 545395d00d1SAntti Palosaari goto err; 546395d00d1SAntti Palosaari 5477978b8a1SAntti Palosaari u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, dev->mclk_khz / 2); 548395d00d1SAntti Palosaari buf[0] = (u16tmp >> 0) & 0xff; 549395d00d1SAntti Palosaari buf[1] = (u16tmp >> 8) & 0xff; 550*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2); 551395d00d1SAntti Palosaari if (ret) 552395d00d1SAntti Palosaari goto err; 553395d00d1SAntti Palosaari 554*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x4d, 0x02, dev->cfg->spec_inv << 1); 555395d00d1SAntti Palosaari if (ret) 556395d00d1SAntti Palosaari goto err; 557395d00d1SAntti Palosaari 558*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x30, 0x10, dev->cfg->agc_inv << 4); 559395d00d1SAntti Palosaari if (ret) 560395d00d1SAntti Palosaari goto err; 561395d00d1SAntti Palosaari 562*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc); 563395d00d1SAntti Palosaari if (ret) 564395d00d1SAntti Palosaari goto err; 565395d00d1SAntti Palosaari 5667978b8a1SAntti Palosaari dev_dbg(&client->dev, "carrier offset=%d\n", 567395d00d1SAntti Palosaari (tuner_frequency - c->frequency)); 568395d00d1SAntti Palosaari 569395d00d1SAntti Palosaari s32tmp = 0x10000 * (tuner_frequency - c->frequency); 5707978b8a1SAntti Palosaari s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk_khz); 571395d00d1SAntti Palosaari if (s32tmp < 0) 572395d00d1SAntti Palosaari s32tmp += 0x10000; 573395d00d1SAntti Palosaari 574395d00d1SAntti Palosaari buf[0] = (s32tmp >> 0) & 0xff; 575395d00d1SAntti Palosaari buf[1] = (s32tmp >> 8) & 0xff; 576*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2); 577395d00d1SAntti Palosaari if (ret) 578395d00d1SAntti Palosaari goto err; 579395d00d1SAntti Palosaari 580*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x00, 0x00); 581395d00d1SAntti Palosaari if (ret) 582395d00d1SAntti Palosaari goto err; 583395d00d1SAntti Palosaari 584*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x00); 585395d00d1SAntti Palosaari if (ret) 586395d00d1SAntti Palosaari goto err; 587395d00d1SAntti Palosaari 5887978b8a1SAntti Palosaari dev->delivery_system = c->delivery_system; 589395d00d1SAntti Palosaari 590395d00d1SAntti Palosaari return 0; 591395d00d1SAntti Palosaari err: 5927978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 593395d00d1SAntti Palosaari return ret; 594395d00d1SAntti Palosaari } 595395d00d1SAntti Palosaari 596395d00d1SAntti Palosaari static int m88ds3103_init(struct dvb_frontend *fe) 597395d00d1SAntti Palosaari { 5987978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 5997978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 600c1daf651SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 601395d00d1SAntti Palosaari int ret, len, remaining; 602*478932b1SAntti Palosaari unsigned int utmp; 603395d00d1SAntti Palosaari const struct firmware *fw = NULL; 604f4df95bcSnibble.max u8 *fw_file; 60541b9aa00SAntti Palosaari 6067978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 607395d00d1SAntti Palosaari 608395d00d1SAntti Palosaari /* set cold state by default */ 6097978b8a1SAntti Palosaari dev->warm = false; 610395d00d1SAntti Palosaari 611395d00d1SAntti Palosaari /* wake up device from sleep */ 612*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x01); 613395d00d1SAntti Palosaari if (ret) 614395d00d1SAntti Palosaari goto err; 615*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x00); 616395d00d1SAntti Palosaari if (ret) 617395d00d1SAntti Palosaari goto err; 618*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x00); 619395d00d1SAntti Palosaari if (ret) 620395d00d1SAntti Palosaari goto err; 621395d00d1SAntti Palosaari 622395d00d1SAntti Palosaari /* firmware status */ 623*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xb9, &utmp); 624395d00d1SAntti Palosaari if (ret) 625395d00d1SAntti Palosaari goto err; 626395d00d1SAntti Palosaari 627*478932b1SAntti Palosaari dev_dbg(&client->dev, "firmware=%02x\n", utmp); 628395d00d1SAntti Palosaari 629*478932b1SAntti Palosaari if (utmp) 630395d00d1SAntti Palosaari goto skip_fw_download; 631395d00d1SAntti Palosaari 632f4df95bcSnibble.max /* global reset, global diseqc reset, golbal fec reset */ 633*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0xe0); 634f4df95bcSnibble.max if (ret) 635f4df95bcSnibble.max goto err; 636*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x00); 637f4df95bcSnibble.max if (ret) 638f4df95bcSnibble.max goto err; 639f4df95bcSnibble.max 640395d00d1SAntti Palosaari /* cold state - try to download firmware */ 6417978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in cold state\n", 6427978b8a1SAntti Palosaari m88ds3103_ops.info.name); 643395d00d1SAntti Palosaari 6447978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 645f4df95bcSnibble.max fw_file = M88RS6000_FIRMWARE; 646f4df95bcSnibble.max else 647f4df95bcSnibble.max fw_file = M88DS3103_FIRMWARE; 648395d00d1SAntti Palosaari /* request the firmware, this will block and timeout */ 6497978b8a1SAntti Palosaari ret = request_firmware(&fw, fw_file, &client->dev); 650395d00d1SAntti Palosaari if (ret) { 6517978b8a1SAntti Palosaari dev_err(&client->dev, "firmare file '%s' not found\n", fw_file); 652395d00d1SAntti Palosaari goto err; 653395d00d1SAntti Palosaari } 654395d00d1SAntti Palosaari 6557978b8a1SAntti Palosaari dev_info(&client->dev, "downloading firmware from file '%s'\n", 6567978b8a1SAntti Palosaari fw_file); 657395d00d1SAntti Palosaari 658*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x01); 659395d00d1SAntti Palosaari if (ret) 6605ed0cf88SMarkus Elfring goto error_fw_release; 661395d00d1SAntti Palosaari 662395d00d1SAntti Palosaari for (remaining = fw->size; remaining > 0; 6637978b8a1SAntti Palosaari remaining -= (dev->cfg->i2c_wr_max - 1)) { 664395d00d1SAntti Palosaari len = remaining; 6657978b8a1SAntti Palosaari if (len > (dev->cfg->i2c_wr_max - 1)) 6667978b8a1SAntti Palosaari len = (dev->cfg->i2c_wr_max - 1); 667395d00d1SAntti Palosaari 668*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0xb0, 669395d00d1SAntti Palosaari &fw->data[fw->size - remaining], len); 670395d00d1SAntti Palosaari if (ret) { 6717978b8a1SAntti Palosaari dev_err(&client->dev, "firmware download failed=%d\n", 6727978b8a1SAntti Palosaari ret); 6735ed0cf88SMarkus Elfring goto error_fw_release; 674395d00d1SAntti Palosaari } 675395d00d1SAntti Palosaari } 676395d00d1SAntti Palosaari 677*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x00); 678395d00d1SAntti Palosaari if (ret) 6795ed0cf88SMarkus Elfring goto error_fw_release; 680395d00d1SAntti Palosaari 681395d00d1SAntti Palosaari release_firmware(fw); 682395d00d1SAntti Palosaari fw = NULL; 683395d00d1SAntti Palosaari 684*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xb9, &utmp); 685395d00d1SAntti Palosaari if (ret) 686395d00d1SAntti Palosaari goto err; 687395d00d1SAntti Palosaari 688*478932b1SAntti Palosaari if (!utmp) { 6897978b8a1SAntti Palosaari dev_info(&client->dev, "firmware did not run\n"); 690395d00d1SAntti Palosaari ret = -EFAULT; 691395d00d1SAntti Palosaari goto err; 692395d00d1SAntti Palosaari } 693395d00d1SAntti Palosaari 6947978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in warm state\n", 6957978b8a1SAntti Palosaari m88ds3103_ops.info.name); 6967978b8a1SAntti Palosaari dev_info(&client->dev, "firmware version: %X.%X\n", 697*478932b1SAntti Palosaari (utmp >> 4) & 0xf, (utmp >> 0 & 0xf)); 698395d00d1SAntti Palosaari 699395d00d1SAntti Palosaari skip_fw_download: 700395d00d1SAntti Palosaari /* warm state */ 7017978b8a1SAntti Palosaari dev->warm = true; 7027978b8a1SAntti Palosaari 703c1daf651SAntti Palosaari /* init stats here in order signal app which stats are supported */ 704c1daf651SAntti Palosaari c->cnr.len = 1; 705c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 706ce80d713SAntti Palosaari c->post_bit_error.len = 1; 707ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 708ce80d713SAntti Palosaari c->post_bit_count.len = 1; 709ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 710395d00d1SAntti Palosaari 7117978b8a1SAntti Palosaari return 0; 7125ed0cf88SMarkus Elfring error_fw_release: 7135ed0cf88SMarkus Elfring release_firmware(fw); 7145ed0cf88SMarkus Elfring err: 7157978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 716395d00d1SAntti Palosaari return ret; 717395d00d1SAntti Palosaari } 718395d00d1SAntti Palosaari 719395d00d1SAntti Palosaari static int m88ds3103_sleep(struct dvb_frontend *fe) 720395d00d1SAntti Palosaari { 7217978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 7227978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 723395d00d1SAntti Palosaari int ret; 724*478932b1SAntti Palosaari unsigned int utmp; 72541b9aa00SAntti Palosaari 7267978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 727395d00d1SAntti Palosaari 7287978b8a1SAntti Palosaari dev->fe_status = 0; 7297978b8a1SAntti Palosaari dev->delivery_system = SYS_UNDEFINED; 730395d00d1SAntti Palosaari 731395d00d1SAntti Palosaari /* TS Hi-Z */ 7327978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 733*478932b1SAntti Palosaari utmp = 0x29; 734f4df95bcSnibble.max else 735*478932b1SAntti Palosaari utmp = 0x27; 736*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, utmp, 0x01, 0x00); 737395d00d1SAntti Palosaari if (ret) 738395d00d1SAntti Palosaari goto err; 739395d00d1SAntti Palosaari 740395d00d1SAntti Palosaari /* sleep */ 741*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x00); 742395d00d1SAntti Palosaari if (ret) 743395d00d1SAntti Palosaari goto err; 744*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x01); 745395d00d1SAntti Palosaari if (ret) 746395d00d1SAntti Palosaari goto err; 747*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x10); 748395d00d1SAntti Palosaari if (ret) 749395d00d1SAntti Palosaari goto err; 750395d00d1SAntti Palosaari 751395d00d1SAntti Palosaari return 0; 752395d00d1SAntti Palosaari err: 7537978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 754395d00d1SAntti Palosaari return ret; 755395d00d1SAntti Palosaari } 756395d00d1SAntti Palosaari 757395d00d1SAntti Palosaari static int m88ds3103_get_frontend(struct dvb_frontend *fe) 758395d00d1SAntti Palosaari { 7597978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 7607978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 761395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 762395d00d1SAntti Palosaari int ret; 763395d00d1SAntti Palosaari u8 buf[3]; 76441b9aa00SAntti Palosaari 7657978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 766395d00d1SAntti Palosaari 7677978b8a1SAntti Palosaari if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) { 7689240c384SAntti Palosaari ret = 0; 769395d00d1SAntti Palosaari goto err; 770395d00d1SAntti Palosaari } 771395d00d1SAntti Palosaari 772395d00d1SAntti Palosaari switch (c->delivery_system) { 773395d00d1SAntti Palosaari case SYS_DVBS: 774*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1); 775395d00d1SAntti Palosaari if (ret) 776395d00d1SAntti Palosaari goto err; 777395d00d1SAntti Palosaari 778*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1); 779395d00d1SAntti Palosaari if (ret) 780395d00d1SAntti Palosaari goto err; 781395d00d1SAntti Palosaari 782395d00d1SAntti Palosaari switch ((buf[0] >> 2) & 0x01) { 783395d00d1SAntti Palosaari case 0: 784395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 785395d00d1SAntti Palosaari break; 786395d00d1SAntti Palosaari case 1: 787395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 788395d00d1SAntti Palosaari break; 789395d00d1SAntti Palosaari } 790395d00d1SAntti Palosaari 791395d00d1SAntti Palosaari switch ((buf[1] >> 5) & 0x07) { 792395d00d1SAntti Palosaari case 0: 793395d00d1SAntti Palosaari c->fec_inner = FEC_7_8; 794395d00d1SAntti Palosaari break; 795395d00d1SAntti Palosaari case 1: 796395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 797395d00d1SAntti Palosaari break; 798395d00d1SAntti Palosaari case 2: 799395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 800395d00d1SAntti Palosaari break; 801395d00d1SAntti Palosaari case 3: 802395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 803395d00d1SAntti Palosaari break; 804395d00d1SAntti Palosaari case 4: 805395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 806395d00d1SAntti Palosaari break; 807395d00d1SAntti Palosaari default: 8087978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 809395d00d1SAntti Palosaari } 810395d00d1SAntti Palosaari 811395d00d1SAntti Palosaari c->modulation = QPSK; 812395d00d1SAntti Palosaari 813395d00d1SAntti Palosaari break; 814395d00d1SAntti Palosaari case SYS_DVBS2: 815*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1); 816395d00d1SAntti Palosaari if (ret) 817395d00d1SAntti Palosaari goto err; 818395d00d1SAntti Palosaari 819*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1); 820395d00d1SAntti Palosaari if (ret) 821395d00d1SAntti Palosaari goto err; 822395d00d1SAntti Palosaari 823*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1); 824395d00d1SAntti Palosaari if (ret) 825395d00d1SAntti Palosaari goto err; 826395d00d1SAntti Palosaari 827395d00d1SAntti Palosaari switch ((buf[0] >> 0) & 0x0f) { 828395d00d1SAntti Palosaari case 2: 829395d00d1SAntti Palosaari c->fec_inner = FEC_2_5; 830395d00d1SAntti Palosaari break; 831395d00d1SAntti Palosaari case 3: 832395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 833395d00d1SAntti Palosaari break; 834395d00d1SAntti Palosaari case 4: 835395d00d1SAntti Palosaari c->fec_inner = FEC_3_5; 836395d00d1SAntti Palosaari break; 837395d00d1SAntti Palosaari case 5: 838395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 839395d00d1SAntti Palosaari break; 840395d00d1SAntti Palosaari case 6: 841395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 842395d00d1SAntti Palosaari break; 843395d00d1SAntti Palosaari case 7: 844395d00d1SAntti Palosaari c->fec_inner = FEC_4_5; 845395d00d1SAntti Palosaari break; 846395d00d1SAntti Palosaari case 8: 847395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 848395d00d1SAntti Palosaari break; 849395d00d1SAntti Palosaari case 9: 850395d00d1SAntti Palosaari c->fec_inner = FEC_8_9; 851395d00d1SAntti Palosaari break; 852395d00d1SAntti Palosaari case 10: 853395d00d1SAntti Palosaari c->fec_inner = FEC_9_10; 854395d00d1SAntti Palosaari break; 855395d00d1SAntti Palosaari default: 8567978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 857395d00d1SAntti Palosaari } 858395d00d1SAntti Palosaari 859395d00d1SAntti Palosaari switch ((buf[0] >> 5) & 0x01) { 860395d00d1SAntti Palosaari case 0: 861395d00d1SAntti Palosaari c->pilot = PILOT_OFF; 862395d00d1SAntti Palosaari break; 863395d00d1SAntti Palosaari case 1: 864395d00d1SAntti Palosaari c->pilot = PILOT_ON; 865395d00d1SAntti Palosaari break; 866395d00d1SAntti Palosaari } 867395d00d1SAntti Palosaari 868395d00d1SAntti Palosaari switch ((buf[0] >> 6) & 0x07) { 869395d00d1SAntti Palosaari case 0: 870395d00d1SAntti Palosaari c->modulation = QPSK; 871395d00d1SAntti Palosaari break; 872395d00d1SAntti Palosaari case 1: 873395d00d1SAntti Palosaari c->modulation = PSK_8; 874395d00d1SAntti Palosaari break; 875395d00d1SAntti Palosaari case 2: 876395d00d1SAntti Palosaari c->modulation = APSK_16; 877395d00d1SAntti Palosaari break; 878395d00d1SAntti Palosaari case 3: 879395d00d1SAntti Palosaari c->modulation = APSK_32; 880395d00d1SAntti Palosaari break; 881395d00d1SAntti Palosaari default: 8827978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid modulation\n"); 883395d00d1SAntti Palosaari } 884395d00d1SAntti Palosaari 885395d00d1SAntti Palosaari switch ((buf[1] >> 7) & 0x01) { 886395d00d1SAntti Palosaari case 0: 887395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 888395d00d1SAntti Palosaari break; 889395d00d1SAntti Palosaari case 1: 890395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 891395d00d1SAntti Palosaari break; 892395d00d1SAntti Palosaari } 893395d00d1SAntti Palosaari 894395d00d1SAntti Palosaari switch ((buf[2] >> 0) & 0x03) { 895395d00d1SAntti Palosaari case 0: 896395d00d1SAntti Palosaari c->rolloff = ROLLOFF_35; 897395d00d1SAntti Palosaari break; 898395d00d1SAntti Palosaari case 1: 899395d00d1SAntti Palosaari c->rolloff = ROLLOFF_25; 900395d00d1SAntti Palosaari break; 901395d00d1SAntti Palosaari case 2: 902395d00d1SAntti Palosaari c->rolloff = ROLLOFF_20; 903395d00d1SAntti Palosaari break; 904395d00d1SAntti Palosaari default: 9057978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid rolloff\n"); 906395d00d1SAntti Palosaari } 907395d00d1SAntti Palosaari break; 908395d00d1SAntti Palosaari default: 9097978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 910395d00d1SAntti Palosaari ret = -EINVAL; 911395d00d1SAntti Palosaari goto err; 912395d00d1SAntti Palosaari } 913395d00d1SAntti Palosaari 914*478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2); 915395d00d1SAntti Palosaari if (ret) 916395d00d1SAntti Palosaari goto err; 917395d00d1SAntti Palosaari 918395d00d1SAntti Palosaari c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) * 9197978b8a1SAntti Palosaari dev->mclk_khz * 1000 / 0x10000; 920395d00d1SAntti Palosaari 921395d00d1SAntti Palosaari return 0; 922395d00d1SAntti Palosaari err: 9237978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 924395d00d1SAntti Palosaari return ret; 925395d00d1SAntti Palosaari } 926395d00d1SAntti Palosaari 927395d00d1SAntti Palosaari static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr) 928395d00d1SAntti Palosaari { 929395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 93041b9aa00SAntti Palosaari 931c1daf651SAntti Palosaari if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL) 932c1daf651SAntti Palosaari *snr = div_s64(c->cnr.stat[0].svalue, 100); 933395d00d1SAntti Palosaari else 934395d00d1SAntti Palosaari *snr = 0; 935395d00d1SAntti Palosaari 936395d00d1SAntti Palosaari return 0; 937395d00d1SAntti Palosaari } 938395d00d1SAntti Palosaari 9394423a2baSAntti Palosaari static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber) 9404423a2baSAntti Palosaari { 9417978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 94241b9aa00SAntti Palosaari 9437978b8a1SAntti Palosaari *ber = dev->dvbv3_ber; 9444423a2baSAntti Palosaari 9454423a2baSAntti Palosaari return 0; 9464423a2baSAntti Palosaari } 947395d00d1SAntti Palosaari 948395d00d1SAntti Palosaari static int m88ds3103_set_tone(struct dvb_frontend *fe, 9490df289a2SMauro Carvalho Chehab enum fe_sec_tone_mode fe_sec_tone_mode) 950395d00d1SAntti Palosaari { 9517978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 9527978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 953395d00d1SAntti Palosaari int ret; 954*478932b1SAntti Palosaari unsigned int utmp, tone, reg_a1_mask; 95541b9aa00SAntti Palosaari 9567978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode); 957395d00d1SAntti Palosaari 9587978b8a1SAntti Palosaari if (!dev->warm) { 959395d00d1SAntti Palosaari ret = -EAGAIN; 960395d00d1SAntti Palosaari goto err; 961395d00d1SAntti Palosaari } 962395d00d1SAntti Palosaari 963395d00d1SAntti Palosaari switch (fe_sec_tone_mode) { 964395d00d1SAntti Palosaari case SEC_TONE_ON: 965395d00d1SAntti Palosaari tone = 0; 966418a97cbSAntti Palosaari reg_a1_mask = 0x47; 967395d00d1SAntti Palosaari break; 968395d00d1SAntti Palosaari case SEC_TONE_OFF: 969395d00d1SAntti Palosaari tone = 1; 970395d00d1SAntti Palosaari reg_a1_mask = 0x00; 971395d00d1SAntti Palosaari break; 972395d00d1SAntti Palosaari default: 9737978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n"); 974395d00d1SAntti Palosaari ret = -EINVAL; 975395d00d1SAntti Palosaari goto err; 976395d00d1SAntti Palosaari } 977395d00d1SAntti Palosaari 978*478932b1SAntti Palosaari utmp = tone << 7 | dev->cfg->envelope_mode << 5; 979*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 980395d00d1SAntti Palosaari if (ret) 981395d00d1SAntti Palosaari goto err; 982395d00d1SAntti Palosaari 983*478932b1SAntti Palosaari utmp = 1 << 2; 984*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, reg_a1_mask, utmp); 985395d00d1SAntti Palosaari if (ret) 986395d00d1SAntti Palosaari goto err; 987395d00d1SAntti Palosaari 988395d00d1SAntti Palosaari return 0; 989395d00d1SAntti Palosaari err: 9907978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 991395d00d1SAntti Palosaari return ret; 992395d00d1SAntti Palosaari } 993395d00d1SAntti Palosaari 99479d09330Snibble.max static int m88ds3103_set_voltage(struct dvb_frontend *fe, 9950df289a2SMauro Carvalho Chehab enum fe_sec_voltage fe_sec_voltage) 99679d09330Snibble.max { 9977978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 9987978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 999d28677ffSAntti Palosaari int ret; 1000*478932b1SAntti Palosaari unsigned int utmp; 1001d28677ffSAntti Palosaari bool voltage_sel, voltage_dis; 100279d09330Snibble.max 10037978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage); 100479d09330Snibble.max 10057978b8a1SAntti Palosaari if (!dev->warm) { 1006d28677ffSAntti Palosaari ret = -EAGAIN; 1007d28677ffSAntti Palosaari goto err; 1008d28677ffSAntti Palosaari } 100979d09330Snibble.max 1010d28677ffSAntti Palosaari switch (fe_sec_voltage) { 101179d09330Snibble.max case SEC_VOLTAGE_18: 1012afbd6eb4SMauro Carvalho Chehab voltage_sel = true; 1013afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 101479d09330Snibble.max break; 101579d09330Snibble.max case SEC_VOLTAGE_13: 1016afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1017afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 101879d09330Snibble.max break; 101979d09330Snibble.max case SEC_VOLTAGE_OFF: 1020afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1021afbd6eb4SMauro Carvalho Chehab voltage_dis = true; 102279d09330Snibble.max break; 1023d28677ffSAntti Palosaari default: 10247978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_voltage\n"); 1025d28677ffSAntti Palosaari ret = -EINVAL; 1026d28677ffSAntti Palosaari goto err; 102779d09330Snibble.max } 1028d28677ffSAntti Palosaari 1029d28677ffSAntti Palosaari /* output pin polarity */ 10307978b8a1SAntti Palosaari voltage_sel ^= dev->cfg->lnb_hv_pol; 10317978b8a1SAntti Palosaari voltage_dis ^= dev->cfg->lnb_en_pol; 1032d28677ffSAntti Palosaari 1033*478932b1SAntti Palosaari utmp = voltage_dis << 1 | voltage_sel << 0; 1034*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0x03, utmp); 1035d28677ffSAntti Palosaari if (ret) 1036d28677ffSAntti Palosaari goto err; 103779d09330Snibble.max 103879d09330Snibble.max return 0; 1039d28677ffSAntti Palosaari err: 10407978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1041d28677ffSAntti Palosaari return ret; 104279d09330Snibble.max } 104379d09330Snibble.max 1044395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe, 1045395d00d1SAntti Palosaari struct dvb_diseqc_master_cmd *diseqc_cmd) 1046395d00d1SAntti Palosaari { 10477978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 10487978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1049befa0cc1SAntti Palosaari int ret; 1050*478932b1SAntti Palosaari unsigned int utmp; 1051befa0cc1SAntti Palosaari unsigned long timeout; 105241b9aa00SAntti Palosaari 10537978b8a1SAntti Palosaari dev_dbg(&client->dev, "msg=%*ph\n", 1054395d00d1SAntti Palosaari diseqc_cmd->msg_len, diseqc_cmd->msg); 1055395d00d1SAntti Palosaari 10567978b8a1SAntti Palosaari if (!dev->warm) { 1057395d00d1SAntti Palosaari ret = -EAGAIN; 1058395d00d1SAntti Palosaari goto err; 1059395d00d1SAntti Palosaari } 1060395d00d1SAntti Palosaari 1061395d00d1SAntti Palosaari if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) { 1062395d00d1SAntti Palosaari ret = -EINVAL; 1063395d00d1SAntti Palosaari goto err; 1064395d00d1SAntti Palosaari } 1065395d00d1SAntti Palosaari 1066*478932b1SAntti Palosaari utmp = dev->cfg->envelope_mode << 5; 1067*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 1068395d00d1SAntti Palosaari if (ret) 1069395d00d1SAntti Palosaari goto err; 1070395d00d1SAntti Palosaari 1071*478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg, 1072395d00d1SAntti Palosaari diseqc_cmd->msg_len); 1073395d00d1SAntti Palosaari if (ret) 1074395d00d1SAntti Palosaari goto err; 1075395d00d1SAntti Palosaari 1076*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xa1, 1077395d00d1SAntti Palosaari (diseqc_cmd->msg_len - 1) << 3 | 0x07); 1078395d00d1SAntti Palosaari if (ret) 1079395d00d1SAntti Palosaari goto err; 1080395d00d1SAntti Palosaari 1081395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1082befa0cc1SAntti Palosaari #define SEND_MASTER_CMD_TIMEOUT 120 1083befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT); 1084395d00d1SAntti Palosaari 1085befa0cc1SAntti Palosaari /* DiSEqC message typical period is 54 ms */ 1086befa0cc1SAntti Palosaari usleep_range(50000, 54000); 1087befa0cc1SAntti Palosaari 1088*478932b1SAntti Palosaari for (utmp = 1; !time_after(jiffies, timeout) && utmp;) { 1089*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xa1, &utmp); 1090395d00d1SAntti Palosaari if (ret) 1091395d00d1SAntti Palosaari goto err; 1092*478932b1SAntti Palosaari utmp = (utmp >> 6) & 0x1; 1093395d00d1SAntti Palosaari } 1094395d00d1SAntti Palosaari 1095*478932b1SAntti Palosaari if (utmp == 0) { 10967978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1097befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1098befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT)); 1099befa0cc1SAntti Palosaari } else { 11007978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1101395d00d1SAntti Palosaari 1102*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, 0xc0, 0x40); 1103395d00d1SAntti Palosaari if (ret) 1104395d00d1SAntti Palosaari goto err; 1105395d00d1SAntti Palosaari } 1106395d00d1SAntti Palosaari 1107*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xc0, 0x80); 1108395d00d1SAntti Palosaari if (ret) 1109395d00d1SAntti Palosaari goto err; 1110395d00d1SAntti Palosaari 1111*478932b1SAntti Palosaari if (utmp == 1) { 1112395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1113395d00d1SAntti Palosaari goto err; 1114395d00d1SAntti Palosaari } 1115395d00d1SAntti Palosaari 1116395d00d1SAntti Palosaari return 0; 1117395d00d1SAntti Palosaari err: 11187978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1119395d00d1SAntti Palosaari return ret; 1120395d00d1SAntti Palosaari } 1121395d00d1SAntti Palosaari 1122395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe, 11230df289a2SMauro Carvalho Chehab enum fe_sec_mini_cmd fe_sec_mini_cmd) 1124395d00d1SAntti Palosaari { 11257978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 11267978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1127befa0cc1SAntti Palosaari int ret; 1128*478932b1SAntti Palosaari unsigned int utmp, burst; 1129befa0cc1SAntti Palosaari unsigned long timeout; 113041b9aa00SAntti Palosaari 11317978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd); 1132395d00d1SAntti Palosaari 11337978b8a1SAntti Palosaari if (!dev->warm) { 1134395d00d1SAntti Palosaari ret = -EAGAIN; 1135395d00d1SAntti Palosaari goto err; 1136395d00d1SAntti Palosaari } 1137395d00d1SAntti Palosaari 1138*478932b1SAntti Palosaari utmp = dev->cfg->envelope_mode << 5; 1139*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 1140395d00d1SAntti Palosaari if (ret) 1141395d00d1SAntti Palosaari goto err; 1142395d00d1SAntti Palosaari 1143395d00d1SAntti Palosaari switch (fe_sec_mini_cmd) { 1144395d00d1SAntti Palosaari case SEC_MINI_A: 1145395d00d1SAntti Palosaari burst = 0x02; 1146395d00d1SAntti Palosaari break; 1147395d00d1SAntti Palosaari case SEC_MINI_B: 1148395d00d1SAntti Palosaari burst = 0x01; 1149395d00d1SAntti Palosaari break; 1150395d00d1SAntti Palosaari default: 11517978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n"); 1152395d00d1SAntti Palosaari ret = -EINVAL; 1153395d00d1SAntti Palosaari goto err; 1154395d00d1SAntti Palosaari } 1155395d00d1SAntti Palosaari 1156*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xa1, burst); 1157395d00d1SAntti Palosaari if (ret) 1158395d00d1SAntti Palosaari goto err; 1159395d00d1SAntti Palosaari 1160395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1161befa0cc1SAntti Palosaari #define SEND_BURST_TIMEOUT 40 1162befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT); 1163395d00d1SAntti Palosaari 1164befa0cc1SAntti Palosaari /* DiSEqC ToneBurst period is 12.5 ms */ 1165befa0cc1SAntti Palosaari usleep_range(8500, 12500); 1166befa0cc1SAntti Palosaari 1167*478932b1SAntti Palosaari for (utmp = 1; !time_after(jiffies, timeout) && utmp;) { 1168*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xa1, &utmp); 1169395d00d1SAntti Palosaari if (ret) 1170395d00d1SAntti Palosaari goto err; 1171*478932b1SAntti Palosaari utmp = (utmp >> 6) & 0x1; 1172395d00d1SAntti Palosaari } 1173395d00d1SAntti Palosaari 1174*478932b1SAntti Palosaari if (utmp == 0) { 11757978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1176befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1177befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT)); 1178befa0cc1SAntti Palosaari } else { 11797978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1180befa0cc1SAntti Palosaari 1181*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, 0xc0, 0x40); 1182befa0cc1SAntti Palosaari if (ret) 1183befa0cc1SAntti Palosaari goto err; 1184befa0cc1SAntti Palosaari } 1185395d00d1SAntti Palosaari 1186*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xc0, 0x80); 1187395d00d1SAntti Palosaari if (ret) 1188395d00d1SAntti Palosaari goto err; 1189395d00d1SAntti Palosaari 1190*478932b1SAntti Palosaari if (utmp == 1) { 1191395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1192395d00d1SAntti Palosaari goto err; 1193395d00d1SAntti Palosaari } 1194395d00d1SAntti Palosaari 1195395d00d1SAntti Palosaari return 0; 1196395d00d1SAntti Palosaari err: 11977978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1198395d00d1SAntti Palosaari return ret; 1199395d00d1SAntti Palosaari } 1200395d00d1SAntti Palosaari 1201395d00d1SAntti Palosaari static int m88ds3103_get_tune_settings(struct dvb_frontend *fe, 1202395d00d1SAntti Palosaari struct dvb_frontend_tune_settings *s) 1203395d00d1SAntti Palosaari { 1204395d00d1SAntti Palosaari s->min_delay_ms = 3000; 1205395d00d1SAntti Palosaari 1206395d00d1SAntti Palosaari return 0; 1207395d00d1SAntti Palosaari } 1208395d00d1SAntti Palosaari 120944b9055bSAntti Palosaari static void m88ds3103_release(struct dvb_frontend *fe) 1210395d00d1SAntti Palosaari { 12117978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 12127978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 121341b9aa00SAntti Palosaari 1214f01919e8SAntti Palosaari i2c_unregister_device(client); 1215395d00d1SAntti Palosaari } 1216395d00d1SAntti Palosaari 121744b9055bSAntti Palosaari static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan) 1218395d00d1SAntti Palosaari { 12197978b8a1SAntti Palosaari struct m88ds3103_dev *dev = mux_priv; 12207978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1221395d00d1SAntti Palosaari int ret; 1222*478932b1SAntti Palosaari struct i2c_msg msg = { 12237978b8a1SAntti Palosaari .addr = client->addr, 1224395d00d1SAntti Palosaari .flags = 0, 1225395d00d1SAntti Palosaari .len = 2, 1226395d00d1SAntti Palosaari .buf = "\x03\x11", 1227395d00d1SAntti Palosaari }; 1228395d00d1SAntti Palosaari 1229*478932b1SAntti Palosaari /* Open tuner I2C repeater for 1 xfer, closes automatically */ 1230*478932b1SAntti Palosaari ret = __i2c_transfer(client->adapter, &msg, 1); 1231395d00d1SAntti Palosaari if (ret != 1) { 12327978b8a1SAntti Palosaari dev_warn(&client->dev, "i2c wr failed=%d\n", ret); 123344b9055bSAntti Palosaari if (ret >= 0) 1234395d00d1SAntti Palosaari ret = -EREMOTEIO; 1235395d00d1SAntti Palosaari return ret; 1236395d00d1SAntti Palosaari } 1237395d00d1SAntti Palosaari 123844b9055bSAntti Palosaari return 0; 123944b9055bSAntti Palosaari } 1240395d00d1SAntti Palosaari 1241f01919e8SAntti Palosaari /* 1242f01919e8SAntti Palosaari * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide 1243f01919e8SAntti Palosaari * proper I2C client for legacy media attach binding. 1244f01919e8SAntti Palosaari * New users must use I2C client binding directly! 1245f01919e8SAntti Palosaari */ 1246395d00d1SAntti Palosaari struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg, 1247395d00d1SAntti Palosaari struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter) 1248395d00d1SAntti Palosaari { 1249f01919e8SAntti Palosaari struct i2c_client *client; 1250f01919e8SAntti Palosaari struct i2c_board_info board_info; 1251f01919e8SAntti Palosaari struct m88ds3103_platform_data pdata; 1252395d00d1SAntti Palosaari 1253f01919e8SAntti Palosaari pdata.clk = cfg->clock; 1254f01919e8SAntti Palosaari pdata.i2c_wr_max = cfg->i2c_wr_max; 1255f01919e8SAntti Palosaari pdata.ts_mode = cfg->ts_mode; 1256f01919e8SAntti Palosaari pdata.ts_clk = cfg->ts_clk; 1257f01919e8SAntti Palosaari pdata.ts_clk_pol = cfg->ts_clk_pol; 1258f01919e8SAntti Palosaari pdata.spec_inv = cfg->spec_inv; 1259f01919e8SAntti Palosaari pdata.agc = cfg->agc; 1260f01919e8SAntti Palosaari pdata.agc_inv = cfg->agc_inv; 1261f01919e8SAntti Palosaari pdata.clk_out = cfg->clock_out; 1262f01919e8SAntti Palosaari pdata.envelope_mode = cfg->envelope_mode; 1263f01919e8SAntti Palosaari pdata.lnb_hv_pol = cfg->lnb_hv_pol; 1264f01919e8SAntti Palosaari pdata.lnb_en_pol = cfg->lnb_en_pol; 1265f01919e8SAntti Palosaari pdata.attach_in_use = true; 1266395d00d1SAntti Palosaari 1267f01919e8SAntti Palosaari memset(&board_info, 0, sizeof(board_info)); 1268f01919e8SAntti Palosaari strlcpy(board_info.type, "m88ds3103", I2C_NAME_SIZE); 1269f01919e8SAntti Palosaari board_info.addr = cfg->i2c_addr; 1270f01919e8SAntti Palosaari board_info.platform_data = &pdata; 1271f01919e8SAntti Palosaari client = i2c_new_device(i2c, &board_info); 1272f01919e8SAntti Palosaari if (!client || !client->dev.driver) 1273395d00d1SAntti Palosaari return NULL; 1274f01919e8SAntti Palosaari 1275f01919e8SAntti Palosaari *tuner_i2c_adapter = pdata.get_i2c_adapter(client); 1276f01919e8SAntti Palosaari return pdata.get_dvb_frontend(client); 1277395d00d1SAntti Palosaari } 1278395d00d1SAntti Palosaari EXPORT_SYMBOL(m88ds3103_attach); 1279395d00d1SAntti Palosaari 1280395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops = { 1281395d00d1SAntti Palosaari .delsys = {SYS_DVBS, SYS_DVBS2}, 1282395d00d1SAntti Palosaari .info = { 12837978b8a1SAntti Palosaari .name = "Montage Technology M88DS3103", 1284395d00d1SAntti Palosaari .frequency_min = 950000, 1285395d00d1SAntti Palosaari .frequency_max = 2150000, 1286395d00d1SAntti Palosaari .frequency_tolerance = 5000, 1287395d00d1SAntti Palosaari .symbol_rate_min = 1000000, 1288395d00d1SAntti Palosaari .symbol_rate_max = 45000000, 1289395d00d1SAntti Palosaari .caps = FE_CAN_INVERSION_AUTO | 1290395d00d1SAntti Palosaari FE_CAN_FEC_1_2 | 1291395d00d1SAntti Palosaari FE_CAN_FEC_2_3 | 1292395d00d1SAntti Palosaari FE_CAN_FEC_3_4 | 1293395d00d1SAntti Palosaari FE_CAN_FEC_4_5 | 1294395d00d1SAntti Palosaari FE_CAN_FEC_5_6 | 1295395d00d1SAntti Palosaari FE_CAN_FEC_6_7 | 1296395d00d1SAntti Palosaari FE_CAN_FEC_7_8 | 1297395d00d1SAntti Palosaari FE_CAN_FEC_8_9 | 1298395d00d1SAntti Palosaari FE_CAN_FEC_AUTO | 1299395d00d1SAntti Palosaari FE_CAN_QPSK | 1300395d00d1SAntti Palosaari FE_CAN_RECOVER | 1301395d00d1SAntti Palosaari FE_CAN_2G_MODULATION 1302395d00d1SAntti Palosaari }, 1303395d00d1SAntti Palosaari 1304395d00d1SAntti Palosaari .release = m88ds3103_release, 1305395d00d1SAntti Palosaari 1306395d00d1SAntti Palosaari .get_tune_settings = m88ds3103_get_tune_settings, 1307395d00d1SAntti Palosaari 1308395d00d1SAntti Palosaari .init = m88ds3103_init, 1309395d00d1SAntti Palosaari .sleep = m88ds3103_sleep, 1310395d00d1SAntti Palosaari 1311395d00d1SAntti Palosaari .set_frontend = m88ds3103_set_frontend, 1312395d00d1SAntti Palosaari .get_frontend = m88ds3103_get_frontend, 1313395d00d1SAntti Palosaari 1314395d00d1SAntti Palosaari .read_status = m88ds3103_read_status, 1315395d00d1SAntti Palosaari .read_snr = m88ds3103_read_snr, 13164423a2baSAntti Palosaari .read_ber = m88ds3103_read_ber, 1317395d00d1SAntti Palosaari 1318395d00d1SAntti Palosaari .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd, 1319395d00d1SAntti Palosaari .diseqc_send_burst = m88ds3103_diseqc_send_burst, 1320395d00d1SAntti Palosaari 1321395d00d1SAntti Palosaari .set_tone = m88ds3103_set_tone, 132279d09330Snibble.max .set_voltage = m88ds3103_set_voltage, 1323395d00d1SAntti Palosaari }; 1324395d00d1SAntti Palosaari 1325f01919e8SAntti Palosaari static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client) 1326f01919e8SAntti Palosaari { 13277978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1328f01919e8SAntti Palosaari 1329f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1330f01919e8SAntti Palosaari 1331f01919e8SAntti Palosaari return &dev->fe; 1332f01919e8SAntti Palosaari } 1333f01919e8SAntti Palosaari 1334f01919e8SAntti Palosaari static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client) 1335f01919e8SAntti Palosaari { 13367978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1337f01919e8SAntti Palosaari 1338f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1339f01919e8SAntti Palosaari 1340f01919e8SAntti Palosaari return dev->i2c_adapter; 1341f01919e8SAntti Palosaari } 1342f01919e8SAntti Palosaari 1343f01919e8SAntti Palosaari static int m88ds3103_probe(struct i2c_client *client, 1344f01919e8SAntti Palosaari const struct i2c_device_id *id) 1345f01919e8SAntti Palosaari { 13467978b8a1SAntti Palosaari struct m88ds3103_dev *dev; 1347f01919e8SAntti Palosaari struct m88ds3103_platform_data *pdata = client->dev.platform_data; 1348f01919e8SAntti Palosaari int ret; 1349*478932b1SAntti Palosaari unsigned int utmp; 1350f01919e8SAntti Palosaari 1351f01919e8SAntti Palosaari dev = kzalloc(sizeof(*dev), GFP_KERNEL); 1352f01919e8SAntti Palosaari if (!dev) { 1353f01919e8SAntti Palosaari ret = -ENOMEM; 1354f01919e8SAntti Palosaari goto err; 1355f01919e8SAntti Palosaari } 1356f01919e8SAntti Palosaari 1357f01919e8SAntti Palosaari dev->client = client; 1358f01919e8SAntti Palosaari dev->config.clock = pdata->clk; 1359f01919e8SAntti Palosaari dev->config.i2c_wr_max = pdata->i2c_wr_max; 1360f01919e8SAntti Palosaari dev->config.ts_mode = pdata->ts_mode; 1361f01919e8SAntti Palosaari dev->config.ts_clk = pdata->ts_clk; 1362f01919e8SAntti Palosaari dev->config.ts_clk_pol = pdata->ts_clk_pol; 1363f01919e8SAntti Palosaari dev->config.spec_inv = pdata->spec_inv; 1364f01919e8SAntti Palosaari dev->config.agc_inv = pdata->agc_inv; 1365f01919e8SAntti Palosaari dev->config.clock_out = pdata->clk_out; 1366f01919e8SAntti Palosaari dev->config.envelope_mode = pdata->envelope_mode; 1367f01919e8SAntti Palosaari dev->config.agc = pdata->agc; 1368f01919e8SAntti Palosaari dev->config.lnb_hv_pol = pdata->lnb_hv_pol; 1369f01919e8SAntti Palosaari dev->config.lnb_en_pol = pdata->lnb_en_pol; 1370f01919e8SAntti Palosaari dev->cfg = &dev->config; 1371*478932b1SAntti Palosaari /* create regmap */ 1372*478932b1SAntti Palosaari dev->regmap_config.reg_bits = 8, 1373*478932b1SAntti Palosaari dev->regmap_config.val_bits = 8, 1374*478932b1SAntti Palosaari dev->regmap_config.lock_arg = dev, 1375*478932b1SAntti Palosaari dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config); 1376*478932b1SAntti Palosaari if (IS_ERR(dev->regmap)) { 1377*478932b1SAntti Palosaari ret = PTR_ERR(dev->regmap); 1378*478932b1SAntti Palosaari goto err_kfree; 1379*478932b1SAntti Palosaari } 1380f01919e8SAntti Palosaari 1381f01919e8SAntti Palosaari /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */ 1382*478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0x00, &utmp); 1383f01919e8SAntti Palosaari if (ret) 1384f01919e8SAntti Palosaari goto err_kfree; 1385f01919e8SAntti Palosaari 1386*478932b1SAntti Palosaari dev->chip_id = utmp >> 1; 1387*478932b1SAntti Palosaari dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id); 1388f01919e8SAntti Palosaari 1389*478932b1SAntti Palosaari switch (dev->chip_id) { 1390f01919e8SAntti Palosaari case M88RS6000_CHIP_ID: 1391f01919e8SAntti Palosaari case M88DS3103_CHIP_ID: 1392f01919e8SAntti Palosaari break; 1393f01919e8SAntti Palosaari default: 1394f01919e8SAntti Palosaari goto err_kfree; 1395f01919e8SAntti Palosaari } 1396f01919e8SAntti Palosaari 1397f01919e8SAntti Palosaari switch (dev->cfg->clock_out) { 1398f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_DISABLED: 1399*478932b1SAntti Palosaari utmp = 0x80; 1400f01919e8SAntti Palosaari break; 1401f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED: 1402*478932b1SAntti Palosaari utmp = 0x00; 1403f01919e8SAntti Palosaari break; 1404f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED_DIV2: 1405*478932b1SAntti Palosaari utmp = 0x10; 1406f01919e8SAntti Palosaari break; 1407f01919e8SAntti Palosaari default: 14084347df6aSDan Carpenter ret = -EINVAL; 1409f01919e8SAntti Palosaari goto err_kfree; 1410f01919e8SAntti Palosaari } 1411f01919e8SAntti Palosaari 1412f01919e8SAntti Palosaari /* 0x29 register is defined differently for m88rs6000. */ 1413f01919e8SAntti Palosaari /* set internal tuner address to 0x21 */ 1414*478932b1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 1415*478932b1SAntti Palosaari utmp = 0x00; 1416f01919e8SAntti Palosaari 1417*478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x29, utmp); 1418f01919e8SAntti Palosaari if (ret) 1419f01919e8SAntti Palosaari goto err_kfree; 1420f01919e8SAntti Palosaari 1421f01919e8SAntti Palosaari /* sleep */ 1422*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x00); 1423f01919e8SAntti Palosaari if (ret) 1424f01919e8SAntti Palosaari goto err_kfree; 1425*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x01); 1426f01919e8SAntti Palosaari if (ret) 1427f01919e8SAntti Palosaari goto err_kfree; 1428*478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x10); 1429f01919e8SAntti Palosaari if (ret) 1430f01919e8SAntti Palosaari goto err_kfree; 1431f01919e8SAntti Palosaari 1432f01919e8SAntti Palosaari /* create mux i2c adapter for tuner */ 1433f01919e8SAntti Palosaari dev->i2c_adapter = i2c_add_mux_adapter(client->adapter, &client->dev, 1434f01919e8SAntti Palosaari dev, 0, 0, 0, m88ds3103_select, 1435*478932b1SAntti Palosaari NULL); 14364347df6aSDan Carpenter if (dev->i2c_adapter == NULL) { 14374347df6aSDan Carpenter ret = -ENOMEM; 1438f01919e8SAntti Palosaari goto err_kfree; 14394347df6aSDan Carpenter } 1440f01919e8SAntti Palosaari 1441f01919e8SAntti Palosaari /* create dvb_frontend */ 1442f01919e8SAntti Palosaari memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops)); 1443f01919e8SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 14447978b8a1SAntti Palosaari strncpy(dev->fe.ops.info.name, "Montage Technology M88RS6000", 14457978b8a1SAntti Palosaari sizeof(dev->fe.ops.info.name)); 1446f01919e8SAntti Palosaari if (!pdata->attach_in_use) 1447f01919e8SAntti Palosaari dev->fe.ops.release = NULL; 1448f01919e8SAntti Palosaari dev->fe.demodulator_priv = dev; 1449f01919e8SAntti Palosaari i2c_set_clientdata(client, dev); 1450f01919e8SAntti Palosaari 1451f01919e8SAntti Palosaari /* setup callbacks */ 1452f01919e8SAntti Palosaari pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend; 1453f01919e8SAntti Palosaari pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter; 1454f01919e8SAntti Palosaari return 0; 1455f01919e8SAntti Palosaari err_kfree: 1456f01919e8SAntti Palosaari kfree(dev); 1457f01919e8SAntti Palosaari err: 1458f01919e8SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1459f01919e8SAntti Palosaari return ret; 1460f01919e8SAntti Palosaari } 1461f01919e8SAntti Palosaari 1462f01919e8SAntti Palosaari static int m88ds3103_remove(struct i2c_client *client) 1463f01919e8SAntti Palosaari { 14647978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1465f01919e8SAntti Palosaari 1466f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1467f01919e8SAntti Palosaari 1468f01919e8SAntti Palosaari i2c_del_mux_adapter(dev->i2c_adapter); 1469f01919e8SAntti Palosaari 1470f01919e8SAntti Palosaari kfree(dev); 1471f01919e8SAntti Palosaari return 0; 1472f01919e8SAntti Palosaari } 1473f01919e8SAntti Palosaari 1474f01919e8SAntti Palosaari static const struct i2c_device_id m88ds3103_id_table[] = { 1475f01919e8SAntti Palosaari {"m88ds3103", 0}, 1476f01919e8SAntti Palosaari {} 1477f01919e8SAntti Palosaari }; 1478f01919e8SAntti Palosaari MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table); 1479f01919e8SAntti Palosaari 1480f01919e8SAntti Palosaari static struct i2c_driver m88ds3103_driver = { 1481f01919e8SAntti Palosaari .driver = { 1482f01919e8SAntti Palosaari .owner = THIS_MODULE, 1483f01919e8SAntti Palosaari .name = "m88ds3103", 1484f01919e8SAntti Palosaari .suppress_bind_attrs = true, 1485f01919e8SAntti Palosaari }, 1486f01919e8SAntti Palosaari .probe = m88ds3103_probe, 1487f01919e8SAntti Palosaari .remove = m88ds3103_remove, 1488f01919e8SAntti Palosaari .id_table = m88ds3103_id_table, 1489f01919e8SAntti Palosaari }; 1490f01919e8SAntti Palosaari 1491f01919e8SAntti Palosaari module_i2c_driver(m88ds3103_driver); 1492f01919e8SAntti Palosaari 1493395d00d1SAntti Palosaari MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>"); 14947978b8a1SAntti Palosaari MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver"); 1495395d00d1SAntti Palosaari MODULE_LICENSE("GPL"); 1496395d00d1SAntti Palosaari MODULE_FIRMWARE(M88DS3103_FIRMWARE); 1497f4df95bcSnibble.max MODULE_FIRMWARE(M88RS6000_FIRMWARE); 1498