1395d00d1SAntti Palosaari /* 27978b8a1SAntti Palosaari * Montage Technology M88DS3103/M88RS6000 demodulator driver 3395d00d1SAntti Palosaari * 4395d00d1SAntti Palosaari * Copyright (C) 2013 Antti Palosaari <crope@iki.fi> 5395d00d1SAntti Palosaari * 6395d00d1SAntti Palosaari * This program is free software; you can redistribute it and/or modify 7395d00d1SAntti Palosaari * it under the terms of the GNU General Public License as published by 8395d00d1SAntti Palosaari * the Free Software Foundation; either version 2 of the License, or 9395d00d1SAntti Palosaari * (at your option) any later version. 10395d00d1SAntti Palosaari * 11395d00d1SAntti Palosaari * This program is distributed in the hope that it will be useful, 12395d00d1SAntti Palosaari * but WITHOUT ANY WARRANTY; without even the implied warranty of 13395d00d1SAntti Palosaari * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 14395d00d1SAntti Palosaari * GNU General Public License for more details. 15395d00d1SAntti Palosaari */ 16395d00d1SAntti Palosaari 17395d00d1SAntti Palosaari #include "m88ds3103_priv.h" 18395d00d1SAntti Palosaari 19395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops; 20395d00d1SAntti Palosaari 2106487deeSAntti Palosaari /* write reg val table using reg addr auto increment */ 227978b8a1SAntti Palosaari static int m88ds3103_wr_reg_val_tab(struct m88ds3103_dev *dev, 2306487deeSAntti Palosaari const struct m88ds3103_reg_val *tab, int tab_len) 2406487deeSAntti Palosaari { 257978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 2606487deeSAntti Palosaari int ret, i, j; 2706487deeSAntti Palosaari u8 buf[83]; 2841b9aa00SAntti Palosaari 297978b8a1SAntti Palosaari dev_dbg(&client->dev, "tab_len=%d\n", tab_len); 3006487deeSAntti Palosaari 31f4df95bcSnibble.max if (tab_len > 86) { 3206487deeSAntti Palosaari ret = -EINVAL; 3306487deeSAntti Palosaari goto err; 3406487deeSAntti Palosaari } 3506487deeSAntti Palosaari 3606487deeSAntti Palosaari for (i = 0, j = 0; i < tab_len; i++, j++) { 3706487deeSAntti Palosaari buf[j] = tab[i].val; 3806487deeSAntti Palosaari 3906487deeSAntti Palosaari if (i == tab_len - 1 || tab[i].reg != tab[i + 1].reg - 1 || 407978b8a1SAntti Palosaari !((j + 1) % (dev->cfg->i2c_wr_max - 1))) { 41478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, tab[i].reg - j, buf, j + 1); 4206487deeSAntti Palosaari if (ret) 4306487deeSAntti Palosaari goto err; 4406487deeSAntti Palosaari 4506487deeSAntti Palosaari j = -1; 4606487deeSAntti Palosaari } 4706487deeSAntti Palosaari } 4806487deeSAntti Palosaari 4906487deeSAntti Palosaari return 0; 5006487deeSAntti Palosaari err: 517978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 5206487deeSAntti Palosaari return ret; 5306487deeSAntti Palosaari } 5406487deeSAntti Palosaari 55*0f91c9d6SDavid Howells /* 56*0f91c9d6SDavid Howells * Get the demodulator AGC PWM voltage setting supplied to the tuner. 57*0f91c9d6SDavid Howells */ 58*0f91c9d6SDavid Howells int m88ds3103_get_agc_pwm(struct dvb_frontend *fe, u8 *_agc_pwm) 59*0f91c9d6SDavid Howells { 60*0f91c9d6SDavid Howells struct m88ds3103_dev *dev = fe->demodulator_priv; 61*0f91c9d6SDavid Howells unsigned tmp; 62*0f91c9d6SDavid Howells int ret; 63*0f91c9d6SDavid Howells 64*0f91c9d6SDavid Howells ret = regmap_read(dev->regmap, 0x3f, &tmp); 65*0f91c9d6SDavid Howells if (ret == 0) 66*0f91c9d6SDavid Howells *_agc_pwm = tmp; 67*0f91c9d6SDavid Howells return ret; 68*0f91c9d6SDavid Howells } 69*0f91c9d6SDavid Howells EXPORT_SYMBOL(m88ds3103_get_agc_pwm); 70*0f91c9d6SDavid Howells 710df289a2SMauro Carvalho Chehab static int m88ds3103_read_status(struct dvb_frontend *fe, 720df289a2SMauro Carvalho Chehab enum fe_status *status) 73395d00d1SAntti Palosaari { 747978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 757978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 76395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 77c1daf651SAntti Palosaari int ret, i, itmp; 78478932b1SAntti Palosaari unsigned int utmp; 79c1daf651SAntti Palosaari u8 buf[3]; 80395d00d1SAntti Palosaari 81395d00d1SAntti Palosaari *status = 0; 82395d00d1SAntti Palosaari 837978b8a1SAntti Palosaari if (!dev->warm) { 84395d00d1SAntti Palosaari ret = -EAGAIN; 85395d00d1SAntti Palosaari goto err; 86395d00d1SAntti Palosaari } 87395d00d1SAntti Palosaari 88395d00d1SAntti Palosaari switch (c->delivery_system) { 89395d00d1SAntti Palosaari case SYS_DVBS: 90478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xd1, &utmp); 91395d00d1SAntti Palosaari if (ret) 92395d00d1SAntti Palosaari goto err; 93395d00d1SAntti Palosaari 94478932b1SAntti Palosaari if ((utmp & 0x07) == 0x07) 95395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 96395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 97395d00d1SAntti Palosaari FE_HAS_LOCK; 98395d00d1SAntti Palosaari break; 99395d00d1SAntti Palosaari case SYS_DVBS2: 100478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0x0d, &utmp); 101395d00d1SAntti Palosaari if (ret) 102395d00d1SAntti Palosaari goto err; 103395d00d1SAntti Palosaari 104478932b1SAntti Palosaari if ((utmp & 0x8f) == 0x8f) 105395d00d1SAntti Palosaari *status = FE_HAS_SIGNAL | FE_HAS_CARRIER | 106395d00d1SAntti Palosaari FE_HAS_VITERBI | FE_HAS_SYNC | 107395d00d1SAntti Palosaari FE_HAS_LOCK; 108395d00d1SAntti Palosaari break; 109395d00d1SAntti Palosaari default: 1107978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 111395d00d1SAntti Palosaari ret = -EINVAL; 112395d00d1SAntti Palosaari goto err; 113395d00d1SAntti Palosaari } 114395d00d1SAntti Palosaari 1157978b8a1SAntti Palosaari dev->fe_status = *status; 116478932b1SAntti Palosaari dev_dbg(&client->dev, "lock=%02x status=%02x\n", utmp, *status); 117395d00d1SAntti Palosaari 118c1daf651SAntti Palosaari /* CNR */ 1197978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_VITERBI) { 120c1daf651SAntti Palosaari unsigned int cnr, noise, signal, noise_tot, signal_tot; 121c1daf651SAntti Palosaari 122c1daf651SAntti Palosaari cnr = 0; 123c1daf651SAntti Palosaari /* more iterations for more accurate estimation */ 124c1daf651SAntti Palosaari #define M88DS3103_SNR_ITERATIONS 3 125c1daf651SAntti Palosaari 126c1daf651SAntti Palosaari switch (c->delivery_system) { 127c1daf651SAntti Palosaari case SYS_DVBS: 128c1daf651SAntti Palosaari itmp = 0; 129c1daf651SAntti Palosaari 130c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 131478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xff, &utmp); 132c1daf651SAntti Palosaari if (ret) 133c1daf651SAntti Palosaari goto err; 134c1daf651SAntti Palosaari 135478932b1SAntti Palosaari itmp += utmp; 136c1daf651SAntti Palosaari } 137c1daf651SAntti Palosaari 138c1daf651SAntti Palosaari /* use of single register limits max value to 15 dB */ 139c1daf651SAntti Palosaari /* SNR(X) dB = 10 * ln(X) / ln(10) dB */ 140c1daf651SAntti Palosaari itmp = DIV_ROUND_CLOSEST(itmp, 8 * M88DS3103_SNR_ITERATIONS); 141c1daf651SAntti Palosaari if (itmp) 142c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog2(itmp), intlog2(10)); 143c1daf651SAntti Palosaari break; 144c1daf651SAntti Palosaari case SYS_DVBS2: 145c1daf651SAntti Palosaari noise_tot = 0; 146c1daf651SAntti Palosaari signal_tot = 0; 147c1daf651SAntti Palosaari 148c1daf651SAntti Palosaari for (i = 0; i < M88DS3103_SNR_ITERATIONS; i++) { 149478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x8c, buf, 3); 150c1daf651SAntti Palosaari if (ret) 151c1daf651SAntti Palosaari goto err; 152c1daf651SAntti Palosaari 153c1daf651SAntti Palosaari noise = buf[1] << 6; /* [13:6] */ 154c1daf651SAntti Palosaari noise |= buf[0] & 0x3f; /* [5:0] */ 155c1daf651SAntti Palosaari noise >>= 2; 156c1daf651SAntti Palosaari signal = buf[2] * buf[2]; 157c1daf651SAntti Palosaari signal >>= 1; 158c1daf651SAntti Palosaari 159c1daf651SAntti Palosaari noise_tot += noise; 160c1daf651SAntti Palosaari signal_tot += signal; 161c1daf651SAntti Palosaari } 162c1daf651SAntti Palosaari 163c1daf651SAntti Palosaari noise = noise_tot / M88DS3103_SNR_ITERATIONS; 164c1daf651SAntti Palosaari signal = signal_tot / M88DS3103_SNR_ITERATIONS; 165c1daf651SAntti Palosaari 166c1daf651SAntti Palosaari /* SNR(X) dB = 10 * log10(X) dB */ 167c1daf651SAntti Palosaari if (signal > noise) { 168c1daf651SAntti Palosaari itmp = signal / noise; 169c1daf651SAntti Palosaari cnr = div_u64((u64) 10000 * intlog10(itmp), (1 << 24)); 170c1daf651SAntti Palosaari } 171c1daf651SAntti Palosaari break; 172c1daf651SAntti Palosaari default: 1737978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 174c1daf651SAntti Palosaari ret = -EINVAL; 175c1daf651SAntti Palosaari goto err; 176c1daf651SAntti Palosaari } 177c1daf651SAntti Palosaari 178c1daf651SAntti Palosaari if (cnr) { 179c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_DECIBEL; 180c1daf651SAntti Palosaari c->cnr.stat[0].svalue = cnr; 181c1daf651SAntti Palosaari } else { 182c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 183c1daf651SAntti Palosaari } 184c1daf651SAntti Palosaari } else { 185c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 186c1daf651SAntti Palosaari } 187c1daf651SAntti Palosaari 188ce80d713SAntti Palosaari /* BER */ 1897978b8a1SAntti Palosaari if (dev->fe_status & FE_HAS_LOCK) { 190ce80d713SAntti Palosaari unsigned int utmp, post_bit_error, post_bit_count; 191ce80d713SAntti Palosaari 192ce80d713SAntti Palosaari switch (c->delivery_system) { 193ce80d713SAntti Palosaari case SYS_DVBS: 194478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x04); 195ce80d713SAntti Palosaari if (ret) 196ce80d713SAntti Palosaari goto err; 197ce80d713SAntti Palosaari 198478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xf8, &utmp); 199ce80d713SAntti Palosaari if (ret) 200ce80d713SAntti Palosaari goto err; 201ce80d713SAntti Palosaari 202ce80d713SAntti Palosaari /* measurement ready? */ 203478932b1SAntti Palosaari if (!(utmp & 0x10)) { 204478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf6, buf, 2); 205ce80d713SAntti Palosaari if (ret) 206ce80d713SAntti Palosaari goto err; 207ce80d713SAntti Palosaari 208ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 209ce80d713SAntti Palosaari post_bit_count = 0x800000; 2107978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 2117978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 2127978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 213ce80d713SAntti Palosaari 214ce80d713SAntti Palosaari /* restart measurement */ 215478932b1SAntti Palosaari utmp |= 0x10; 216478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf8, utmp); 217ce80d713SAntti Palosaari if (ret) 218ce80d713SAntti Palosaari goto err; 219ce80d713SAntti Palosaari } 220ce80d713SAntti Palosaari break; 221ce80d713SAntti Palosaari case SYS_DVBS2: 222478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xd5, buf, 3); 223ce80d713SAntti Palosaari if (ret) 224ce80d713SAntti Palosaari goto err; 225ce80d713SAntti Palosaari 226ce80d713SAntti Palosaari utmp = buf[2] << 16 | buf[1] << 8 | buf[0] << 0; 227ce80d713SAntti Palosaari 228ce80d713SAntti Palosaari /* enough data? */ 229ce80d713SAntti Palosaari if (utmp > 4000) { 230478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf7, buf, 2); 231ce80d713SAntti Palosaari if (ret) 232ce80d713SAntti Palosaari goto err; 233ce80d713SAntti Palosaari 234ce80d713SAntti Palosaari post_bit_error = buf[1] << 8 | buf[0] << 0; 235ce80d713SAntti Palosaari post_bit_count = 32 * utmp; /* TODO: FEC */ 2367978b8a1SAntti Palosaari dev->post_bit_error += post_bit_error; 2377978b8a1SAntti Palosaari dev->post_bit_count += post_bit_count; 2387978b8a1SAntti Palosaari dev->dvbv3_ber = post_bit_error; 239ce80d713SAntti Palosaari 240ce80d713SAntti Palosaari /* restart measurement */ 241478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xd1, 0x01); 242ce80d713SAntti Palosaari if (ret) 243ce80d713SAntti Palosaari goto err; 244ce80d713SAntti Palosaari 245478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x01); 246ce80d713SAntti Palosaari if (ret) 247ce80d713SAntti Palosaari goto err; 248ce80d713SAntti Palosaari 249478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf9, 0x00); 250ce80d713SAntti Palosaari if (ret) 251ce80d713SAntti Palosaari goto err; 252ce80d713SAntti Palosaari 253478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xd1, 0x00); 254ce80d713SAntti Palosaari if (ret) 255ce80d713SAntti Palosaari goto err; 256ce80d713SAntti Palosaari } 257ce80d713SAntti Palosaari break; 258ce80d713SAntti Palosaari default: 2597978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 260ce80d713SAntti Palosaari ret = -EINVAL; 261ce80d713SAntti Palosaari goto err; 262ce80d713SAntti Palosaari } 263ce80d713SAntti Palosaari 264ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER; 2657978b8a1SAntti Palosaari c->post_bit_error.stat[0].uvalue = dev->post_bit_error; 266ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER; 2677978b8a1SAntti Palosaari c->post_bit_count.stat[0].uvalue = dev->post_bit_count; 268ce80d713SAntti Palosaari } else { 269ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 270ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 271ce80d713SAntti Palosaari } 272ce80d713SAntti Palosaari 273395d00d1SAntti Palosaari return 0; 274395d00d1SAntti Palosaari err: 2757978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 276395d00d1SAntti Palosaari return ret; 277395d00d1SAntti Palosaari } 278395d00d1SAntti Palosaari 279395d00d1SAntti Palosaari static int m88ds3103_set_frontend(struct dvb_frontend *fe) 280395d00d1SAntti Palosaari { 2817978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 2827978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 283395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 28406487deeSAntti Palosaari int ret, len; 285395d00d1SAntti Palosaari const struct m88ds3103_reg_val *init; 286b6851419Snibble.max u8 u8tmp, u8tmp1 = 0, u8tmp2 = 0; /* silence compiler warning */ 287f4df95bcSnibble.max u8 buf[3]; 288b6851419Snibble.max u16 u16tmp, divide_ratio = 0; 28979d09330Snibble.max u32 tuner_frequency, target_mclk; 290395d00d1SAntti Palosaari s32 s32tmp; 29141b9aa00SAntti Palosaari 2927978b8a1SAntti Palosaari dev_dbg(&client->dev, 2937978b8a1SAntti Palosaari "delivery_system=%d modulation=%d frequency=%u symbol_rate=%d inversion=%d pilot=%d rolloff=%d\n", 2947978b8a1SAntti Palosaari c->delivery_system, c->modulation, c->frequency, c->symbol_rate, 295395d00d1SAntti Palosaari c->inversion, c->pilot, c->rolloff); 296395d00d1SAntti Palosaari 2977978b8a1SAntti Palosaari if (!dev->warm) { 298395d00d1SAntti Palosaari ret = -EAGAIN; 299395d00d1SAntti Palosaari goto err; 300395d00d1SAntti Palosaari } 301395d00d1SAntti Palosaari 302f4df95bcSnibble.max /* reset */ 303478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x80); 304f4df95bcSnibble.max if (ret) 305f4df95bcSnibble.max goto err; 306f4df95bcSnibble.max 307478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x00); 308f4df95bcSnibble.max if (ret) 309f4df95bcSnibble.max goto err; 310f4df95bcSnibble.max 311f4df95bcSnibble.max /* Disable demod clock path */ 3127978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 313478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x06, 0xe0); 314f4df95bcSnibble.max if (ret) 315f4df95bcSnibble.max goto err; 316f4df95bcSnibble.max } 317f4df95bcSnibble.max 318395d00d1SAntti Palosaari /* program tuner */ 319395d00d1SAntti Palosaari if (fe->ops.tuner_ops.set_params) { 320395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.set_params(fe); 321395d00d1SAntti Palosaari if (ret) 322395d00d1SAntti Palosaari goto err; 323395d00d1SAntti Palosaari } 324395d00d1SAntti Palosaari 325395d00d1SAntti Palosaari if (fe->ops.tuner_ops.get_frequency) { 326395d00d1SAntti Palosaari ret = fe->ops.tuner_ops.get_frequency(fe, &tuner_frequency); 327395d00d1SAntti Palosaari if (ret) 328395d00d1SAntti Palosaari goto err; 3292f9dff3fSAntti Palosaari } else { 3302f9dff3fSAntti Palosaari /* 3312f9dff3fSAntti Palosaari * Use nominal target frequency as tuner driver does not provide 3322f9dff3fSAntti Palosaari * actual frequency used. Carrier offset calculation is not 3332f9dff3fSAntti Palosaari * valid. 3342f9dff3fSAntti Palosaari */ 3352f9dff3fSAntti Palosaari tuner_frequency = c->frequency; 336395d00d1SAntti Palosaari } 337395d00d1SAntti Palosaari 338f4df95bcSnibble.max /* select M88RS6000 demod main mclk and ts mclk from tuner die. */ 3397978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 340f4df95bcSnibble.max if (c->symbol_rate > 45010000) 3417978b8a1SAntti Palosaari dev->mclk_khz = 110250; 342f4df95bcSnibble.max else 3437978b8a1SAntti Palosaari dev->mclk_khz = 96000; 344395d00d1SAntti Palosaari 345f4df95bcSnibble.max if (c->delivery_system == SYS_DVBS) 346395d00d1SAntti Palosaari target_mclk = 96000; 347f4df95bcSnibble.max else 348f4df95bcSnibble.max target_mclk = 144000; 349395d00d1SAntti Palosaari 350f4df95bcSnibble.max /* Enable demod clock path */ 351478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x06, 0x00); 352f4df95bcSnibble.max if (ret) 353f4df95bcSnibble.max goto err; 354f4df95bcSnibble.max usleep_range(10000, 20000); 355f4df95bcSnibble.max } else { 356f4df95bcSnibble.max /* set M88DS3103 mclk and ts mclk. */ 3577978b8a1SAntti Palosaari dev->mclk_khz = 96000; 358f4df95bcSnibble.max 3597978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 360395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 361395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 3627978b8a1SAntti Palosaari target_mclk = dev->cfg->ts_clk; 363395d00d1SAntti Palosaari break; 364395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 365395d00d1SAntti Palosaari case M88DS3103_TS_CI: 366b6851419Snibble.max if (c->delivery_system == SYS_DVBS) 367b6851419Snibble.max target_mclk = 96000; 368b6851419Snibble.max else { 369395d00d1SAntti Palosaari if (c->symbol_rate < 18000000) 370395d00d1SAntti Palosaari target_mclk = 96000; 371395d00d1SAntti Palosaari else if (c->symbol_rate < 28000000) 372395d00d1SAntti Palosaari target_mclk = 144000; 373395d00d1SAntti Palosaari else 374395d00d1SAntti Palosaari target_mclk = 192000; 375b6851419Snibble.max } 376395d00d1SAntti Palosaari break; 377395d00d1SAntti Palosaari default: 3787978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 379395d00d1SAntti Palosaari ret = -EINVAL; 380395d00d1SAntti Palosaari goto err; 381395d00d1SAntti Palosaari } 382f4df95bcSnibble.max 383f4df95bcSnibble.max switch (target_mclk) { 384f4df95bcSnibble.max case 96000: 385f4df95bcSnibble.max u8tmp1 = 0x02; /* 0b10 */ 386f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 387f4df95bcSnibble.max break; 388f4df95bcSnibble.max case 144000: 389f4df95bcSnibble.max u8tmp1 = 0x00; /* 0b00 */ 390f4df95bcSnibble.max u8tmp2 = 0x01; /* 0b01 */ 391f4df95bcSnibble.max break; 392f4df95bcSnibble.max case 192000: 393f4df95bcSnibble.max u8tmp1 = 0x03; /* 0b11 */ 394f4df95bcSnibble.max u8tmp2 = 0x00; /* 0b00 */ 395f4df95bcSnibble.max break; 396f4df95bcSnibble.max } 397478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x22, 0xc0, u8tmp1 << 6); 398f4df95bcSnibble.max if (ret) 399f4df95bcSnibble.max goto err; 400478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x24, 0xc0, u8tmp2 << 6); 401f4df95bcSnibble.max if (ret) 402f4df95bcSnibble.max goto err; 403f4df95bcSnibble.max } 404f4df95bcSnibble.max 405478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x01); 406f4df95bcSnibble.max if (ret) 407f4df95bcSnibble.max goto err; 408f4df95bcSnibble.max 409478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x00, 0x01); 410f4df95bcSnibble.max if (ret) 411f4df95bcSnibble.max goto err; 412f4df95bcSnibble.max 413f4df95bcSnibble.max switch (c->delivery_system) { 414f4df95bcSnibble.max case SYS_DVBS: 4157978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 416f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs_init_reg_vals); 417f4df95bcSnibble.max init = m88rs6000_dvbs_init_reg_vals; 418f4df95bcSnibble.max } else { 419f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs_init_reg_vals); 420f4df95bcSnibble.max init = m88ds3103_dvbs_init_reg_vals; 421f4df95bcSnibble.max } 422f4df95bcSnibble.max break; 423f4df95bcSnibble.max case SYS_DVBS2: 4247978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 425f4df95bcSnibble.max len = ARRAY_SIZE(m88rs6000_dvbs2_init_reg_vals); 426f4df95bcSnibble.max init = m88rs6000_dvbs2_init_reg_vals; 427f4df95bcSnibble.max } else { 428f4df95bcSnibble.max len = ARRAY_SIZE(m88ds3103_dvbs2_init_reg_vals); 429f4df95bcSnibble.max init = m88ds3103_dvbs2_init_reg_vals; 430f4df95bcSnibble.max } 431395d00d1SAntti Palosaari break; 432395d00d1SAntti Palosaari default: 4337978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 434395d00d1SAntti Palosaari ret = -EINVAL; 435395d00d1SAntti Palosaari goto err; 436395d00d1SAntti Palosaari } 437395d00d1SAntti Palosaari 438395d00d1SAntti Palosaari /* program init table */ 4397978b8a1SAntti Palosaari if (c->delivery_system != dev->delivery_system) { 4407978b8a1SAntti Palosaari ret = m88ds3103_wr_reg_val_tab(dev, init, len); 441395d00d1SAntti Palosaari if (ret) 442395d00d1SAntti Palosaari goto err; 443395d00d1SAntti Palosaari } 444395d00d1SAntti Palosaari 4457978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) { 446f4df95bcSnibble.max if ((c->delivery_system == SYS_DVBS2) 447f4df95bcSnibble.max && ((c->symbol_rate / 1000) <= 5000)) { 448478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc0, 0x04); 449f4df95bcSnibble.max if (ret) 450f4df95bcSnibble.max goto err; 451f4df95bcSnibble.max buf[0] = 0x09; 452f4df95bcSnibble.max buf[1] = 0x22; 453f4df95bcSnibble.max buf[2] = 0x88; 454478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x8a, buf, 3); 455f4df95bcSnibble.max if (ret) 456f4df95bcSnibble.max goto err; 457f4df95bcSnibble.max } 458478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x9d, 0x08, 0x08); 459f4df95bcSnibble.max if (ret) 460f4df95bcSnibble.max goto err; 461478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xf1, 0x01); 462f4df95bcSnibble.max if (ret) 463f4df95bcSnibble.max goto err; 464478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x30, 0x80, 0x80); 465f4df95bcSnibble.max if (ret) 466f4df95bcSnibble.max goto err; 467f4df95bcSnibble.max } 468f4df95bcSnibble.max 4697978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 470395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 471395d00d1SAntti Palosaari u8tmp1 = 0x00; 47279d09330Snibble.max u8tmp = 0x06; 473395d00d1SAntti Palosaari break; 474395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 475395d00d1SAntti Palosaari u8tmp1 = 0x20; 47679d09330Snibble.max u8tmp = 0x06; 477395d00d1SAntti Palosaari break; 478395d00d1SAntti Palosaari case M88DS3103_TS_PARALLEL: 47979d09330Snibble.max u8tmp = 0x02; 480395d00d1SAntti Palosaari break; 481395d00d1SAntti Palosaari case M88DS3103_TS_CI: 48279d09330Snibble.max u8tmp = 0x03; 483395d00d1SAntti Palosaari break; 484395d00d1SAntti Palosaari default: 4857978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid ts_mode\n"); 486395d00d1SAntti Palosaari ret = -EINVAL; 487395d00d1SAntti Palosaari goto err; 488395d00d1SAntti Palosaari } 489395d00d1SAntti Palosaari 4907978b8a1SAntti Palosaari if (dev->cfg->ts_clk_pol) 49179d09330Snibble.max u8tmp |= 0x40; 49279d09330Snibble.max 493395d00d1SAntti Palosaari /* TS mode */ 494478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xfd, u8tmp); 495395d00d1SAntti Palosaari if (ret) 496395d00d1SAntti Palosaari goto err; 497395d00d1SAntti Palosaari 4987978b8a1SAntti Palosaari switch (dev->cfg->ts_mode) { 499395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL: 500395d00d1SAntti Palosaari case M88DS3103_TS_SERIAL_D7: 501478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x29, 0x20, u8tmp1); 502395d00d1SAntti Palosaari if (ret) 503395d00d1SAntti Palosaari goto err; 504b6851419Snibble.max u8tmp1 = 0; 505b6851419Snibble.max u8tmp2 = 0; 506b6851419Snibble.max break; 507b6851419Snibble.max default: 5087978b8a1SAntti Palosaari if (dev->cfg->ts_clk) { 5097978b8a1SAntti Palosaari divide_ratio = DIV_ROUND_UP(target_mclk, dev->cfg->ts_clk); 510395d00d1SAntti Palosaari u8tmp1 = divide_ratio / 2; 511395d00d1SAntti Palosaari u8tmp2 = DIV_ROUND_UP(divide_ratio, 2); 512b6851419Snibble.max } 513395d00d1SAntti Palosaari } 514395d00d1SAntti Palosaari 5157978b8a1SAntti Palosaari dev_dbg(&client->dev, 5167978b8a1SAntti Palosaari "target_mclk=%d ts_clk=%d divide_ratio=%d\n", 5177978b8a1SAntti Palosaari target_mclk, dev->cfg->ts_clk, divide_ratio); 518395d00d1SAntti Palosaari 519395d00d1SAntti Palosaari u8tmp1--; 520395d00d1SAntti Palosaari u8tmp2--; 521395d00d1SAntti Palosaari /* u8tmp1[5:2] => fe[3:0], u8tmp1[1:0] => ea[7:6] */ 522395d00d1SAntti Palosaari u8tmp1 &= 0x3f; 523395d00d1SAntti Palosaari /* u8tmp2[5:0] => ea[5:0] */ 524395d00d1SAntti Palosaari u8tmp2 &= 0x3f; 525395d00d1SAntti Palosaari 526478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xfe, &u8tmp, 1); 527395d00d1SAntti Palosaari if (ret) 528395d00d1SAntti Palosaari goto err; 529395d00d1SAntti Palosaari 530395d00d1SAntti Palosaari u8tmp = ((u8tmp & 0xf0) << 0) | u8tmp1 >> 2; 531478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xfe, u8tmp); 532395d00d1SAntti Palosaari if (ret) 533395d00d1SAntti Palosaari goto err; 534395d00d1SAntti Palosaari 535395d00d1SAntti Palosaari u8tmp = ((u8tmp1 & 0x03) << 6) | u8tmp2 >> 0; 536478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xea, u8tmp); 537395d00d1SAntti Palosaari if (ret) 538395d00d1SAntti Palosaari goto err; 539395d00d1SAntti Palosaari 540395d00d1SAntti Palosaari if (c->symbol_rate <= 3000000) 541395d00d1SAntti Palosaari u8tmp = 0x20; 542395d00d1SAntti Palosaari else if (c->symbol_rate <= 10000000) 543395d00d1SAntti Palosaari u8tmp = 0x10; 544395d00d1SAntti Palosaari else 545395d00d1SAntti Palosaari u8tmp = 0x06; 546395d00d1SAntti Palosaari 547478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc3, 0x08); 548395d00d1SAntti Palosaari if (ret) 549395d00d1SAntti Palosaari goto err; 550395d00d1SAntti Palosaari 551478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc8, u8tmp); 552395d00d1SAntti Palosaari if (ret) 553395d00d1SAntti Palosaari goto err; 554395d00d1SAntti Palosaari 555478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc4, 0x08); 556395d00d1SAntti Palosaari if (ret) 557395d00d1SAntti Palosaari goto err; 558395d00d1SAntti Palosaari 559478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xc7, 0x00); 560395d00d1SAntti Palosaari if (ret) 561395d00d1SAntti Palosaari goto err; 562395d00d1SAntti Palosaari 5637978b8a1SAntti Palosaari u16tmp = DIV_ROUND_CLOSEST((c->symbol_rate / 1000) << 15, dev->mclk_khz / 2); 564395d00d1SAntti Palosaari buf[0] = (u16tmp >> 0) & 0xff; 565395d00d1SAntti Palosaari buf[1] = (u16tmp >> 8) & 0xff; 566478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x61, buf, 2); 567395d00d1SAntti Palosaari if (ret) 568395d00d1SAntti Palosaari goto err; 569395d00d1SAntti Palosaari 570478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x4d, 0x02, dev->cfg->spec_inv << 1); 571395d00d1SAntti Palosaari if (ret) 572395d00d1SAntti Palosaari goto err; 573395d00d1SAntti Palosaari 574478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x30, 0x10, dev->cfg->agc_inv << 4); 575395d00d1SAntti Palosaari if (ret) 576395d00d1SAntti Palosaari goto err; 577395d00d1SAntti Palosaari 578478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x33, dev->cfg->agc); 579395d00d1SAntti Palosaari if (ret) 580395d00d1SAntti Palosaari goto err; 581395d00d1SAntti Palosaari 5827978b8a1SAntti Palosaari dev_dbg(&client->dev, "carrier offset=%d\n", 583395d00d1SAntti Palosaari (tuner_frequency - c->frequency)); 584395d00d1SAntti Palosaari 585395d00d1SAntti Palosaari s32tmp = 0x10000 * (tuner_frequency - c->frequency); 5867978b8a1SAntti Palosaari s32tmp = DIV_ROUND_CLOSEST(s32tmp, dev->mclk_khz); 587395d00d1SAntti Palosaari if (s32tmp < 0) 588395d00d1SAntti Palosaari s32tmp += 0x10000; 589395d00d1SAntti Palosaari 590395d00d1SAntti Palosaari buf[0] = (s32tmp >> 0) & 0xff; 591395d00d1SAntti Palosaari buf[1] = (s32tmp >> 8) & 0xff; 592478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0x5e, buf, 2); 593395d00d1SAntti Palosaari if (ret) 594395d00d1SAntti Palosaari goto err; 595395d00d1SAntti Palosaari 596478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x00, 0x00); 597395d00d1SAntti Palosaari if (ret) 598395d00d1SAntti Palosaari goto err; 599395d00d1SAntti Palosaari 600478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x00); 601395d00d1SAntti Palosaari if (ret) 602395d00d1SAntti Palosaari goto err; 603395d00d1SAntti Palosaari 6047978b8a1SAntti Palosaari dev->delivery_system = c->delivery_system; 605395d00d1SAntti Palosaari 606395d00d1SAntti Palosaari return 0; 607395d00d1SAntti Palosaari err: 6087978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 609395d00d1SAntti Palosaari return ret; 610395d00d1SAntti Palosaari } 611395d00d1SAntti Palosaari 612395d00d1SAntti Palosaari static int m88ds3103_init(struct dvb_frontend *fe) 613395d00d1SAntti Palosaari { 6147978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 6157978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 616c1daf651SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 617395d00d1SAntti Palosaari int ret, len, remaining; 618478932b1SAntti Palosaari unsigned int utmp; 619395d00d1SAntti Palosaari const struct firmware *fw = NULL; 620f4df95bcSnibble.max u8 *fw_file; 62141b9aa00SAntti Palosaari 6227978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 623395d00d1SAntti Palosaari 624395d00d1SAntti Palosaari /* set cold state by default */ 6257978b8a1SAntti Palosaari dev->warm = false; 626395d00d1SAntti Palosaari 627395d00d1SAntti Palosaari /* wake up device from sleep */ 628478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x01); 629395d00d1SAntti Palosaari if (ret) 630395d00d1SAntti Palosaari goto err; 631478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x00); 632395d00d1SAntti Palosaari if (ret) 633395d00d1SAntti Palosaari goto err; 634478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x00); 635395d00d1SAntti Palosaari if (ret) 636395d00d1SAntti Palosaari goto err; 637395d00d1SAntti Palosaari 638395d00d1SAntti Palosaari /* firmware status */ 639478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xb9, &utmp); 640395d00d1SAntti Palosaari if (ret) 641395d00d1SAntti Palosaari goto err; 642395d00d1SAntti Palosaari 643478932b1SAntti Palosaari dev_dbg(&client->dev, "firmware=%02x\n", utmp); 644395d00d1SAntti Palosaari 645478932b1SAntti Palosaari if (utmp) 646395d00d1SAntti Palosaari goto skip_fw_download; 647395d00d1SAntti Palosaari 648f4df95bcSnibble.max /* global reset, global diseqc reset, golbal fec reset */ 649478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0xe0); 650f4df95bcSnibble.max if (ret) 651f4df95bcSnibble.max goto err; 652478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x07, 0x00); 653f4df95bcSnibble.max if (ret) 654f4df95bcSnibble.max goto err; 655f4df95bcSnibble.max 656395d00d1SAntti Palosaari /* cold state - try to download firmware */ 6577978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in cold state\n", 6587978b8a1SAntti Palosaari m88ds3103_ops.info.name); 659395d00d1SAntti Palosaari 6607978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 661f4df95bcSnibble.max fw_file = M88RS6000_FIRMWARE; 662f4df95bcSnibble.max else 663f4df95bcSnibble.max fw_file = M88DS3103_FIRMWARE; 664395d00d1SAntti Palosaari /* request the firmware, this will block and timeout */ 6657978b8a1SAntti Palosaari ret = request_firmware(&fw, fw_file, &client->dev); 666395d00d1SAntti Palosaari if (ret) { 6677978b8a1SAntti Palosaari dev_err(&client->dev, "firmare file '%s' not found\n", fw_file); 668395d00d1SAntti Palosaari goto err; 669395d00d1SAntti Palosaari } 670395d00d1SAntti Palosaari 6717978b8a1SAntti Palosaari dev_info(&client->dev, "downloading firmware from file '%s'\n", 6727978b8a1SAntti Palosaari fw_file); 673395d00d1SAntti Palosaari 674478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x01); 675395d00d1SAntti Palosaari if (ret) 6765ed0cf88SMarkus Elfring goto error_fw_release; 677395d00d1SAntti Palosaari 678395d00d1SAntti Palosaari for (remaining = fw->size; remaining > 0; 6797978b8a1SAntti Palosaari remaining -= (dev->cfg->i2c_wr_max - 1)) { 680395d00d1SAntti Palosaari len = remaining; 6817978b8a1SAntti Palosaari if (len > (dev->cfg->i2c_wr_max - 1)) 6827978b8a1SAntti Palosaari len = (dev->cfg->i2c_wr_max - 1); 683395d00d1SAntti Palosaari 684478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0xb0, 685395d00d1SAntti Palosaari &fw->data[fw->size - remaining], len); 686395d00d1SAntti Palosaari if (ret) { 6877978b8a1SAntti Palosaari dev_err(&client->dev, "firmware download failed=%d\n", 6887978b8a1SAntti Palosaari ret); 6895ed0cf88SMarkus Elfring goto error_fw_release; 690395d00d1SAntti Palosaari } 691395d00d1SAntti Palosaari } 692395d00d1SAntti Palosaari 693478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xb2, 0x00); 694395d00d1SAntti Palosaari if (ret) 6955ed0cf88SMarkus Elfring goto error_fw_release; 696395d00d1SAntti Palosaari 697395d00d1SAntti Palosaari release_firmware(fw); 698395d00d1SAntti Palosaari fw = NULL; 699395d00d1SAntti Palosaari 700478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xb9, &utmp); 701395d00d1SAntti Palosaari if (ret) 702395d00d1SAntti Palosaari goto err; 703395d00d1SAntti Palosaari 704478932b1SAntti Palosaari if (!utmp) { 7057978b8a1SAntti Palosaari dev_info(&client->dev, "firmware did not run\n"); 706395d00d1SAntti Palosaari ret = -EFAULT; 707395d00d1SAntti Palosaari goto err; 708395d00d1SAntti Palosaari } 709395d00d1SAntti Palosaari 7107978b8a1SAntti Palosaari dev_info(&client->dev, "found a '%s' in warm state\n", 7117978b8a1SAntti Palosaari m88ds3103_ops.info.name); 7127978b8a1SAntti Palosaari dev_info(&client->dev, "firmware version: %X.%X\n", 713478932b1SAntti Palosaari (utmp >> 4) & 0xf, (utmp >> 0 & 0xf)); 714395d00d1SAntti Palosaari 715395d00d1SAntti Palosaari skip_fw_download: 716395d00d1SAntti Palosaari /* warm state */ 7177978b8a1SAntti Palosaari dev->warm = true; 7187978b8a1SAntti Palosaari 719c1daf651SAntti Palosaari /* init stats here in order signal app which stats are supported */ 720c1daf651SAntti Palosaari c->cnr.len = 1; 721c1daf651SAntti Palosaari c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 722ce80d713SAntti Palosaari c->post_bit_error.len = 1; 723ce80d713SAntti Palosaari c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 724ce80d713SAntti Palosaari c->post_bit_count.len = 1; 725ce80d713SAntti Palosaari c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE; 726395d00d1SAntti Palosaari 7277978b8a1SAntti Palosaari return 0; 7285ed0cf88SMarkus Elfring error_fw_release: 7295ed0cf88SMarkus Elfring release_firmware(fw); 7305ed0cf88SMarkus Elfring err: 7317978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 732395d00d1SAntti Palosaari return ret; 733395d00d1SAntti Palosaari } 734395d00d1SAntti Palosaari 735395d00d1SAntti Palosaari static int m88ds3103_sleep(struct dvb_frontend *fe) 736395d00d1SAntti Palosaari { 7377978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 7387978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 739395d00d1SAntti Palosaari int ret; 740478932b1SAntti Palosaari unsigned int utmp; 74141b9aa00SAntti Palosaari 7427978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 743395d00d1SAntti Palosaari 7447978b8a1SAntti Palosaari dev->fe_status = 0; 7457978b8a1SAntti Palosaari dev->delivery_system = SYS_UNDEFINED; 746395d00d1SAntti Palosaari 747395d00d1SAntti Palosaari /* TS Hi-Z */ 7487978b8a1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 749478932b1SAntti Palosaari utmp = 0x29; 750f4df95bcSnibble.max else 751478932b1SAntti Palosaari utmp = 0x27; 752478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, utmp, 0x01, 0x00); 753395d00d1SAntti Palosaari if (ret) 754395d00d1SAntti Palosaari goto err; 755395d00d1SAntti Palosaari 756395d00d1SAntti Palosaari /* sleep */ 757478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x00); 758395d00d1SAntti Palosaari if (ret) 759395d00d1SAntti Palosaari goto err; 760478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x01); 761395d00d1SAntti Palosaari if (ret) 762395d00d1SAntti Palosaari goto err; 763478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x10); 764395d00d1SAntti Palosaari if (ret) 765395d00d1SAntti Palosaari goto err; 766395d00d1SAntti Palosaari 767395d00d1SAntti Palosaari return 0; 768395d00d1SAntti Palosaari err: 7697978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 770395d00d1SAntti Palosaari return ret; 771395d00d1SAntti Palosaari } 772395d00d1SAntti Palosaari 773395d00d1SAntti Palosaari static int m88ds3103_get_frontend(struct dvb_frontend *fe) 774395d00d1SAntti Palosaari { 7757978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 7767978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 777395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 778395d00d1SAntti Palosaari int ret; 779395d00d1SAntti Palosaari u8 buf[3]; 78041b9aa00SAntti Palosaari 7817978b8a1SAntti Palosaari dev_dbg(&client->dev, "\n"); 782395d00d1SAntti Palosaari 7837978b8a1SAntti Palosaari if (!dev->warm || !(dev->fe_status & FE_HAS_LOCK)) { 7849240c384SAntti Palosaari ret = 0; 785395d00d1SAntti Palosaari goto err; 786395d00d1SAntti Palosaari } 787395d00d1SAntti Palosaari 788395d00d1SAntti Palosaari switch (c->delivery_system) { 789395d00d1SAntti Palosaari case SYS_DVBS: 790478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xe0, &buf[0], 1); 791395d00d1SAntti Palosaari if (ret) 792395d00d1SAntti Palosaari goto err; 793395d00d1SAntti Palosaari 794478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xe6, &buf[1], 1); 795395d00d1SAntti Palosaari if (ret) 796395d00d1SAntti Palosaari goto err; 797395d00d1SAntti Palosaari 798395d00d1SAntti Palosaari switch ((buf[0] >> 2) & 0x01) { 799395d00d1SAntti Palosaari case 0: 800395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 801395d00d1SAntti Palosaari break; 802395d00d1SAntti Palosaari case 1: 803395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 804395d00d1SAntti Palosaari break; 805395d00d1SAntti Palosaari } 806395d00d1SAntti Palosaari 807395d00d1SAntti Palosaari switch ((buf[1] >> 5) & 0x07) { 808395d00d1SAntti Palosaari case 0: 809395d00d1SAntti Palosaari c->fec_inner = FEC_7_8; 810395d00d1SAntti Palosaari break; 811395d00d1SAntti Palosaari case 1: 812395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 813395d00d1SAntti Palosaari break; 814395d00d1SAntti Palosaari case 2: 815395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 816395d00d1SAntti Palosaari break; 817395d00d1SAntti Palosaari case 3: 818395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 819395d00d1SAntti Palosaari break; 820395d00d1SAntti Palosaari case 4: 821395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 822395d00d1SAntti Palosaari break; 823395d00d1SAntti Palosaari default: 8247978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 825395d00d1SAntti Palosaari } 826395d00d1SAntti Palosaari 827395d00d1SAntti Palosaari c->modulation = QPSK; 828395d00d1SAntti Palosaari 829395d00d1SAntti Palosaari break; 830395d00d1SAntti Palosaari case SYS_DVBS2: 831478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x7e, &buf[0], 1); 832395d00d1SAntti Palosaari if (ret) 833395d00d1SAntti Palosaari goto err; 834395d00d1SAntti Palosaari 835478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x89, &buf[1], 1); 836395d00d1SAntti Palosaari if (ret) 837395d00d1SAntti Palosaari goto err; 838395d00d1SAntti Palosaari 839478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0xf2, &buf[2], 1); 840395d00d1SAntti Palosaari if (ret) 841395d00d1SAntti Palosaari goto err; 842395d00d1SAntti Palosaari 843395d00d1SAntti Palosaari switch ((buf[0] >> 0) & 0x0f) { 844395d00d1SAntti Palosaari case 2: 845395d00d1SAntti Palosaari c->fec_inner = FEC_2_5; 846395d00d1SAntti Palosaari break; 847395d00d1SAntti Palosaari case 3: 848395d00d1SAntti Palosaari c->fec_inner = FEC_1_2; 849395d00d1SAntti Palosaari break; 850395d00d1SAntti Palosaari case 4: 851395d00d1SAntti Palosaari c->fec_inner = FEC_3_5; 852395d00d1SAntti Palosaari break; 853395d00d1SAntti Palosaari case 5: 854395d00d1SAntti Palosaari c->fec_inner = FEC_2_3; 855395d00d1SAntti Palosaari break; 856395d00d1SAntti Palosaari case 6: 857395d00d1SAntti Palosaari c->fec_inner = FEC_3_4; 858395d00d1SAntti Palosaari break; 859395d00d1SAntti Palosaari case 7: 860395d00d1SAntti Palosaari c->fec_inner = FEC_4_5; 861395d00d1SAntti Palosaari break; 862395d00d1SAntti Palosaari case 8: 863395d00d1SAntti Palosaari c->fec_inner = FEC_5_6; 864395d00d1SAntti Palosaari break; 865395d00d1SAntti Palosaari case 9: 866395d00d1SAntti Palosaari c->fec_inner = FEC_8_9; 867395d00d1SAntti Palosaari break; 868395d00d1SAntti Palosaari case 10: 869395d00d1SAntti Palosaari c->fec_inner = FEC_9_10; 870395d00d1SAntti Palosaari break; 871395d00d1SAntti Palosaari default: 8727978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fec_inner\n"); 873395d00d1SAntti Palosaari } 874395d00d1SAntti Palosaari 875395d00d1SAntti Palosaari switch ((buf[0] >> 5) & 0x01) { 876395d00d1SAntti Palosaari case 0: 877395d00d1SAntti Palosaari c->pilot = PILOT_OFF; 878395d00d1SAntti Palosaari break; 879395d00d1SAntti Palosaari case 1: 880395d00d1SAntti Palosaari c->pilot = PILOT_ON; 881395d00d1SAntti Palosaari break; 882395d00d1SAntti Palosaari } 883395d00d1SAntti Palosaari 884395d00d1SAntti Palosaari switch ((buf[0] >> 6) & 0x07) { 885395d00d1SAntti Palosaari case 0: 886395d00d1SAntti Palosaari c->modulation = QPSK; 887395d00d1SAntti Palosaari break; 888395d00d1SAntti Palosaari case 1: 889395d00d1SAntti Palosaari c->modulation = PSK_8; 890395d00d1SAntti Palosaari break; 891395d00d1SAntti Palosaari case 2: 892395d00d1SAntti Palosaari c->modulation = APSK_16; 893395d00d1SAntti Palosaari break; 894395d00d1SAntti Palosaari case 3: 895395d00d1SAntti Palosaari c->modulation = APSK_32; 896395d00d1SAntti Palosaari break; 897395d00d1SAntti Palosaari default: 8987978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid modulation\n"); 899395d00d1SAntti Palosaari } 900395d00d1SAntti Palosaari 901395d00d1SAntti Palosaari switch ((buf[1] >> 7) & 0x01) { 902395d00d1SAntti Palosaari case 0: 903395d00d1SAntti Palosaari c->inversion = INVERSION_OFF; 904395d00d1SAntti Palosaari break; 905395d00d1SAntti Palosaari case 1: 906395d00d1SAntti Palosaari c->inversion = INVERSION_ON; 907395d00d1SAntti Palosaari break; 908395d00d1SAntti Palosaari } 909395d00d1SAntti Palosaari 910395d00d1SAntti Palosaari switch ((buf[2] >> 0) & 0x03) { 911395d00d1SAntti Palosaari case 0: 912395d00d1SAntti Palosaari c->rolloff = ROLLOFF_35; 913395d00d1SAntti Palosaari break; 914395d00d1SAntti Palosaari case 1: 915395d00d1SAntti Palosaari c->rolloff = ROLLOFF_25; 916395d00d1SAntti Palosaari break; 917395d00d1SAntti Palosaari case 2: 918395d00d1SAntti Palosaari c->rolloff = ROLLOFF_20; 919395d00d1SAntti Palosaari break; 920395d00d1SAntti Palosaari default: 9217978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid rolloff\n"); 922395d00d1SAntti Palosaari } 923395d00d1SAntti Palosaari break; 924395d00d1SAntti Palosaari default: 9257978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid delivery_system\n"); 926395d00d1SAntti Palosaari ret = -EINVAL; 927395d00d1SAntti Palosaari goto err; 928395d00d1SAntti Palosaari } 929395d00d1SAntti Palosaari 930478932b1SAntti Palosaari ret = regmap_bulk_read(dev->regmap, 0x6d, buf, 2); 931395d00d1SAntti Palosaari if (ret) 932395d00d1SAntti Palosaari goto err; 933395d00d1SAntti Palosaari 934395d00d1SAntti Palosaari c->symbol_rate = 1ull * ((buf[1] << 8) | (buf[0] << 0)) * 9357978b8a1SAntti Palosaari dev->mclk_khz * 1000 / 0x10000; 936395d00d1SAntti Palosaari 937395d00d1SAntti Palosaari return 0; 938395d00d1SAntti Palosaari err: 9397978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 940395d00d1SAntti Palosaari return ret; 941395d00d1SAntti Palosaari } 942395d00d1SAntti Palosaari 943395d00d1SAntti Palosaari static int m88ds3103_read_snr(struct dvb_frontend *fe, u16 *snr) 944395d00d1SAntti Palosaari { 945395d00d1SAntti Palosaari struct dtv_frontend_properties *c = &fe->dtv_property_cache; 94641b9aa00SAntti Palosaari 947c1daf651SAntti Palosaari if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL) 948c1daf651SAntti Palosaari *snr = div_s64(c->cnr.stat[0].svalue, 100); 949395d00d1SAntti Palosaari else 950395d00d1SAntti Palosaari *snr = 0; 951395d00d1SAntti Palosaari 952395d00d1SAntti Palosaari return 0; 953395d00d1SAntti Palosaari } 954395d00d1SAntti Palosaari 9554423a2baSAntti Palosaari static int m88ds3103_read_ber(struct dvb_frontend *fe, u32 *ber) 9564423a2baSAntti Palosaari { 9577978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 95841b9aa00SAntti Palosaari 9597978b8a1SAntti Palosaari *ber = dev->dvbv3_ber; 9604423a2baSAntti Palosaari 9614423a2baSAntti Palosaari return 0; 9624423a2baSAntti Palosaari } 963395d00d1SAntti Palosaari 964395d00d1SAntti Palosaari static int m88ds3103_set_tone(struct dvb_frontend *fe, 9650df289a2SMauro Carvalho Chehab enum fe_sec_tone_mode fe_sec_tone_mode) 966395d00d1SAntti Palosaari { 9677978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 9687978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 969395d00d1SAntti Palosaari int ret; 970478932b1SAntti Palosaari unsigned int utmp, tone, reg_a1_mask; 97141b9aa00SAntti Palosaari 9727978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_tone_mode=%d\n", fe_sec_tone_mode); 973395d00d1SAntti Palosaari 9747978b8a1SAntti Palosaari if (!dev->warm) { 975395d00d1SAntti Palosaari ret = -EAGAIN; 976395d00d1SAntti Palosaari goto err; 977395d00d1SAntti Palosaari } 978395d00d1SAntti Palosaari 979395d00d1SAntti Palosaari switch (fe_sec_tone_mode) { 980395d00d1SAntti Palosaari case SEC_TONE_ON: 981395d00d1SAntti Palosaari tone = 0; 982418a97cbSAntti Palosaari reg_a1_mask = 0x47; 983395d00d1SAntti Palosaari break; 984395d00d1SAntti Palosaari case SEC_TONE_OFF: 985395d00d1SAntti Palosaari tone = 1; 986395d00d1SAntti Palosaari reg_a1_mask = 0x00; 987395d00d1SAntti Palosaari break; 988395d00d1SAntti Palosaari default: 9897978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_tone_mode\n"); 990395d00d1SAntti Palosaari ret = -EINVAL; 991395d00d1SAntti Palosaari goto err; 992395d00d1SAntti Palosaari } 993395d00d1SAntti Palosaari 994478932b1SAntti Palosaari utmp = tone << 7 | dev->cfg->envelope_mode << 5; 995478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 996395d00d1SAntti Palosaari if (ret) 997395d00d1SAntti Palosaari goto err; 998395d00d1SAntti Palosaari 999478932b1SAntti Palosaari utmp = 1 << 2; 1000478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, reg_a1_mask, utmp); 1001395d00d1SAntti Palosaari if (ret) 1002395d00d1SAntti Palosaari goto err; 1003395d00d1SAntti Palosaari 1004395d00d1SAntti Palosaari return 0; 1005395d00d1SAntti Palosaari err: 10067978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1007395d00d1SAntti Palosaari return ret; 1008395d00d1SAntti Palosaari } 1009395d00d1SAntti Palosaari 101079d09330Snibble.max static int m88ds3103_set_voltage(struct dvb_frontend *fe, 10110df289a2SMauro Carvalho Chehab enum fe_sec_voltage fe_sec_voltage) 101279d09330Snibble.max { 10137978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 10147978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1015d28677ffSAntti Palosaari int ret; 1016478932b1SAntti Palosaari unsigned int utmp; 1017d28677ffSAntti Palosaari bool voltage_sel, voltage_dis; 101879d09330Snibble.max 10197978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_voltage=%d\n", fe_sec_voltage); 102079d09330Snibble.max 10217978b8a1SAntti Palosaari if (!dev->warm) { 1022d28677ffSAntti Palosaari ret = -EAGAIN; 1023d28677ffSAntti Palosaari goto err; 1024d28677ffSAntti Palosaari } 102579d09330Snibble.max 1026d28677ffSAntti Palosaari switch (fe_sec_voltage) { 102779d09330Snibble.max case SEC_VOLTAGE_18: 1028afbd6eb4SMauro Carvalho Chehab voltage_sel = true; 1029afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 103079d09330Snibble.max break; 103179d09330Snibble.max case SEC_VOLTAGE_13: 1032afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1033afbd6eb4SMauro Carvalho Chehab voltage_dis = false; 103479d09330Snibble.max break; 103579d09330Snibble.max case SEC_VOLTAGE_OFF: 1036afbd6eb4SMauro Carvalho Chehab voltage_sel = false; 1037afbd6eb4SMauro Carvalho Chehab voltage_dis = true; 103879d09330Snibble.max break; 1039d28677ffSAntti Palosaari default: 10407978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_voltage\n"); 1041d28677ffSAntti Palosaari ret = -EINVAL; 1042d28677ffSAntti Palosaari goto err; 104379d09330Snibble.max } 1044d28677ffSAntti Palosaari 1045d28677ffSAntti Palosaari /* output pin polarity */ 10467978b8a1SAntti Palosaari voltage_sel ^= dev->cfg->lnb_hv_pol; 10477978b8a1SAntti Palosaari voltage_dis ^= dev->cfg->lnb_en_pol; 1048d28677ffSAntti Palosaari 1049478932b1SAntti Palosaari utmp = voltage_dis << 1 | voltage_sel << 0; 1050478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0x03, utmp); 1051d28677ffSAntti Palosaari if (ret) 1052d28677ffSAntti Palosaari goto err; 105379d09330Snibble.max 105479d09330Snibble.max return 0; 1055d28677ffSAntti Palosaari err: 10567978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1057d28677ffSAntti Palosaari return ret; 105879d09330Snibble.max } 105979d09330Snibble.max 1060395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_master_cmd(struct dvb_frontend *fe, 1061395d00d1SAntti Palosaari struct dvb_diseqc_master_cmd *diseqc_cmd) 1062395d00d1SAntti Palosaari { 10637978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 10647978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1065befa0cc1SAntti Palosaari int ret; 1066478932b1SAntti Palosaari unsigned int utmp; 1067befa0cc1SAntti Palosaari unsigned long timeout; 106841b9aa00SAntti Palosaari 10697978b8a1SAntti Palosaari dev_dbg(&client->dev, "msg=%*ph\n", 1070395d00d1SAntti Palosaari diseqc_cmd->msg_len, diseqc_cmd->msg); 1071395d00d1SAntti Palosaari 10727978b8a1SAntti Palosaari if (!dev->warm) { 1073395d00d1SAntti Palosaari ret = -EAGAIN; 1074395d00d1SAntti Palosaari goto err; 1075395d00d1SAntti Palosaari } 1076395d00d1SAntti Palosaari 1077395d00d1SAntti Palosaari if (diseqc_cmd->msg_len < 3 || diseqc_cmd->msg_len > 6) { 1078395d00d1SAntti Palosaari ret = -EINVAL; 1079395d00d1SAntti Palosaari goto err; 1080395d00d1SAntti Palosaari } 1081395d00d1SAntti Palosaari 1082478932b1SAntti Palosaari utmp = dev->cfg->envelope_mode << 5; 1083478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 1084395d00d1SAntti Palosaari if (ret) 1085395d00d1SAntti Palosaari goto err; 1086395d00d1SAntti Palosaari 1087478932b1SAntti Palosaari ret = regmap_bulk_write(dev->regmap, 0xa3, diseqc_cmd->msg, 1088395d00d1SAntti Palosaari diseqc_cmd->msg_len); 1089395d00d1SAntti Palosaari if (ret) 1090395d00d1SAntti Palosaari goto err; 1091395d00d1SAntti Palosaari 1092478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xa1, 1093395d00d1SAntti Palosaari (diseqc_cmd->msg_len - 1) << 3 | 0x07); 1094395d00d1SAntti Palosaari if (ret) 1095395d00d1SAntti Palosaari goto err; 1096395d00d1SAntti Palosaari 1097395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1098befa0cc1SAntti Palosaari #define SEND_MASTER_CMD_TIMEOUT 120 1099befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_MASTER_CMD_TIMEOUT); 1100395d00d1SAntti Palosaari 1101befa0cc1SAntti Palosaari /* DiSEqC message typical period is 54 ms */ 1102befa0cc1SAntti Palosaari usleep_range(50000, 54000); 1103befa0cc1SAntti Palosaari 1104478932b1SAntti Palosaari for (utmp = 1; !time_after(jiffies, timeout) && utmp;) { 1105478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xa1, &utmp); 1106395d00d1SAntti Palosaari if (ret) 1107395d00d1SAntti Palosaari goto err; 1108478932b1SAntti Palosaari utmp = (utmp >> 6) & 0x1; 1109395d00d1SAntti Palosaari } 1110395d00d1SAntti Palosaari 1111478932b1SAntti Palosaari if (utmp == 0) { 11127978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1113befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1114befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_MASTER_CMD_TIMEOUT)); 1115befa0cc1SAntti Palosaari } else { 11167978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1117395d00d1SAntti Palosaari 1118478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, 0xc0, 0x40); 1119395d00d1SAntti Palosaari if (ret) 1120395d00d1SAntti Palosaari goto err; 1121395d00d1SAntti Palosaari } 1122395d00d1SAntti Palosaari 1123478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xc0, 0x80); 1124395d00d1SAntti Palosaari if (ret) 1125395d00d1SAntti Palosaari goto err; 1126395d00d1SAntti Palosaari 1127478932b1SAntti Palosaari if (utmp == 1) { 1128395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1129395d00d1SAntti Palosaari goto err; 1130395d00d1SAntti Palosaari } 1131395d00d1SAntti Palosaari 1132395d00d1SAntti Palosaari return 0; 1133395d00d1SAntti Palosaari err: 11347978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1135395d00d1SAntti Palosaari return ret; 1136395d00d1SAntti Palosaari } 1137395d00d1SAntti Palosaari 1138395d00d1SAntti Palosaari static int m88ds3103_diseqc_send_burst(struct dvb_frontend *fe, 11390df289a2SMauro Carvalho Chehab enum fe_sec_mini_cmd fe_sec_mini_cmd) 1140395d00d1SAntti Palosaari { 11417978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 11427978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1143befa0cc1SAntti Palosaari int ret; 1144478932b1SAntti Palosaari unsigned int utmp, burst; 1145befa0cc1SAntti Palosaari unsigned long timeout; 114641b9aa00SAntti Palosaari 11477978b8a1SAntti Palosaari dev_dbg(&client->dev, "fe_sec_mini_cmd=%d\n", fe_sec_mini_cmd); 1148395d00d1SAntti Palosaari 11497978b8a1SAntti Palosaari if (!dev->warm) { 1150395d00d1SAntti Palosaari ret = -EAGAIN; 1151395d00d1SAntti Palosaari goto err; 1152395d00d1SAntti Palosaari } 1153395d00d1SAntti Palosaari 1154478932b1SAntti Palosaari utmp = dev->cfg->envelope_mode << 5; 1155478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xe0, utmp); 1156395d00d1SAntti Palosaari if (ret) 1157395d00d1SAntti Palosaari goto err; 1158395d00d1SAntti Palosaari 1159395d00d1SAntti Palosaari switch (fe_sec_mini_cmd) { 1160395d00d1SAntti Palosaari case SEC_MINI_A: 1161395d00d1SAntti Palosaari burst = 0x02; 1162395d00d1SAntti Palosaari break; 1163395d00d1SAntti Palosaari case SEC_MINI_B: 1164395d00d1SAntti Palosaari burst = 0x01; 1165395d00d1SAntti Palosaari break; 1166395d00d1SAntti Palosaari default: 11677978b8a1SAntti Palosaari dev_dbg(&client->dev, "invalid fe_sec_mini_cmd\n"); 1168395d00d1SAntti Palosaari ret = -EINVAL; 1169395d00d1SAntti Palosaari goto err; 1170395d00d1SAntti Palosaari } 1171395d00d1SAntti Palosaari 1172478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0xa1, burst); 1173395d00d1SAntti Palosaari if (ret) 1174395d00d1SAntti Palosaari goto err; 1175395d00d1SAntti Palosaari 1176395d00d1SAntti Palosaari /* wait DiSEqC TX ready */ 1177befa0cc1SAntti Palosaari #define SEND_BURST_TIMEOUT 40 1178befa0cc1SAntti Palosaari timeout = jiffies + msecs_to_jiffies(SEND_BURST_TIMEOUT); 1179395d00d1SAntti Palosaari 1180befa0cc1SAntti Palosaari /* DiSEqC ToneBurst period is 12.5 ms */ 1181befa0cc1SAntti Palosaari usleep_range(8500, 12500); 1182befa0cc1SAntti Palosaari 1183478932b1SAntti Palosaari for (utmp = 1; !time_after(jiffies, timeout) && utmp;) { 1184478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0xa1, &utmp); 1185395d00d1SAntti Palosaari if (ret) 1186395d00d1SAntti Palosaari goto err; 1187478932b1SAntti Palosaari utmp = (utmp >> 6) & 0x1; 1188395d00d1SAntti Palosaari } 1189395d00d1SAntti Palosaari 1190478932b1SAntti Palosaari if (utmp == 0) { 11917978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx took %u ms\n", 1192befa0cc1SAntti Palosaari jiffies_to_msecs(jiffies) - 1193befa0cc1SAntti Palosaari (jiffies_to_msecs(timeout) - SEND_BURST_TIMEOUT)); 1194befa0cc1SAntti Palosaari } else { 11957978b8a1SAntti Palosaari dev_dbg(&client->dev, "diseqc tx timeout\n"); 1196befa0cc1SAntti Palosaari 1197478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa1, 0xc0, 0x40); 1198befa0cc1SAntti Palosaari if (ret) 1199befa0cc1SAntti Palosaari goto err; 1200befa0cc1SAntti Palosaari } 1201395d00d1SAntti Palosaari 1202478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0xa2, 0xc0, 0x80); 1203395d00d1SAntti Palosaari if (ret) 1204395d00d1SAntti Palosaari goto err; 1205395d00d1SAntti Palosaari 1206478932b1SAntti Palosaari if (utmp == 1) { 1207395d00d1SAntti Palosaari ret = -ETIMEDOUT; 1208395d00d1SAntti Palosaari goto err; 1209395d00d1SAntti Palosaari } 1210395d00d1SAntti Palosaari 1211395d00d1SAntti Palosaari return 0; 1212395d00d1SAntti Palosaari err: 12137978b8a1SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1214395d00d1SAntti Palosaari return ret; 1215395d00d1SAntti Palosaari } 1216395d00d1SAntti Palosaari 1217395d00d1SAntti Palosaari static int m88ds3103_get_tune_settings(struct dvb_frontend *fe, 1218395d00d1SAntti Palosaari struct dvb_frontend_tune_settings *s) 1219395d00d1SAntti Palosaari { 1220395d00d1SAntti Palosaari s->min_delay_ms = 3000; 1221395d00d1SAntti Palosaari 1222395d00d1SAntti Palosaari return 0; 1223395d00d1SAntti Palosaari } 1224395d00d1SAntti Palosaari 122544b9055bSAntti Palosaari static void m88ds3103_release(struct dvb_frontend *fe) 1226395d00d1SAntti Palosaari { 12277978b8a1SAntti Palosaari struct m88ds3103_dev *dev = fe->demodulator_priv; 12287978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 122941b9aa00SAntti Palosaari 1230f01919e8SAntti Palosaari i2c_unregister_device(client); 1231395d00d1SAntti Palosaari } 1232395d00d1SAntti Palosaari 123344b9055bSAntti Palosaari static int m88ds3103_select(struct i2c_adapter *adap, void *mux_priv, u32 chan) 1234395d00d1SAntti Palosaari { 12357978b8a1SAntti Palosaari struct m88ds3103_dev *dev = mux_priv; 12367978b8a1SAntti Palosaari struct i2c_client *client = dev->client; 1237395d00d1SAntti Palosaari int ret; 1238478932b1SAntti Palosaari struct i2c_msg msg = { 12397978b8a1SAntti Palosaari .addr = client->addr, 1240395d00d1SAntti Palosaari .flags = 0, 1241395d00d1SAntti Palosaari .len = 2, 1242395d00d1SAntti Palosaari .buf = "\x03\x11", 1243395d00d1SAntti Palosaari }; 1244395d00d1SAntti Palosaari 1245478932b1SAntti Palosaari /* Open tuner I2C repeater for 1 xfer, closes automatically */ 1246478932b1SAntti Palosaari ret = __i2c_transfer(client->adapter, &msg, 1); 1247395d00d1SAntti Palosaari if (ret != 1) { 12487978b8a1SAntti Palosaari dev_warn(&client->dev, "i2c wr failed=%d\n", ret); 124944b9055bSAntti Palosaari if (ret >= 0) 1250395d00d1SAntti Palosaari ret = -EREMOTEIO; 1251395d00d1SAntti Palosaari return ret; 1252395d00d1SAntti Palosaari } 1253395d00d1SAntti Palosaari 125444b9055bSAntti Palosaari return 0; 125544b9055bSAntti Palosaari } 1256395d00d1SAntti Palosaari 1257f01919e8SAntti Palosaari /* 1258f01919e8SAntti Palosaari * XXX: That is wrapper to m88ds3103_probe() via driver core in order to provide 1259f01919e8SAntti Palosaari * proper I2C client for legacy media attach binding. 1260f01919e8SAntti Palosaari * New users must use I2C client binding directly! 1261f01919e8SAntti Palosaari */ 1262395d00d1SAntti Palosaari struct dvb_frontend *m88ds3103_attach(const struct m88ds3103_config *cfg, 1263395d00d1SAntti Palosaari struct i2c_adapter *i2c, struct i2c_adapter **tuner_i2c_adapter) 1264395d00d1SAntti Palosaari { 1265f01919e8SAntti Palosaari struct i2c_client *client; 1266f01919e8SAntti Palosaari struct i2c_board_info board_info; 1267f01919e8SAntti Palosaari struct m88ds3103_platform_data pdata; 1268395d00d1SAntti Palosaari 1269f01919e8SAntti Palosaari pdata.clk = cfg->clock; 1270f01919e8SAntti Palosaari pdata.i2c_wr_max = cfg->i2c_wr_max; 1271f01919e8SAntti Palosaari pdata.ts_mode = cfg->ts_mode; 1272f01919e8SAntti Palosaari pdata.ts_clk = cfg->ts_clk; 1273f01919e8SAntti Palosaari pdata.ts_clk_pol = cfg->ts_clk_pol; 1274f01919e8SAntti Palosaari pdata.spec_inv = cfg->spec_inv; 1275f01919e8SAntti Palosaari pdata.agc = cfg->agc; 1276f01919e8SAntti Palosaari pdata.agc_inv = cfg->agc_inv; 1277f01919e8SAntti Palosaari pdata.clk_out = cfg->clock_out; 1278f01919e8SAntti Palosaari pdata.envelope_mode = cfg->envelope_mode; 1279f01919e8SAntti Palosaari pdata.lnb_hv_pol = cfg->lnb_hv_pol; 1280f01919e8SAntti Palosaari pdata.lnb_en_pol = cfg->lnb_en_pol; 1281f01919e8SAntti Palosaari pdata.attach_in_use = true; 1282395d00d1SAntti Palosaari 1283f01919e8SAntti Palosaari memset(&board_info, 0, sizeof(board_info)); 1284f01919e8SAntti Palosaari strlcpy(board_info.type, "m88ds3103", I2C_NAME_SIZE); 1285f01919e8SAntti Palosaari board_info.addr = cfg->i2c_addr; 1286f01919e8SAntti Palosaari board_info.platform_data = &pdata; 1287f01919e8SAntti Palosaari client = i2c_new_device(i2c, &board_info); 1288f01919e8SAntti Palosaari if (!client || !client->dev.driver) 1289395d00d1SAntti Palosaari return NULL; 1290f01919e8SAntti Palosaari 1291f01919e8SAntti Palosaari *tuner_i2c_adapter = pdata.get_i2c_adapter(client); 1292f01919e8SAntti Palosaari return pdata.get_dvb_frontend(client); 1293395d00d1SAntti Palosaari } 1294395d00d1SAntti Palosaari EXPORT_SYMBOL(m88ds3103_attach); 1295395d00d1SAntti Palosaari 1296395d00d1SAntti Palosaari static struct dvb_frontend_ops m88ds3103_ops = { 1297395d00d1SAntti Palosaari .delsys = {SYS_DVBS, SYS_DVBS2}, 1298395d00d1SAntti Palosaari .info = { 12997978b8a1SAntti Palosaari .name = "Montage Technology M88DS3103", 1300395d00d1SAntti Palosaari .frequency_min = 950000, 1301395d00d1SAntti Palosaari .frequency_max = 2150000, 1302395d00d1SAntti Palosaari .frequency_tolerance = 5000, 1303395d00d1SAntti Palosaari .symbol_rate_min = 1000000, 1304395d00d1SAntti Palosaari .symbol_rate_max = 45000000, 1305395d00d1SAntti Palosaari .caps = FE_CAN_INVERSION_AUTO | 1306395d00d1SAntti Palosaari FE_CAN_FEC_1_2 | 1307395d00d1SAntti Palosaari FE_CAN_FEC_2_3 | 1308395d00d1SAntti Palosaari FE_CAN_FEC_3_4 | 1309395d00d1SAntti Palosaari FE_CAN_FEC_4_5 | 1310395d00d1SAntti Palosaari FE_CAN_FEC_5_6 | 1311395d00d1SAntti Palosaari FE_CAN_FEC_6_7 | 1312395d00d1SAntti Palosaari FE_CAN_FEC_7_8 | 1313395d00d1SAntti Palosaari FE_CAN_FEC_8_9 | 1314395d00d1SAntti Palosaari FE_CAN_FEC_AUTO | 1315395d00d1SAntti Palosaari FE_CAN_QPSK | 1316395d00d1SAntti Palosaari FE_CAN_RECOVER | 1317395d00d1SAntti Palosaari FE_CAN_2G_MODULATION 1318395d00d1SAntti Palosaari }, 1319395d00d1SAntti Palosaari 1320395d00d1SAntti Palosaari .release = m88ds3103_release, 1321395d00d1SAntti Palosaari 1322395d00d1SAntti Palosaari .get_tune_settings = m88ds3103_get_tune_settings, 1323395d00d1SAntti Palosaari 1324395d00d1SAntti Palosaari .init = m88ds3103_init, 1325395d00d1SAntti Palosaari .sleep = m88ds3103_sleep, 1326395d00d1SAntti Palosaari 1327395d00d1SAntti Palosaari .set_frontend = m88ds3103_set_frontend, 1328395d00d1SAntti Palosaari .get_frontend = m88ds3103_get_frontend, 1329395d00d1SAntti Palosaari 1330395d00d1SAntti Palosaari .read_status = m88ds3103_read_status, 1331395d00d1SAntti Palosaari .read_snr = m88ds3103_read_snr, 13324423a2baSAntti Palosaari .read_ber = m88ds3103_read_ber, 1333395d00d1SAntti Palosaari 1334395d00d1SAntti Palosaari .diseqc_send_master_cmd = m88ds3103_diseqc_send_master_cmd, 1335395d00d1SAntti Palosaari .diseqc_send_burst = m88ds3103_diseqc_send_burst, 1336395d00d1SAntti Palosaari 1337395d00d1SAntti Palosaari .set_tone = m88ds3103_set_tone, 133879d09330Snibble.max .set_voltage = m88ds3103_set_voltage, 1339395d00d1SAntti Palosaari }; 1340395d00d1SAntti Palosaari 1341f01919e8SAntti Palosaari static struct dvb_frontend *m88ds3103_get_dvb_frontend(struct i2c_client *client) 1342f01919e8SAntti Palosaari { 13437978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1344f01919e8SAntti Palosaari 1345f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1346f01919e8SAntti Palosaari 1347f01919e8SAntti Palosaari return &dev->fe; 1348f01919e8SAntti Palosaari } 1349f01919e8SAntti Palosaari 1350f01919e8SAntti Palosaari static struct i2c_adapter *m88ds3103_get_i2c_adapter(struct i2c_client *client) 1351f01919e8SAntti Palosaari { 13527978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1353f01919e8SAntti Palosaari 1354f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1355f01919e8SAntti Palosaari 1356f01919e8SAntti Palosaari return dev->i2c_adapter; 1357f01919e8SAntti Palosaari } 1358f01919e8SAntti Palosaari 1359f01919e8SAntti Palosaari static int m88ds3103_probe(struct i2c_client *client, 1360f01919e8SAntti Palosaari const struct i2c_device_id *id) 1361f01919e8SAntti Palosaari { 13627978b8a1SAntti Palosaari struct m88ds3103_dev *dev; 1363f01919e8SAntti Palosaari struct m88ds3103_platform_data *pdata = client->dev.platform_data; 1364f01919e8SAntti Palosaari int ret; 1365478932b1SAntti Palosaari unsigned int utmp; 1366f01919e8SAntti Palosaari 1367f01919e8SAntti Palosaari dev = kzalloc(sizeof(*dev), GFP_KERNEL); 1368f01919e8SAntti Palosaari if (!dev) { 1369f01919e8SAntti Palosaari ret = -ENOMEM; 1370f01919e8SAntti Palosaari goto err; 1371f01919e8SAntti Palosaari } 1372f01919e8SAntti Palosaari 1373f01919e8SAntti Palosaari dev->client = client; 1374f01919e8SAntti Palosaari dev->config.clock = pdata->clk; 1375f01919e8SAntti Palosaari dev->config.i2c_wr_max = pdata->i2c_wr_max; 1376f01919e8SAntti Palosaari dev->config.ts_mode = pdata->ts_mode; 1377f01919e8SAntti Palosaari dev->config.ts_clk = pdata->ts_clk; 1378f01919e8SAntti Palosaari dev->config.ts_clk_pol = pdata->ts_clk_pol; 1379f01919e8SAntti Palosaari dev->config.spec_inv = pdata->spec_inv; 1380f01919e8SAntti Palosaari dev->config.agc_inv = pdata->agc_inv; 1381f01919e8SAntti Palosaari dev->config.clock_out = pdata->clk_out; 1382f01919e8SAntti Palosaari dev->config.envelope_mode = pdata->envelope_mode; 1383f01919e8SAntti Palosaari dev->config.agc = pdata->agc; 1384f01919e8SAntti Palosaari dev->config.lnb_hv_pol = pdata->lnb_hv_pol; 1385f01919e8SAntti Palosaari dev->config.lnb_en_pol = pdata->lnb_en_pol; 1386f01919e8SAntti Palosaari dev->cfg = &dev->config; 1387478932b1SAntti Palosaari /* create regmap */ 1388478932b1SAntti Palosaari dev->regmap_config.reg_bits = 8, 1389478932b1SAntti Palosaari dev->regmap_config.val_bits = 8, 1390478932b1SAntti Palosaari dev->regmap_config.lock_arg = dev, 1391478932b1SAntti Palosaari dev->regmap = devm_regmap_init_i2c(client, &dev->regmap_config); 1392478932b1SAntti Palosaari if (IS_ERR(dev->regmap)) { 1393478932b1SAntti Palosaari ret = PTR_ERR(dev->regmap); 1394478932b1SAntti Palosaari goto err_kfree; 1395478932b1SAntti Palosaari } 1396f01919e8SAntti Palosaari 1397f01919e8SAntti Palosaari /* 0x00: chip id[6:0], 0x01: chip ver[7:0], 0x02: chip ver[15:8] */ 1398478932b1SAntti Palosaari ret = regmap_read(dev->regmap, 0x00, &utmp); 1399f01919e8SAntti Palosaari if (ret) 1400f01919e8SAntti Palosaari goto err_kfree; 1401f01919e8SAntti Palosaari 1402478932b1SAntti Palosaari dev->chip_id = utmp >> 1; 1403478932b1SAntti Palosaari dev_dbg(&client->dev, "chip_id=%02x\n", dev->chip_id); 1404f01919e8SAntti Palosaari 1405478932b1SAntti Palosaari switch (dev->chip_id) { 1406f01919e8SAntti Palosaari case M88RS6000_CHIP_ID: 1407f01919e8SAntti Palosaari case M88DS3103_CHIP_ID: 1408f01919e8SAntti Palosaari break; 1409f01919e8SAntti Palosaari default: 1410f01919e8SAntti Palosaari goto err_kfree; 1411f01919e8SAntti Palosaari } 1412f01919e8SAntti Palosaari 1413f01919e8SAntti Palosaari switch (dev->cfg->clock_out) { 1414f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_DISABLED: 1415478932b1SAntti Palosaari utmp = 0x80; 1416f01919e8SAntti Palosaari break; 1417f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED: 1418478932b1SAntti Palosaari utmp = 0x00; 1419f01919e8SAntti Palosaari break; 1420f01919e8SAntti Palosaari case M88DS3103_CLOCK_OUT_ENABLED_DIV2: 1421478932b1SAntti Palosaari utmp = 0x10; 1422f01919e8SAntti Palosaari break; 1423f01919e8SAntti Palosaari default: 14244347df6aSDan Carpenter ret = -EINVAL; 1425f01919e8SAntti Palosaari goto err_kfree; 1426f01919e8SAntti Palosaari } 1427f01919e8SAntti Palosaari 1428f01919e8SAntti Palosaari /* 0x29 register is defined differently for m88rs6000. */ 1429f01919e8SAntti Palosaari /* set internal tuner address to 0x21 */ 1430478932b1SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 1431478932b1SAntti Palosaari utmp = 0x00; 1432f01919e8SAntti Palosaari 1433478932b1SAntti Palosaari ret = regmap_write(dev->regmap, 0x29, utmp); 1434f01919e8SAntti Palosaari if (ret) 1435f01919e8SAntti Palosaari goto err_kfree; 1436f01919e8SAntti Palosaari 1437f01919e8SAntti Palosaari /* sleep */ 1438478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x08, 0x01, 0x00); 1439f01919e8SAntti Palosaari if (ret) 1440f01919e8SAntti Palosaari goto err_kfree; 1441478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x04, 0x01, 0x01); 1442f01919e8SAntti Palosaari if (ret) 1443f01919e8SAntti Palosaari goto err_kfree; 1444478932b1SAntti Palosaari ret = regmap_update_bits(dev->regmap, 0x23, 0x10, 0x10); 1445f01919e8SAntti Palosaari if (ret) 1446f01919e8SAntti Palosaari goto err_kfree; 1447f01919e8SAntti Palosaari 1448f01919e8SAntti Palosaari /* create mux i2c adapter for tuner */ 1449f01919e8SAntti Palosaari dev->i2c_adapter = i2c_add_mux_adapter(client->adapter, &client->dev, 1450f01919e8SAntti Palosaari dev, 0, 0, 0, m88ds3103_select, 1451478932b1SAntti Palosaari NULL); 14524347df6aSDan Carpenter if (dev->i2c_adapter == NULL) { 14534347df6aSDan Carpenter ret = -ENOMEM; 1454f01919e8SAntti Palosaari goto err_kfree; 14554347df6aSDan Carpenter } 1456f01919e8SAntti Palosaari 1457f01919e8SAntti Palosaari /* create dvb_frontend */ 1458f01919e8SAntti Palosaari memcpy(&dev->fe.ops, &m88ds3103_ops, sizeof(struct dvb_frontend_ops)); 1459f01919e8SAntti Palosaari if (dev->chip_id == M88RS6000_CHIP_ID) 14607978b8a1SAntti Palosaari strncpy(dev->fe.ops.info.name, "Montage Technology M88RS6000", 14617978b8a1SAntti Palosaari sizeof(dev->fe.ops.info.name)); 1462f01919e8SAntti Palosaari if (!pdata->attach_in_use) 1463f01919e8SAntti Palosaari dev->fe.ops.release = NULL; 1464f01919e8SAntti Palosaari dev->fe.demodulator_priv = dev; 1465f01919e8SAntti Palosaari i2c_set_clientdata(client, dev); 1466f01919e8SAntti Palosaari 1467f01919e8SAntti Palosaari /* setup callbacks */ 1468f01919e8SAntti Palosaari pdata->get_dvb_frontend = m88ds3103_get_dvb_frontend; 1469f01919e8SAntti Palosaari pdata->get_i2c_adapter = m88ds3103_get_i2c_adapter; 1470f01919e8SAntti Palosaari return 0; 1471f01919e8SAntti Palosaari err_kfree: 1472f01919e8SAntti Palosaari kfree(dev); 1473f01919e8SAntti Palosaari err: 1474f01919e8SAntti Palosaari dev_dbg(&client->dev, "failed=%d\n", ret); 1475f01919e8SAntti Palosaari return ret; 1476f01919e8SAntti Palosaari } 1477f01919e8SAntti Palosaari 1478f01919e8SAntti Palosaari static int m88ds3103_remove(struct i2c_client *client) 1479f01919e8SAntti Palosaari { 14807978b8a1SAntti Palosaari struct m88ds3103_dev *dev = i2c_get_clientdata(client); 1481f01919e8SAntti Palosaari 1482f01919e8SAntti Palosaari dev_dbg(&client->dev, "\n"); 1483f01919e8SAntti Palosaari 1484f01919e8SAntti Palosaari i2c_del_mux_adapter(dev->i2c_adapter); 1485f01919e8SAntti Palosaari 1486f01919e8SAntti Palosaari kfree(dev); 1487f01919e8SAntti Palosaari return 0; 1488f01919e8SAntti Palosaari } 1489f01919e8SAntti Palosaari 1490f01919e8SAntti Palosaari static const struct i2c_device_id m88ds3103_id_table[] = { 1491f01919e8SAntti Palosaari {"m88ds3103", 0}, 1492f01919e8SAntti Palosaari {} 1493f01919e8SAntti Palosaari }; 1494f01919e8SAntti Palosaari MODULE_DEVICE_TABLE(i2c, m88ds3103_id_table); 1495f01919e8SAntti Palosaari 1496f01919e8SAntti Palosaari static struct i2c_driver m88ds3103_driver = { 1497f01919e8SAntti Palosaari .driver = { 1498f01919e8SAntti Palosaari .owner = THIS_MODULE, 1499f01919e8SAntti Palosaari .name = "m88ds3103", 1500f01919e8SAntti Palosaari .suppress_bind_attrs = true, 1501f01919e8SAntti Palosaari }, 1502f01919e8SAntti Palosaari .probe = m88ds3103_probe, 1503f01919e8SAntti Palosaari .remove = m88ds3103_remove, 1504f01919e8SAntti Palosaari .id_table = m88ds3103_id_table, 1505f01919e8SAntti Palosaari }; 1506f01919e8SAntti Palosaari 1507f01919e8SAntti Palosaari module_i2c_driver(m88ds3103_driver); 1508f01919e8SAntti Palosaari 1509395d00d1SAntti Palosaari MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>"); 15107978b8a1SAntti Palosaari MODULE_DESCRIPTION("Montage Technology M88DS3103 DVB-S/S2 demodulator driver"); 1511395d00d1SAntti Palosaari MODULE_LICENSE("GPL"); 1512395d00d1SAntti Palosaari MODULE_FIRMWARE(M88DS3103_FIRMWARE); 1513f4df95bcSnibble.max MODULE_FIRMWARE(M88RS6000_FIRMWARE); 1514