14be5e864SMauro Carvalho Chehab /*
24be5e864SMauro Carvalho Chehab * Driver for Amlogic Meson AO CEC Controller
34be5e864SMauro Carvalho Chehab *
44be5e864SMauro Carvalho Chehab * Copyright (C) 2015 Amlogic, Inc. All rights reserved
54be5e864SMauro Carvalho Chehab * Copyright (C) 2017 BayLibre, SAS
64be5e864SMauro Carvalho Chehab * Author: Neil Armstrong <narmstrong@baylibre.com>
74be5e864SMauro Carvalho Chehab *
84be5e864SMauro Carvalho Chehab * SPDX-License-Identifier: GPL-2.0+
94be5e864SMauro Carvalho Chehab */
104be5e864SMauro Carvalho Chehab
114be5e864SMauro Carvalho Chehab #include <linux/bitfield.h>
124be5e864SMauro Carvalho Chehab #include <linux/clk.h>
134be5e864SMauro Carvalho Chehab #include <linux/device.h>
144be5e864SMauro Carvalho Chehab #include <linux/io.h>
154be5e864SMauro Carvalho Chehab #include <linux/delay.h>
164be5e864SMauro Carvalho Chehab #include <linux/kernel.h>
174be5e864SMauro Carvalho Chehab #include <linux/module.h>
184be5e864SMauro Carvalho Chehab #include <linux/of.h>
194be5e864SMauro Carvalho Chehab #include <linux/of_platform.h>
204be5e864SMauro Carvalho Chehab #include <linux/platform_device.h>
214be5e864SMauro Carvalho Chehab #include <linux/types.h>
224be5e864SMauro Carvalho Chehab #include <linux/interrupt.h>
234be5e864SMauro Carvalho Chehab #include <linux/reset.h>
244be5e864SMauro Carvalho Chehab #include <media/cec.h>
254be5e864SMauro Carvalho Chehab #include <media/cec-notifier.h>
264be5e864SMauro Carvalho Chehab
274be5e864SMauro Carvalho Chehab /* CEC Registers */
284be5e864SMauro Carvalho Chehab
294be5e864SMauro Carvalho Chehab /*
304be5e864SMauro Carvalho Chehab * [2:1] cntl_clk
314be5e864SMauro Carvalho Chehab * - 0 = Disable clk (Power-off mode)
324be5e864SMauro Carvalho Chehab * - 1 = Enable gated clock (Normal mode)
334be5e864SMauro Carvalho Chehab * - 2 = Enable free-run clk (Debug mode)
344be5e864SMauro Carvalho Chehab */
354be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_REG 0x00
364be5e864SMauro Carvalho Chehab
374be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_RESET BIT(0)
384be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_CLK_DISABLE 0
394be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_CLK_ENABLE 1
404be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_CLK_ENABLE_DBG 2
414be5e864SMauro Carvalho Chehab #define CEC_GEN_CNTL_CLK_CTRL_MASK GENMASK(2, 1)
424be5e864SMauro Carvalho Chehab
434be5e864SMauro Carvalho Chehab /*
444be5e864SMauro Carvalho Chehab * [7:0] cec_reg_addr
454be5e864SMauro Carvalho Chehab * [15:8] cec_reg_wrdata
464be5e864SMauro Carvalho Chehab * [16] cec_reg_wr
474be5e864SMauro Carvalho Chehab * - 0 = Read
484be5e864SMauro Carvalho Chehab * - 1 = Write
494be5e864SMauro Carvalho Chehab * [23] bus free
504be5e864SMauro Carvalho Chehab * [31:24] cec_reg_rddata
514be5e864SMauro Carvalho Chehab */
524be5e864SMauro Carvalho Chehab #define CEC_RW_REG 0x04
534be5e864SMauro Carvalho Chehab
544be5e864SMauro Carvalho Chehab #define CEC_RW_ADDR GENMASK(7, 0)
554be5e864SMauro Carvalho Chehab #define CEC_RW_WR_DATA GENMASK(15, 8)
564be5e864SMauro Carvalho Chehab #define CEC_RW_WRITE_EN BIT(16)
574be5e864SMauro Carvalho Chehab #define CEC_RW_BUS_BUSY BIT(23)
584be5e864SMauro Carvalho Chehab #define CEC_RW_RD_DATA GENMASK(31, 24)
594be5e864SMauro Carvalho Chehab
604be5e864SMauro Carvalho Chehab /*
614be5e864SMauro Carvalho Chehab * [1] tx intr
624be5e864SMauro Carvalho Chehab * [2] rx intr
634be5e864SMauro Carvalho Chehab */
644be5e864SMauro Carvalho Chehab #define CEC_INTR_MASKN_REG 0x08
654be5e864SMauro Carvalho Chehab #define CEC_INTR_CLR_REG 0x0c
664be5e864SMauro Carvalho Chehab #define CEC_INTR_STAT_REG 0x10
674be5e864SMauro Carvalho Chehab
684be5e864SMauro Carvalho Chehab #define CEC_INTR_TX BIT(1)
694be5e864SMauro Carvalho Chehab #define CEC_INTR_RX BIT(2)
704be5e864SMauro Carvalho Chehab
714be5e864SMauro Carvalho Chehab /* CEC Commands */
724be5e864SMauro Carvalho Chehab
734be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_0_HEADER 0x00
744be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_1_OPCODE 0x01
754be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_2_OP1 0x02
764be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_3_OP2 0x03
774be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_4_OP3 0x04
784be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_5_OP4 0x05
794be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_6_OP5 0x06
804be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_7_OP6 0x07
814be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_8_OP7 0x08
824be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_9_OP8 0x09
834be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_A_OP9 0x0A
844be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_B_OP10 0x0B
854be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_C_OP11 0x0C
864be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_D_OP12 0x0D
874be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_E_OP13 0x0E
884be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_F_OP14 0x0F
894be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_LENGTH 0x10
904be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_CMD 0x11
914be5e864SMauro Carvalho Chehab #define CEC_TX_WRITE_BUF 0x12
924be5e864SMauro Carvalho Chehab #define CEC_TX_CLEAR_BUF 0x13
934be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_CMD 0x14
944be5e864SMauro Carvalho Chehab #define CEC_RX_CLEAR_BUF 0x15
954be5e864SMauro Carvalho Chehab #define CEC_LOGICAL_ADDR0 0x16
964be5e864SMauro Carvalho Chehab #define CEC_LOGICAL_ADDR1 0x17
974be5e864SMauro Carvalho Chehab #define CEC_LOGICAL_ADDR2 0x18
984be5e864SMauro Carvalho Chehab #define CEC_LOGICAL_ADDR3 0x19
994be5e864SMauro Carvalho Chehab #define CEC_LOGICAL_ADDR4 0x1A
1004be5e864SMauro Carvalho Chehab #define CEC_CLOCK_DIV_H 0x1B
1014be5e864SMauro Carvalho Chehab #define CEC_CLOCK_DIV_L 0x1C
1024be5e864SMauro Carvalho Chehab #define CEC_QUIESCENT_25MS_BIT7_0 0x20
1034be5e864SMauro Carvalho Chehab #define CEC_QUIESCENT_25MS_BIT11_8 0x21
1044be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINL2H_3MS5_BIT7_0 0x22
1054be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINL2H_3MS5_BIT8 0x23
1064be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXL2H_3MS9_BIT7_0 0x24
1074be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXL2H_3MS9_BIT8 0x25
1084be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINH_0MS6_BIT7_0 0x26
1094be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINH_0MS6_BIT8 0x27
1104be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXH_1MS0_BIT7_0 0x28
1114be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXH_1MS0_BIT8 0x29
1124be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINTOT_4MS3_BIT7_0 0x2A
1134be5e864SMauro Carvalho Chehab #define CEC_STARTBITMINTOT_4MS3_BIT9_8 0x2B
1144be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXTOT_4MS7_BIT7_0 0x2C
1154be5e864SMauro Carvalho Chehab #define CEC_STARTBITMAXTOT_4MS7_BIT9_8 0x2D
1164be5e864SMauro Carvalho Chehab #define CEC_LOGIC1MINL2H_0MS4_BIT7_0 0x2E
1174be5e864SMauro Carvalho Chehab #define CEC_LOGIC1MINL2H_0MS4_BIT8 0x2F
1184be5e864SMauro Carvalho Chehab #define CEC_LOGIC1MAXL2H_0MS8_BIT7_0 0x30
1194be5e864SMauro Carvalho Chehab #define CEC_LOGIC1MAXL2H_0MS8_BIT8 0x31
1204be5e864SMauro Carvalho Chehab #define CEC_LOGIC0MINL2H_1MS3_BIT7_0 0x32
1214be5e864SMauro Carvalho Chehab #define CEC_LOGIC0MINL2H_1MS3_BIT8 0x33
1224be5e864SMauro Carvalho Chehab #define CEC_LOGIC0MAXL2H_1MS7_BIT7_0 0x34
1234be5e864SMauro Carvalho Chehab #define CEC_LOGIC0MAXL2H_1MS7_BIT8 0x35
1244be5e864SMauro Carvalho Chehab #define CEC_LOGICMINTOTAL_2MS05_BIT7_0 0x36
1254be5e864SMauro Carvalho Chehab #define CEC_LOGICMINTOTAL_2MS05_BIT9_8 0x37
1264be5e864SMauro Carvalho Chehab #define CEC_LOGICMAXHIGH_2MS8_BIT7_0 0x38
1274be5e864SMauro Carvalho Chehab #define CEC_LOGICMAXHIGH_2MS8_BIT8 0x39
1284be5e864SMauro Carvalho Chehab #define CEC_LOGICERRLOW_3MS4_BIT7_0 0x3A
1294be5e864SMauro Carvalho Chehab #define CEC_LOGICERRLOW_3MS4_BIT8 0x3B
1304be5e864SMauro Carvalho Chehab #define CEC_NOMSMPPOINT_1MS05 0x3C
1314be5e864SMauro Carvalho Chehab #define CEC_DELCNTR_LOGICERR 0x3E
1324be5e864SMauro Carvalho Chehab #define CEC_TXTIME_17MS_BIT7_0 0x40
1334be5e864SMauro Carvalho Chehab #define CEC_TXTIME_17MS_BIT10_8 0x41
1344be5e864SMauro Carvalho Chehab #define CEC_TXTIME_2BIT_BIT7_0 0x42
1354be5e864SMauro Carvalho Chehab #define CEC_TXTIME_2BIT_BIT10_8 0x43
1364be5e864SMauro Carvalho Chehab #define CEC_TXTIME_4BIT_BIT7_0 0x44
1374be5e864SMauro Carvalho Chehab #define CEC_TXTIME_4BIT_BIT10_8 0x45
1384be5e864SMauro Carvalho Chehab #define CEC_STARTBITNOML2H_3MS7_BIT7_0 0x46
1394be5e864SMauro Carvalho Chehab #define CEC_STARTBITNOML2H_3MS7_BIT8 0x47
1404be5e864SMauro Carvalho Chehab #define CEC_STARTBITNOMH_0MS8_BIT7_0 0x48
1414be5e864SMauro Carvalho Chehab #define CEC_STARTBITNOMH_0MS8_BIT8 0x49
1424be5e864SMauro Carvalho Chehab #define CEC_LOGIC1NOML2H_0MS6_BIT7_0 0x4A
1434be5e864SMauro Carvalho Chehab #define CEC_LOGIC1NOML2H_0MS6_BIT8 0x4B
1444be5e864SMauro Carvalho Chehab #define CEC_LOGIC0NOML2H_1MS5_BIT7_0 0x4C
1454be5e864SMauro Carvalho Chehab #define CEC_LOGIC0NOML2H_1MS5_BIT8 0x4D
1464be5e864SMauro Carvalho Chehab #define CEC_LOGIC1NOMH_1MS8_BIT7_0 0x4E
1474be5e864SMauro Carvalho Chehab #define CEC_LOGIC1NOMH_1MS8_BIT8 0x4F
1484be5e864SMauro Carvalho Chehab #define CEC_LOGIC0NOMH_0MS9_BIT7_0 0x50
1494be5e864SMauro Carvalho Chehab #define CEC_LOGIC0NOMH_0MS9_BIT8 0x51
1504be5e864SMauro Carvalho Chehab #define CEC_LOGICERRLOW_3MS6_BIT7_0 0x52
1514be5e864SMauro Carvalho Chehab #define CEC_LOGICERRLOW_3MS6_BIT8 0x53
1524be5e864SMauro Carvalho Chehab #define CEC_CHKCONTENTION_0MS1 0x54
1534be5e864SMauro Carvalho Chehab #define CEC_PREPARENXTBIT_0MS05_BIT7_0 0x56
1544be5e864SMauro Carvalho Chehab #define CEC_PREPARENXTBIT_0MS05_BIT8 0x57
1554be5e864SMauro Carvalho Chehab #define CEC_NOMSMPACKPOINT_0MS45 0x58
1564be5e864SMauro Carvalho Chehab #define CEC_ACK0NOML2H_1MS5_BIT7_0 0x5A
1574be5e864SMauro Carvalho Chehab #define CEC_ACK0NOML2H_1MS5_BIT8 0x5B
1584be5e864SMauro Carvalho Chehab #define CEC_BUGFIX_DISABLE_0 0x60
1594be5e864SMauro Carvalho Chehab #define CEC_BUGFIX_DISABLE_1 0x61
1604be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_0_HEADER 0x80
1614be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_1_OPCODE 0x81
1624be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_2_OP1 0x82
1634be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_3_OP2 0x83
1644be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_4_OP3 0x84
1654be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_5_OP4 0x85
1664be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_6_OP5 0x86
1674be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_7_OP6 0x87
1684be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_8_OP7 0x88
1694be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_9_OP8 0x89
1704be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_A_OP9 0x8A
1714be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_B_OP10 0x8B
1724be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_C_OP11 0x8C
1734be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_D_OP12 0x8D
1744be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_E_OP13 0x8E
1754be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_F_OP14 0x8F
1764be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_LENGTH 0x90
1774be5e864SMauro Carvalho Chehab #define CEC_RX_MSG_STATUS 0x91
1784be5e864SMauro Carvalho Chehab #define CEC_RX_NUM_MSG 0x92
1794be5e864SMauro Carvalho Chehab #define CEC_TX_MSG_STATUS 0x93
1804be5e864SMauro Carvalho Chehab #define CEC_TX_NUM_MSG 0x94
1814be5e864SMauro Carvalho Chehab
1824be5e864SMauro Carvalho Chehab
1834be5e864SMauro Carvalho Chehab /* CEC_TX_MSG_CMD definition */
1844be5e864SMauro Carvalho Chehab #define TX_NO_OP 0 /* No transaction */
1854be5e864SMauro Carvalho Chehab #define TX_REQ_CURRENT 1 /* Transmit earliest message in buffer */
1864be5e864SMauro Carvalho Chehab #define TX_ABORT 2 /* Abort transmitting earliest message */
1874be5e864SMauro Carvalho Chehab #define TX_REQ_NEXT 3 /* Overwrite earliest msg, transmit next */
1884be5e864SMauro Carvalho Chehab
1894be5e864SMauro Carvalho Chehab /* tx_msg_status definition */
1904be5e864SMauro Carvalho Chehab #define TX_IDLE 0 /* No transaction */
1914be5e864SMauro Carvalho Chehab #define TX_BUSY 1 /* Transmitter is busy */
1924be5e864SMauro Carvalho Chehab #define TX_DONE 2 /* Message successfully transmitted */
1934be5e864SMauro Carvalho Chehab #define TX_ERROR 3 /* Message transmitted with error */
1944be5e864SMauro Carvalho Chehab
1954be5e864SMauro Carvalho Chehab /* rx_msg_cmd */
1964be5e864SMauro Carvalho Chehab #define RX_NO_OP 0 /* No transaction */
1974be5e864SMauro Carvalho Chehab #define RX_ACK_CURRENT 1 /* Read earliest message in buffer */
1984be5e864SMauro Carvalho Chehab #define RX_DISABLE 2 /* Disable receiving latest message */
1994be5e864SMauro Carvalho Chehab #define RX_ACK_NEXT 3 /* Clear earliest msg, read next */
2004be5e864SMauro Carvalho Chehab
2014be5e864SMauro Carvalho Chehab /* rx_msg_status */
2024be5e864SMauro Carvalho Chehab #define RX_IDLE 0 /* No transaction */
2034be5e864SMauro Carvalho Chehab #define RX_BUSY 1 /* Receiver is busy */
2044be5e864SMauro Carvalho Chehab #define RX_DONE 2 /* Message has been received successfully */
2054be5e864SMauro Carvalho Chehab #define RX_ERROR 3 /* Message has been received with error */
2064be5e864SMauro Carvalho Chehab
2074be5e864SMauro Carvalho Chehab /* RX_CLEAR_BUF options */
2084be5e864SMauro Carvalho Chehab #define CLEAR_START 1
2094be5e864SMauro Carvalho Chehab #define CLEAR_STOP 0
2104be5e864SMauro Carvalho Chehab
2114be5e864SMauro Carvalho Chehab /* CEC_LOGICAL_ADDRx options */
2124be5e864SMauro Carvalho Chehab #define LOGICAL_ADDR_MASK 0xf
2134be5e864SMauro Carvalho Chehab #define LOGICAL_ADDR_VALID BIT(4)
2144be5e864SMauro Carvalho Chehab #define LOGICAL_ADDR_DISABLE 0
2154be5e864SMauro Carvalho Chehab
2164be5e864SMauro Carvalho Chehab #define CEC_CLK_RATE 32768
2174be5e864SMauro Carvalho Chehab
2184be5e864SMauro Carvalho Chehab struct meson_ao_cec_device {
2194be5e864SMauro Carvalho Chehab struct platform_device *pdev;
2204be5e864SMauro Carvalho Chehab void __iomem *base;
2214be5e864SMauro Carvalho Chehab struct clk *core;
2224be5e864SMauro Carvalho Chehab spinlock_t cec_reg_lock;
2234be5e864SMauro Carvalho Chehab struct cec_notifier *notify;
2244be5e864SMauro Carvalho Chehab struct cec_adapter *adap;
2254be5e864SMauro Carvalho Chehab struct cec_msg rx_msg;
2264be5e864SMauro Carvalho Chehab };
2274be5e864SMauro Carvalho Chehab
2284be5e864SMauro Carvalho Chehab #define writel_bits_relaxed(mask, val, addr) \
2294be5e864SMauro Carvalho Chehab writel_relaxed((readl_relaxed(addr) & ~(mask)) | (val), addr)
2304be5e864SMauro Carvalho Chehab
meson_ao_cec_wait_busy(struct meson_ao_cec_device * ao_cec)2314be5e864SMauro Carvalho Chehab static inline int meson_ao_cec_wait_busy(struct meson_ao_cec_device *ao_cec)
2324be5e864SMauro Carvalho Chehab {
2334be5e864SMauro Carvalho Chehab ktime_t timeout = ktime_add_us(ktime_get(), 5000);
2344be5e864SMauro Carvalho Chehab
2354be5e864SMauro Carvalho Chehab while (readl_relaxed(ao_cec->base + CEC_RW_REG) & CEC_RW_BUS_BUSY) {
2364be5e864SMauro Carvalho Chehab if (ktime_compare(ktime_get(), timeout) > 0)
2374be5e864SMauro Carvalho Chehab return -ETIMEDOUT;
2384be5e864SMauro Carvalho Chehab }
2394be5e864SMauro Carvalho Chehab
2404be5e864SMauro Carvalho Chehab return 0;
2414be5e864SMauro Carvalho Chehab }
2424be5e864SMauro Carvalho Chehab
meson_ao_cec_read(struct meson_ao_cec_device * ao_cec,unsigned long address,u8 * data,int * res)2434be5e864SMauro Carvalho Chehab static void meson_ao_cec_read(struct meson_ao_cec_device *ao_cec,
2444be5e864SMauro Carvalho Chehab unsigned long address, u8 *data,
2454be5e864SMauro Carvalho Chehab int *res)
2464be5e864SMauro Carvalho Chehab {
2474be5e864SMauro Carvalho Chehab unsigned long flags;
2484be5e864SMauro Carvalho Chehab u32 reg = FIELD_PREP(CEC_RW_ADDR, address);
2494be5e864SMauro Carvalho Chehab int ret = 0;
2504be5e864SMauro Carvalho Chehab
2514be5e864SMauro Carvalho Chehab if (res && *res)
2524be5e864SMauro Carvalho Chehab return;
2534be5e864SMauro Carvalho Chehab
2544be5e864SMauro Carvalho Chehab spin_lock_irqsave(&ao_cec->cec_reg_lock, flags);
2554be5e864SMauro Carvalho Chehab
2564be5e864SMauro Carvalho Chehab ret = meson_ao_cec_wait_busy(ao_cec);
2574be5e864SMauro Carvalho Chehab if (ret)
2584be5e864SMauro Carvalho Chehab goto read_out;
2594be5e864SMauro Carvalho Chehab
2604be5e864SMauro Carvalho Chehab writel_relaxed(reg, ao_cec->base + CEC_RW_REG);
2614be5e864SMauro Carvalho Chehab
2624be5e864SMauro Carvalho Chehab ret = meson_ao_cec_wait_busy(ao_cec);
2634be5e864SMauro Carvalho Chehab if (ret)
2644be5e864SMauro Carvalho Chehab goto read_out;
2654be5e864SMauro Carvalho Chehab
2664be5e864SMauro Carvalho Chehab *data = FIELD_GET(CEC_RW_RD_DATA,
2674be5e864SMauro Carvalho Chehab readl_relaxed(ao_cec->base + CEC_RW_REG));
2684be5e864SMauro Carvalho Chehab
2694be5e864SMauro Carvalho Chehab read_out:
2704be5e864SMauro Carvalho Chehab spin_unlock_irqrestore(&ao_cec->cec_reg_lock, flags);
2714be5e864SMauro Carvalho Chehab
2724be5e864SMauro Carvalho Chehab if (res)
2734be5e864SMauro Carvalho Chehab *res = ret;
2744be5e864SMauro Carvalho Chehab }
2754be5e864SMauro Carvalho Chehab
meson_ao_cec_write(struct meson_ao_cec_device * ao_cec,unsigned long address,u8 data,int * res)2764be5e864SMauro Carvalho Chehab static void meson_ao_cec_write(struct meson_ao_cec_device *ao_cec,
2774be5e864SMauro Carvalho Chehab unsigned long address, u8 data,
2784be5e864SMauro Carvalho Chehab int *res)
2794be5e864SMauro Carvalho Chehab {
2804be5e864SMauro Carvalho Chehab unsigned long flags;
2814be5e864SMauro Carvalho Chehab u32 reg = FIELD_PREP(CEC_RW_ADDR, address) |
2824be5e864SMauro Carvalho Chehab FIELD_PREP(CEC_RW_WR_DATA, data) |
2834be5e864SMauro Carvalho Chehab CEC_RW_WRITE_EN;
2844be5e864SMauro Carvalho Chehab int ret = 0;
2854be5e864SMauro Carvalho Chehab
2864be5e864SMauro Carvalho Chehab if (res && *res)
2874be5e864SMauro Carvalho Chehab return;
2884be5e864SMauro Carvalho Chehab
2894be5e864SMauro Carvalho Chehab spin_lock_irqsave(&ao_cec->cec_reg_lock, flags);
2904be5e864SMauro Carvalho Chehab
2914be5e864SMauro Carvalho Chehab ret = meson_ao_cec_wait_busy(ao_cec);
2924be5e864SMauro Carvalho Chehab if (ret)
2934be5e864SMauro Carvalho Chehab goto write_out;
2944be5e864SMauro Carvalho Chehab
2954be5e864SMauro Carvalho Chehab writel_relaxed(reg, ao_cec->base + CEC_RW_REG);
2964be5e864SMauro Carvalho Chehab
2974be5e864SMauro Carvalho Chehab write_out:
2984be5e864SMauro Carvalho Chehab spin_unlock_irqrestore(&ao_cec->cec_reg_lock, flags);
2994be5e864SMauro Carvalho Chehab
3004be5e864SMauro Carvalho Chehab if (res)
3014be5e864SMauro Carvalho Chehab *res = ret;
3024be5e864SMauro Carvalho Chehab }
3034be5e864SMauro Carvalho Chehab
meson_ao_cec_irq_setup(struct meson_ao_cec_device * ao_cec,bool enable)3044be5e864SMauro Carvalho Chehab static inline void meson_ao_cec_irq_setup(struct meson_ao_cec_device *ao_cec,
3054be5e864SMauro Carvalho Chehab bool enable)
3064be5e864SMauro Carvalho Chehab {
3074be5e864SMauro Carvalho Chehab u32 cfg = CEC_INTR_TX | CEC_INTR_RX;
3084be5e864SMauro Carvalho Chehab
3094be5e864SMauro Carvalho Chehab writel_bits_relaxed(cfg, enable ? cfg : 0,
3104be5e864SMauro Carvalho Chehab ao_cec->base + CEC_INTR_MASKN_REG);
3114be5e864SMauro Carvalho Chehab }
3124be5e864SMauro Carvalho Chehab
meson_ao_cec_clear(struct meson_ao_cec_device * ao_cec)3134be5e864SMauro Carvalho Chehab static inline int meson_ao_cec_clear(struct meson_ao_cec_device *ao_cec)
3144be5e864SMauro Carvalho Chehab {
3154be5e864SMauro Carvalho Chehab int ret = 0;
3164be5e864SMauro Carvalho Chehab
3174be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_DISABLE, &ret);
3184be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_ABORT, &ret);
3194be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, 1, &ret);
3204be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_CLEAR_BUF, 1, &ret);
3214be5e864SMauro Carvalho Chehab if (ret)
3224be5e864SMauro Carvalho Chehab return ret;
3234be5e864SMauro Carvalho Chehab
3244be5e864SMauro Carvalho Chehab udelay(100);
3254be5e864SMauro Carvalho Chehab
3264be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, 0, &ret);
3274be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_CLEAR_BUF, 0, &ret);
3284be5e864SMauro Carvalho Chehab if (ret)
3294be5e864SMauro Carvalho Chehab return ret;
3304be5e864SMauro Carvalho Chehab
3314be5e864SMauro Carvalho Chehab udelay(100);
3324be5e864SMauro Carvalho Chehab
3334be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_NO_OP, &ret);
3344be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_NO_OP, &ret);
3354be5e864SMauro Carvalho Chehab
3364be5e864SMauro Carvalho Chehab return ret;
3374be5e864SMauro Carvalho Chehab }
3384be5e864SMauro Carvalho Chehab
meson_ao_cec_arbit_bit_time_set(struct meson_ao_cec_device * ao_cec,unsigned int bit_set,unsigned int time_set)3394be5e864SMauro Carvalho Chehab static int meson_ao_cec_arbit_bit_time_set(struct meson_ao_cec_device *ao_cec,
3404be5e864SMauro Carvalho Chehab unsigned int bit_set,
3414be5e864SMauro Carvalho Chehab unsigned int time_set)
3424be5e864SMauro Carvalho Chehab {
3434be5e864SMauro Carvalho Chehab int ret = 0;
3444be5e864SMauro Carvalho Chehab
3454be5e864SMauro Carvalho Chehab switch (bit_set) {
3464be5e864SMauro Carvalho Chehab case CEC_SIGNAL_FREE_TIME_RETRY:
3474be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_4BIT_BIT7_0,
3484be5e864SMauro Carvalho Chehab time_set & 0xff, &ret);
3494be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_4BIT_BIT10_8,
3504be5e864SMauro Carvalho Chehab (time_set >> 8) & 0x7, &ret);
3514be5e864SMauro Carvalho Chehab break;
3524be5e864SMauro Carvalho Chehab
3534be5e864SMauro Carvalho Chehab case CEC_SIGNAL_FREE_TIME_NEW_INITIATOR:
3544be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_2BIT_BIT7_0,
3554be5e864SMauro Carvalho Chehab time_set & 0xff, &ret);
3564be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_2BIT_BIT10_8,
3574be5e864SMauro Carvalho Chehab (time_set >> 8) & 0x7, &ret);
3584be5e864SMauro Carvalho Chehab break;
3594be5e864SMauro Carvalho Chehab
3604be5e864SMauro Carvalho Chehab case CEC_SIGNAL_FREE_TIME_NEXT_XFER:
3614be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_17MS_BIT7_0,
3624be5e864SMauro Carvalho Chehab time_set & 0xff, &ret);
3634be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TXTIME_17MS_BIT10_8,
3644be5e864SMauro Carvalho Chehab (time_set >> 8) & 0x7, &ret);
3654be5e864SMauro Carvalho Chehab break;
3664be5e864SMauro Carvalho Chehab }
3674be5e864SMauro Carvalho Chehab
3684be5e864SMauro Carvalho Chehab return ret;
3694be5e864SMauro Carvalho Chehab }
3704be5e864SMauro Carvalho Chehab
meson_ao_cec_irq(int irq,void * data)3714be5e864SMauro Carvalho Chehab static irqreturn_t meson_ao_cec_irq(int irq, void *data)
3724be5e864SMauro Carvalho Chehab {
3734be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = data;
3744be5e864SMauro Carvalho Chehab u32 stat = readl_relaxed(ao_cec->base + CEC_INTR_STAT_REG);
3754be5e864SMauro Carvalho Chehab
3764be5e864SMauro Carvalho Chehab if (stat)
3774be5e864SMauro Carvalho Chehab return IRQ_WAKE_THREAD;
3784be5e864SMauro Carvalho Chehab
3794be5e864SMauro Carvalho Chehab return IRQ_NONE;
3804be5e864SMauro Carvalho Chehab }
3814be5e864SMauro Carvalho Chehab
meson_ao_cec_irq_tx(struct meson_ao_cec_device * ao_cec)3824be5e864SMauro Carvalho Chehab static void meson_ao_cec_irq_tx(struct meson_ao_cec_device *ao_cec)
3834be5e864SMauro Carvalho Chehab {
3844be5e864SMauro Carvalho Chehab unsigned long tx_status = 0;
3854be5e864SMauro Carvalho Chehab u8 stat;
3864be5e864SMauro Carvalho Chehab int ret = 0;
3874be5e864SMauro Carvalho Chehab
3884be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_TX_MSG_STATUS, &stat, &ret);
3894be5e864SMauro Carvalho Chehab if (ret)
3904be5e864SMauro Carvalho Chehab goto tx_reg_err;
3914be5e864SMauro Carvalho Chehab
3924be5e864SMauro Carvalho Chehab switch (stat) {
3934be5e864SMauro Carvalho Chehab case TX_DONE:
3944be5e864SMauro Carvalho Chehab tx_status = CEC_TX_STATUS_OK;
3954be5e864SMauro Carvalho Chehab break;
3964be5e864SMauro Carvalho Chehab
3974be5e864SMauro Carvalho Chehab case TX_BUSY:
3984be5e864SMauro Carvalho Chehab tx_status = CEC_TX_STATUS_ARB_LOST;
3994be5e864SMauro Carvalho Chehab break;
4004be5e864SMauro Carvalho Chehab
4014be5e864SMauro Carvalho Chehab case TX_IDLE:
4024be5e864SMauro Carvalho Chehab tx_status = CEC_TX_STATUS_LOW_DRIVE;
4034be5e864SMauro Carvalho Chehab break;
4044be5e864SMauro Carvalho Chehab
4054be5e864SMauro Carvalho Chehab case TX_ERROR:
4064be5e864SMauro Carvalho Chehab default:
4074be5e864SMauro Carvalho Chehab tx_status = CEC_TX_STATUS_NACK;
4084be5e864SMauro Carvalho Chehab break;
4094be5e864SMauro Carvalho Chehab }
4104be5e864SMauro Carvalho Chehab
4114be5e864SMauro Carvalho Chehab /* Clear Interruption */
4124be5e864SMauro Carvalho Chehab writel_relaxed(CEC_INTR_TX, ao_cec->base + CEC_INTR_CLR_REG);
4134be5e864SMauro Carvalho Chehab
4144be5e864SMauro Carvalho Chehab /* Stop TX */
4154be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_NO_OP, &ret);
4164be5e864SMauro Carvalho Chehab if (ret)
4174be5e864SMauro Carvalho Chehab goto tx_reg_err;
4184be5e864SMauro Carvalho Chehab
4194be5e864SMauro Carvalho Chehab cec_transmit_attempt_done(ao_cec->adap, tx_status);
4204be5e864SMauro Carvalho Chehab return;
4214be5e864SMauro Carvalho Chehab
4224be5e864SMauro Carvalho Chehab tx_reg_err:
4234be5e864SMauro Carvalho Chehab cec_transmit_attempt_done(ao_cec->adap, CEC_TX_STATUS_ERROR);
4244be5e864SMauro Carvalho Chehab }
4254be5e864SMauro Carvalho Chehab
meson_ao_cec_irq_rx(struct meson_ao_cec_device * ao_cec)4264be5e864SMauro Carvalho Chehab static void meson_ao_cec_irq_rx(struct meson_ao_cec_device *ao_cec)
4274be5e864SMauro Carvalho Chehab {
4284be5e864SMauro Carvalho Chehab int i, ret = 0;
4294be5e864SMauro Carvalho Chehab u8 reg;
4304be5e864SMauro Carvalho Chehab
4314be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_RX_MSG_STATUS, ®, &ret);
4324be5e864SMauro Carvalho Chehab if (reg != RX_DONE)
4334be5e864SMauro Carvalho Chehab goto rx_out;
4344be5e864SMauro Carvalho Chehab
4354be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_RX_NUM_MSG, ®, &ret);
4364be5e864SMauro Carvalho Chehab if (reg != 1)
4374be5e864SMauro Carvalho Chehab goto rx_out;
4384be5e864SMauro Carvalho Chehab
4394be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_RX_MSG_LENGTH, ®, &ret);
4404be5e864SMauro Carvalho Chehab
4414be5e864SMauro Carvalho Chehab ao_cec->rx_msg.len = reg + 1;
4424be5e864SMauro Carvalho Chehab if (ao_cec->rx_msg.len > CEC_MAX_MSG_SIZE)
4434be5e864SMauro Carvalho Chehab ao_cec->rx_msg.len = CEC_MAX_MSG_SIZE;
4444be5e864SMauro Carvalho Chehab
4454be5e864SMauro Carvalho Chehab for (i = 0; i < ao_cec->rx_msg.len; i++) {
4464be5e864SMauro Carvalho Chehab u8 byte;
4474be5e864SMauro Carvalho Chehab
4484be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_RX_MSG_0_HEADER + i, &byte, &ret);
4494be5e864SMauro Carvalho Chehab
4504be5e864SMauro Carvalho Chehab ao_cec->rx_msg.msg[i] = byte;
4514be5e864SMauro Carvalho Chehab }
4524be5e864SMauro Carvalho Chehab
4534be5e864SMauro Carvalho Chehab if (ret)
4544be5e864SMauro Carvalho Chehab goto rx_out;
4554be5e864SMauro Carvalho Chehab
4564be5e864SMauro Carvalho Chehab cec_received_msg(ao_cec->adap, &ao_cec->rx_msg);
4574be5e864SMauro Carvalho Chehab
4584be5e864SMauro Carvalho Chehab rx_out:
4594be5e864SMauro Carvalho Chehab /* Clear Interruption */
4604be5e864SMauro Carvalho Chehab writel_relaxed(CEC_INTR_RX, ao_cec->base + CEC_INTR_CLR_REG);
4614be5e864SMauro Carvalho Chehab
4624be5e864SMauro Carvalho Chehab /* Ack RX message */
4634be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_ACK_CURRENT, &ret);
4644be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_MSG_CMD, RX_NO_OP, &ret);
4654be5e864SMauro Carvalho Chehab
4664be5e864SMauro Carvalho Chehab /* Clear RX buffer */
4674be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, CLEAR_START, &ret);
4684be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_RX_CLEAR_BUF, CLEAR_STOP, &ret);
4694be5e864SMauro Carvalho Chehab }
4704be5e864SMauro Carvalho Chehab
meson_ao_cec_irq_thread(int irq,void * data)4714be5e864SMauro Carvalho Chehab static irqreturn_t meson_ao_cec_irq_thread(int irq, void *data)
4724be5e864SMauro Carvalho Chehab {
4734be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = data;
4744be5e864SMauro Carvalho Chehab u32 stat = readl_relaxed(ao_cec->base + CEC_INTR_STAT_REG);
4754be5e864SMauro Carvalho Chehab
4764be5e864SMauro Carvalho Chehab if (stat & CEC_INTR_TX)
4774be5e864SMauro Carvalho Chehab meson_ao_cec_irq_tx(ao_cec);
4784be5e864SMauro Carvalho Chehab
4794be5e864SMauro Carvalho Chehab meson_ao_cec_irq_rx(ao_cec);
4804be5e864SMauro Carvalho Chehab
4814be5e864SMauro Carvalho Chehab return IRQ_HANDLED;
4824be5e864SMauro Carvalho Chehab }
4834be5e864SMauro Carvalho Chehab
meson_ao_cec_set_log_addr(struct cec_adapter * adap,u8 logical_addr)4844be5e864SMauro Carvalho Chehab static int meson_ao_cec_set_log_addr(struct cec_adapter *adap, u8 logical_addr)
4854be5e864SMauro Carvalho Chehab {
4864be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = adap->priv;
4874be5e864SMauro Carvalho Chehab int ret = 0;
4884be5e864SMauro Carvalho Chehab
4894be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
4904be5e864SMauro Carvalho Chehab LOGICAL_ADDR_DISABLE, &ret);
4914be5e864SMauro Carvalho Chehab if (ret)
4924be5e864SMauro Carvalho Chehab return ret;
4934be5e864SMauro Carvalho Chehab
4944be5e864SMauro Carvalho Chehab ret = meson_ao_cec_clear(ao_cec);
4954be5e864SMauro Carvalho Chehab if (ret)
4964be5e864SMauro Carvalho Chehab return ret;
4974be5e864SMauro Carvalho Chehab
4984be5e864SMauro Carvalho Chehab if (logical_addr == CEC_LOG_ADDR_INVALID)
4994be5e864SMauro Carvalho Chehab return 0;
5004be5e864SMauro Carvalho Chehab
5014be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
5024be5e864SMauro Carvalho Chehab logical_addr & LOGICAL_ADDR_MASK, &ret);
5034be5e864SMauro Carvalho Chehab if (ret)
5044be5e864SMauro Carvalho Chehab return ret;
5054be5e864SMauro Carvalho Chehab
5064be5e864SMauro Carvalho Chehab udelay(100);
5074be5e864SMauro Carvalho Chehab
5084be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_LOGICAL_ADDR0,
5094be5e864SMauro Carvalho Chehab (logical_addr & LOGICAL_ADDR_MASK) |
5104be5e864SMauro Carvalho Chehab LOGICAL_ADDR_VALID, &ret);
5114be5e864SMauro Carvalho Chehab
5124be5e864SMauro Carvalho Chehab return ret;
5134be5e864SMauro Carvalho Chehab }
5144be5e864SMauro Carvalho Chehab
meson_ao_cec_transmit(struct cec_adapter * adap,u8 attempts,u32 signal_free_time,struct cec_msg * msg)5154be5e864SMauro Carvalho Chehab static int meson_ao_cec_transmit(struct cec_adapter *adap, u8 attempts,
5164be5e864SMauro Carvalho Chehab u32 signal_free_time, struct cec_msg *msg)
5174be5e864SMauro Carvalho Chehab {
5184be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = adap->priv;
5194be5e864SMauro Carvalho Chehab int i, ret = 0;
5204be5e864SMauro Carvalho Chehab u8 reg;
5214be5e864SMauro Carvalho Chehab
5224be5e864SMauro Carvalho Chehab meson_ao_cec_read(ao_cec, CEC_TX_MSG_STATUS, ®, &ret);
5234be5e864SMauro Carvalho Chehab if (ret)
5244be5e864SMauro Carvalho Chehab return ret;
5254be5e864SMauro Carvalho Chehab
5264be5e864SMauro Carvalho Chehab if (reg == TX_BUSY) {
5274be5e864SMauro Carvalho Chehab dev_dbg(&ao_cec->pdev->dev, "%s: busy TX: aborting\n",
5284be5e864SMauro Carvalho Chehab __func__);
5294be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_ABORT, &ret);
5304be5e864SMauro Carvalho Chehab }
5314be5e864SMauro Carvalho Chehab
5324be5e864SMauro Carvalho Chehab for (i = 0; i < msg->len; i++) {
5334be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_0_HEADER + i,
5344be5e864SMauro Carvalho Chehab msg->msg[i], &ret);
5354be5e864SMauro Carvalho Chehab }
5364be5e864SMauro Carvalho Chehab
5374be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_LENGTH, msg->len - 1, &ret);
5384be5e864SMauro Carvalho Chehab meson_ao_cec_write(ao_cec, CEC_TX_MSG_CMD, TX_REQ_CURRENT, &ret);
5394be5e864SMauro Carvalho Chehab
5404be5e864SMauro Carvalho Chehab return ret;
5414be5e864SMauro Carvalho Chehab }
5424be5e864SMauro Carvalho Chehab
meson_ao_cec_adap_enable(struct cec_adapter * adap,bool enable)5434be5e864SMauro Carvalho Chehab static int meson_ao_cec_adap_enable(struct cec_adapter *adap, bool enable)
5444be5e864SMauro Carvalho Chehab {
5454be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = adap->priv;
5464be5e864SMauro Carvalho Chehab int ret;
5474be5e864SMauro Carvalho Chehab
5484be5e864SMauro Carvalho Chehab meson_ao_cec_irq_setup(ao_cec, false);
5494be5e864SMauro Carvalho Chehab
5504be5e864SMauro Carvalho Chehab writel_bits_relaxed(CEC_GEN_CNTL_RESET, CEC_GEN_CNTL_RESET,
5514be5e864SMauro Carvalho Chehab ao_cec->base + CEC_GEN_CNTL_REG);
5524be5e864SMauro Carvalho Chehab
5534be5e864SMauro Carvalho Chehab if (!enable)
5544be5e864SMauro Carvalho Chehab return 0;
5554be5e864SMauro Carvalho Chehab
5564be5e864SMauro Carvalho Chehab /* Enable gated clock (Normal mode). */
5574be5e864SMauro Carvalho Chehab writel_bits_relaxed(CEC_GEN_CNTL_CLK_CTRL_MASK,
5584be5e864SMauro Carvalho Chehab FIELD_PREP(CEC_GEN_CNTL_CLK_CTRL_MASK,
5594be5e864SMauro Carvalho Chehab CEC_GEN_CNTL_CLK_ENABLE),
5604be5e864SMauro Carvalho Chehab ao_cec->base + CEC_GEN_CNTL_REG);
5614be5e864SMauro Carvalho Chehab
5624be5e864SMauro Carvalho Chehab udelay(100);
5634be5e864SMauro Carvalho Chehab
5644be5e864SMauro Carvalho Chehab /* Release Reset */
5654be5e864SMauro Carvalho Chehab writel_bits_relaxed(CEC_GEN_CNTL_RESET, 0,
5664be5e864SMauro Carvalho Chehab ao_cec->base + CEC_GEN_CNTL_REG);
5674be5e864SMauro Carvalho Chehab
5684be5e864SMauro Carvalho Chehab /* Clear buffers */
5694be5e864SMauro Carvalho Chehab ret = meson_ao_cec_clear(ao_cec);
5704be5e864SMauro Carvalho Chehab if (ret)
5714be5e864SMauro Carvalho Chehab return ret;
5724be5e864SMauro Carvalho Chehab
5734be5e864SMauro Carvalho Chehab /* CEC arbitration 3/5/7 bit time set. */
5744be5e864SMauro Carvalho Chehab ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
5754be5e864SMauro Carvalho Chehab CEC_SIGNAL_FREE_TIME_RETRY,
5764be5e864SMauro Carvalho Chehab 0x118);
5774be5e864SMauro Carvalho Chehab if (ret)
5784be5e864SMauro Carvalho Chehab return ret;
5794be5e864SMauro Carvalho Chehab ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
5804be5e864SMauro Carvalho Chehab CEC_SIGNAL_FREE_TIME_NEW_INITIATOR,
5814be5e864SMauro Carvalho Chehab 0x000);
5824be5e864SMauro Carvalho Chehab if (ret)
5834be5e864SMauro Carvalho Chehab return ret;
5844be5e864SMauro Carvalho Chehab ret = meson_ao_cec_arbit_bit_time_set(ao_cec,
5854be5e864SMauro Carvalho Chehab CEC_SIGNAL_FREE_TIME_NEXT_XFER,
5864be5e864SMauro Carvalho Chehab 0x2aa);
5874be5e864SMauro Carvalho Chehab if (ret)
5884be5e864SMauro Carvalho Chehab return ret;
5894be5e864SMauro Carvalho Chehab
5904be5e864SMauro Carvalho Chehab meson_ao_cec_irq_setup(ao_cec, true);
5914be5e864SMauro Carvalho Chehab
5924be5e864SMauro Carvalho Chehab return 0;
5934be5e864SMauro Carvalho Chehab }
5944be5e864SMauro Carvalho Chehab
5954be5e864SMauro Carvalho Chehab static const struct cec_adap_ops meson_ao_cec_ops = {
5964be5e864SMauro Carvalho Chehab .adap_enable = meson_ao_cec_adap_enable,
5974be5e864SMauro Carvalho Chehab .adap_log_addr = meson_ao_cec_set_log_addr,
5984be5e864SMauro Carvalho Chehab .adap_transmit = meson_ao_cec_transmit,
5994be5e864SMauro Carvalho Chehab };
6004be5e864SMauro Carvalho Chehab
meson_ao_cec_probe(struct platform_device * pdev)6014be5e864SMauro Carvalho Chehab static int meson_ao_cec_probe(struct platform_device *pdev)
6024be5e864SMauro Carvalho Chehab {
6034be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec;
6044be5e864SMauro Carvalho Chehab struct device *hdmi_dev;
6054be5e864SMauro Carvalho Chehab int ret, irq;
6064be5e864SMauro Carvalho Chehab
6074be5e864SMauro Carvalho Chehab hdmi_dev = cec_notifier_parse_hdmi_phandle(&pdev->dev);
6084be5e864SMauro Carvalho Chehab
6094be5e864SMauro Carvalho Chehab if (IS_ERR(hdmi_dev))
6104be5e864SMauro Carvalho Chehab return PTR_ERR(hdmi_dev);
6114be5e864SMauro Carvalho Chehab
6124be5e864SMauro Carvalho Chehab ao_cec = devm_kzalloc(&pdev->dev, sizeof(*ao_cec), GFP_KERNEL);
6134be5e864SMauro Carvalho Chehab if (!ao_cec)
6144be5e864SMauro Carvalho Chehab return -ENOMEM;
6154be5e864SMauro Carvalho Chehab
6164be5e864SMauro Carvalho Chehab spin_lock_init(&ao_cec->cec_reg_lock);
6174be5e864SMauro Carvalho Chehab
6184be5e864SMauro Carvalho Chehab ao_cec->adap = cec_allocate_adapter(&meson_ao_cec_ops, ao_cec,
6194be5e864SMauro Carvalho Chehab "meson_ao_cec",
6204be5e864SMauro Carvalho Chehab CEC_CAP_DEFAULTS |
6214be5e864SMauro Carvalho Chehab CEC_CAP_CONNECTOR_INFO,
6224be5e864SMauro Carvalho Chehab 1); /* Use 1 for now */
6234be5e864SMauro Carvalho Chehab if (IS_ERR(ao_cec->adap))
6244be5e864SMauro Carvalho Chehab return PTR_ERR(ao_cec->adap);
6254be5e864SMauro Carvalho Chehab
6264be5e864SMauro Carvalho Chehab ao_cec->adap->owner = THIS_MODULE;
6274be5e864SMauro Carvalho Chehab
62897ef3b7fSCai Huoqing ao_cec->base = devm_platform_ioremap_resource(pdev, 0);
6294be5e864SMauro Carvalho Chehab if (IS_ERR(ao_cec->base)) {
6304be5e864SMauro Carvalho Chehab ret = PTR_ERR(ao_cec->base);
6314be5e864SMauro Carvalho Chehab goto out_probe_adapter;
6324be5e864SMauro Carvalho Chehab }
6334be5e864SMauro Carvalho Chehab
6344be5e864SMauro Carvalho Chehab irq = platform_get_irq(pdev, 0);
6354be5e864SMauro Carvalho Chehab ret = devm_request_threaded_irq(&pdev->dev, irq,
6364be5e864SMauro Carvalho Chehab meson_ao_cec_irq,
6374be5e864SMauro Carvalho Chehab meson_ao_cec_irq_thread,
6384be5e864SMauro Carvalho Chehab 0, NULL, ao_cec);
6394be5e864SMauro Carvalho Chehab if (ret) {
6404be5e864SMauro Carvalho Chehab dev_err(&pdev->dev, "irq request failed\n");
6414be5e864SMauro Carvalho Chehab goto out_probe_adapter;
6424be5e864SMauro Carvalho Chehab }
6434be5e864SMauro Carvalho Chehab
6444be5e864SMauro Carvalho Chehab ao_cec->core = devm_clk_get(&pdev->dev, "core");
6454be5e864SMauro Carvalho Chehab if (IS_ERR(ao_cec->core)) {
6464be5e864SMauro Carvalho Chehab dev_err(&pdev->dev, "core clock request failed\n");
6474be5e864SMauro Carvalho Chehab ret = PTR_ERR(ao_cec->core);
6484be5e864SMauro Carvalho Chehab goto out_probe_adapter;
6494be5e864SMauro Carvalho Chehab }
6504be5e864SMauro Carvalho Chehab
6514be5e864SMauro Carvalho Chehab ret = clk_prepare_enable(ao_cec->core);
6524be5e864SMauro Carvalho Chehab if (ret) {
6534be5e864SMauro Carvalho Chehab dev_err(&pdev->dev, "core clock enable failed\n");
6544be5e864SMauro Carvalho Chehab goto out_probe_adapter;
6554be5e864SMauro Carvalho Chehab }
6564be5e864SMauro Carvalho Chehab
6574be5e864SMauro Carvalho Chehab ret = clk_set_rate(ao_cec->core, CEC_CLK_RATE);
6584be5e864SMauro Carvalho Chehab if (ret) {
6594be5e864SMauro Carvalho Chehab dev_err(&pdev->dev, "core clock set rate failed\n");
6604be5e864SMauro Carvalho Chehab goto out_probe_clk;
6614be5e864SMauro Carvalho Chehab }
6624be5e864SMauro Carvalho Chehab
6634be5e864SMauro Carvalho Chehab device_reset_optional(&pdev->dev);
6644be5e864SMauro Carvalho Chehab
6654be5e864SMauro Carvalho Chehab ao_cec->pdev = pdev;
6664be5e864SMauro Carvalho Chehab platform_set_drvdata(pdev, ao_cec);
6674be5e864SMauro Carvalho Chehab
6684be5e864SMauro Carvalho Chehab ao_cec->notify = cec_notifier_cec_adap_register(hdmi_dev, NULL,
6694be5e864SMauro Carvalho Chehab ao_cec->adap);
6704be5e864SMauro Carvalho Chehab if (!ao_cec->notify) {
6714be5e864SMauro Carvalho Chehab ret = -ENOMEM;
6724be5e864SMauro Carvalho Chehab goto out_probe_clk;
6734be5e864SMauro Carvalho Chehab }
6744be5e864SMauro Carvalho Chehab
6754be5e864SMauro Carvalho Chehab ret = cec_register_adapter(ao_cec->adap, &pdev->dev);
6764be5e864SMauro Carvalho Chehab if (ret < 0)
6774be5e864SMauro Carvalho Chehab goto out_probe_notify;
6784be5e864SMauro Carvalho Chehab
6794be5e864SMauro Carvalho Chehab /* Setup Hardware */
6804be5e864SMauro Carvalho Chehab writel_relaxed(CEC_GEN_CNTL_RESET,
6814be5e864SMauro Carvalho Chehab ao_cec->base + CEC_GEN_CNTL_REG);
6824be5e864SMauro Carvalho Chehab
6834be5e864SMauro Carvalho Chehab return 0;
6844be5e864SMauro Carvalho Chehab
6854be5e864SMauro Carvalho Chehab out_probe_notify:
6864be5e864SMauro Carvalho Chehab cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
6874be5e864SMauro Carvalho Chehab
6884be5e864SMauro Carvalho Chehab out_probe_clk:
6894be5e864SMauro Carvalho Chehab clk_disable_unprepare(ao_cec->core);
6904be5e864SMauro Carvalho Chehab
6914be5e864SMauro Carvalho Chehab out_probe_adapter:
6924be5e864SMauro Carvalho Chehab cec_delete_adapter(ao_cec->adap);
6934be5e864SMauro Carvalho Chehab
6944be5e864SMauro Carvalho Chehab dev_err(&pdev->dev, "CEC controller registration failed\n");
6954be5e864SMauro Carvalho Chehab
6964be5e864SMauro Carvalho Chehab return ret;
6974be5e864SMauro Carvalho Chehab }
6984be5e864SMauro Carvalho Chehab
meson_ao_cec_remove(struct platform_device * pdev)6999cc5b012SUwe Kleine-König static void meson_ao_cec_remove(struct platform_device *pdev)
7004be5e864SMauro Carvalho Chehab {
7014be5e864SMauro Carvalho Chehab struct meson_ao_cec_device *ao_cec = platform_get_drvdata(pdev);
7024be5e864SMauro Carvalho Chehab
7034be5e864SMauro Carvalho Chehab clk_disable_unprepare(ao_cec->core);
7044be5e864SMauro Carvalho Chehab
7054be5e864SMauro Carvalho Chehab cec_notifier_cec_adap_unregister(ao_cec->notify, ao_cec->adap);
7064be5e864SMauro Carvalho Chehab cec_unregister_adapter(ao_cec->adap);
7074be5e864SMauro Carvalho Chehab }
7084be5e864SMauro Carvalho Chehab
7094be5e864SMauro Carvalho Chehab static const struct of_device_id meson_ao_cec_of_match[] = {
7104be5e864SMauro Carvalho Chehab { .compatible = "amlogic,meson-gx-ao-cec", },
7114be5e864SMauro Carvalho Chehab { /* sentinel */ }
7124be5e864SMauro Carvalho Chehab };
7134be5e864SMauro Carvalho Chehab MODULE_DEVICE_TABLE(of, meson_ao_cec_of_match);
7144be5e864SMauro Carvalho Chehab
7154be5e864SMauro Carvalho Chehab static struct platform_driver meson_ao_cec_driver = {
7164be5e864SMauro Carvalho Chehab .probe = meson_ao_cec_probe,
7179cc5b012SUwe Kleine-König .remove_new = meson_ao_cec_remove,
7184be5e864SMauro Carvalho Chehab .driver = {
7194be5e864SMauro Carvalho Chehab .name = "meson-ao-cec",
720*6fd44a30SKrzysztof Kozlowski .of_match_table = meson_ao_cec_of_match,
7214be5e864SMauro Carvalho Chehab },
7224be5e864SMauro Carvalho Chehab };
7234be5e864SMauro Carvalho Chehab
7244be5e864SMauro Carvalho Chehab module_platform_driver(meson_ao_cec_driver);
7254be5e864SMauro Carvalho Chehab
7264be5e864SMauro Carvalho Chehab MODULE_DESCRIPTION("Meson AO CEC Controller driver");
7274be5e864SMauro Carvalho Chehab MODULE_AUTHOR("Neil Armstrong <narmstrong@baylibre.com>");
7284be5e864SMauro Carvalho Chehab MODULE_LICENSE("GPL");
729