14f0ceb87SNishanth Menon // SPDX-License-Identifier: GPL-2.0 2aace66b1SNishanth Menon /* 3aace66b1SNishanth Menon * Texas Instruments' Message Manager Driver 4aace66b1SNishanth Menon * 54f0ceb87SNishanth Menon * Copyright (C) 2015-2017 Texas Instruments Incorporated - http://www.ti.com/ 6aace66b1SNishanth Menon * Nishanth Menon 7aace66b1SNishanth Menon */ 8aace66b1SNishanth Menon 9aace66b1SNishanth Menon #define pr_fmt(fmt) "%s: " fmt, __func__ 10aace66b1SNishanth Menon 11aace66b1SNishanth Menon #include <linux/device.h> 12aace66b1SNishanth Menon #include <linux/interrupt.h> 13aace66b1SNishanth Menon #include <linux/io.h> 14aace66b1SNishanth Menon #include <linux/kernel.h> 15aace66b1SNishanth Menon #include <linux/mailbox_controller.h> 16aace66b1SNishanth Menon #include <linux/module.h> 17aace66b1SNishanth Menon #include <linux/of_device.h> 18aace66b1SNishanth Menon #include <linux/of.h> 19aace66b1SNishanth Menon #include <linux/of_irq.h> 20aace66b1SNishanth Menon #include <linux/platform_device.h> 21aace66b1SNishanth Menon #include <linux/soc/ti/ti-msgmgr.h> 22aace66b1SNishanth Menon 23aace66b1SNishanth Menon #define Q_DATA_OFFSET(proxy, queue, reg) \ 24aace66b1SNishanth Menon ((0x10000 * (proxy)) + (0x80 * (queue)) + ((reg) * 4)) 25aace66b1SNishanth Menon #define Q_STATE_OFFSET(queue) ((queue) * 0x4) 26aace66b1SNishanth Menon #define Q_STATE_ENTRY_COUNT_MASK (0xFFF000) 27aace66b1SNishanth Menon 28aace66b1SNishanth Menon /** 29aace66b1SNishanth Menon * struct ti_msgmgr_valid_queue_desc - SoC valid queues meant for this processor 30aace66b1SNishanth Menon * @queue_id: Queue Number for this path 31aace66b1SNishanth Menon * @proxy_id: Proxy ID representing the processor in SoC 32aace66b1SNishanth Menon * @is_tx: Is this a receive path? 33aace66b1SNishanth Menon */ 34aace66b1SNishanth Menon struct ti_msgmgr_valid_queue_desc { 35aace66b1SNishanth Menon u8 queue_id; 36aace66b1SNishanth Menon u8 proxy_id; 37aace66b1SNishanth Menon bool is_tx; 38aace66b1SNishanth Menon }; 39aace66b1SNishanth Menon 40aace66b1SNishanth Menon /** 41aace66b1SNishanth Menon * struct ti_msgmgr_desc - Description of message manager integration 42aace66b1SNishanth Menon * @queue_count: Number of Queues 43aace66b1SNishanth Menon * @max_message_size: Message size in bytes 44aace66b1SNishanth Menon * @max_messages: Number of messages 45aace66b1SNishanth Menon * @data_first_reg: First data register for proxy data region 46aace66b1SNishanth Menon * @data_last_reg: Last data register for proxy data region 478e560862SNishanth Menon * @status_cnt_mask: Mask for getting the status value 48aace66b1SNishanth Menon * @tx_polled: Do I need to use polled mechanism for tx 49aace66b1SNishanth Menon * @tx_poll_timeout_ms: Timeout in ms if polled 50aace66b1SNishanth Menon * @valid_queues: List of Valid queues that the processor can access 51*89c976c2SNishanth Menon * @data_region_name: Name of the proxy data region 52*89c976c2SNishanth Menon * @status_region_name: Name of the proxy status region 53aace66b1SNishanth Menon * @num_valid_queues: Number of valid queues 54aace66b1SNishanth Menon * 55aace66b1SNishanth Menon * This structure is used in of match data to describe how integration 56aace66b1SNishanth Menon * for a specific compatible SoC is done. 57aace66b1SNishanth Menon */ 58aace66b1SNishanth Menon struct ti_msgmgr_desc { 59aace66b1SNishanth Menon u8 queue_count; 60aace66b1SNishanth Menon u8 max_message_size; 61aace66b1SNishanth Menon u8 max_messages; 62aace66b1SNishanth Menon u8 data_first_reg; 63aace66b1SNishanth Menon u8 data_last_reg; 648e560862SNishanth Menon u32 status_cnt_mask; 65aace66b1SNishanth Menon bool tx_polled; 66aace66b1SNishanth Menon int tx_poll_timeout_ms; 67aace66b1SNishanth Menon const struct ti_msgmgr_valid_queue_desc *valid_queues; 68*89c976c2SNishanth Menon const char *data_region_name; 69*89c976c2SNishanth Menon const char *status_region_name; 70aace66b1SNishanth Menon int num_valid_queues; 71aace66b1SNishanth Menon }; 72aace66b1SNishanth Menon 73aace66b1SNishanth Menon /** 74aace66b1SNishanth Menon * struct ti_queue_inst - Description of a queue instance 75aace66b1SNishanth Menon * @name: Queue Name 76aace66b1SNishanth Menon * @queue_id: Queue Identifier as mapped on SoC 77aace66b1SNishanth Menon * @proxy_id: Proxy Identifier as mapped on SoC 78aace66b1SNishanth Menon * @irq: IRQ for Rx Queue 79aace66b1SNishanth Menon * @is_tx: 'true' if transmit queue, else, 'false' 80aace66b1SNishanth Menon * @queue_buff_start: First register of Data Buffer 81aace66b1SNishanth Menon * @queue_buff_end: Last (or confirmation) register of Data buffer 82aace66b1SNishanth Menon * @queue_state: Queue status register 83aace66b1SNishanth Menon * @chan: Mailbox channel 84aace66b1SNishanth Menon * @rx_buff: Receive buffer pointer allocated at probe, max_message_size 85aace66b1SNishanth Menon */ 86aace66b1SNishanth Menon struct ti_queue_inst { 87aace66b1SNishanth Menon char name[30]; 88aace66b1SNishanth Menon u8 queue_id; 89aace66b1SNishanth Menon u8 proxy_id; 90aace66b1SNishanth Menon int irq; 91aace66b1SNishanth Menon bool is_tx; 92aace66b1SNishanth Menon void __iomem *queue_buff_start; 93aace66b1SNishanth Menon void __iomem *queue_buff_end; 94aace66b1SNishanth Menon void __iomem *queue_state; 95aace66b1SNishanth Menon struct mbox_chan *chan; 96aace66b1SNishanth Menon u32 *rx_buff; 97aace66b1SNishanth Menon }; 98aace66b1SNishanth Menon 99aace66b1SNishanth Menon /** 100aace66b1SNishanth Menon * struct ti_msgmgr_inst - Description of a Message Manager Instance 101aace66b1SNishanth Menon * @dev: device pointer corresponding to the Message Manager instance 102aace66b1SNishanth Menon * @desc: Description of the SoC integration 103aace66b1SNishanth Menon * @queue_proxy_region: Queue proxy region where queue buffers are located 104aace66b1SNishanth Menon * @queue_state_debug_region: Queue status register regions 105aace66b1SNishanth Menon * @num_valid_queues: Number of valid queues defined for the processor 106aace66b1SNishanth Menon * Note: other queues are probably reserved for other processors 107aace66b1SNishanth Menon * in the SoC. 108aace66b1SNishanth Menon * @qinsts: Array of valid Queue Instances for the Processor 109aace66b1SNishanth Menon * @mbox: Mailbox Controller 110aace66b1SNishanth Menon * @chans: Array for channels corresponding to the Queue Instances. 111aace66b1SNishanth Menon */ 112aace66b1SNishanth Menon struct ti_msgmgr_inst { 113aace66b1SNishanth Menon struct device *dev; 114aace66b1SNishanth Menon const struct ti_msgmgr_desc *desc; 115aace66b1SNishanth Menon void __iomem *queue_proxy_region; 116aace66b1SNishanth Menon void __iomem *queue_state_debug_region; 117aace66b1SNishanth Menon u8 num_valid_queues; 118aace66b1SNishanth Menon struct ti_queue_inst *qinsts; 119aace66b1SNishanth Menon struct mbox_controller mbox; 120aace66b1SNishanth Menon struct mbox_chan *chans; 121aace66b1SNishanth Menon }; 122aace66b1SNishanth Menon 123aace66b1SNishanth Menon /** 124aace66b1SNishanth Menon * ti_msgmgr_queue_get_num_messages() - Get the number of pending messages 1258e560862SNishanth Menon * @d: Description of message manager 126aace66b1SNishanth Menon * @qinst: Queue instance for which we check the number of pending messages 127aace66b1SNishanth Menon * 128aace66b1SNishanth Menon * Return: number of messages pending in the queue (0 == no pending messages) 129aace66b1SNishanth Menon */ 1308e560862SNishanth Menon static inline int 1318e560862SNishanth Menon ti_msgmgr_queue_get_num_messages(const struct ti_msgmgr_desc *d, 1328e560862SNishanth Menon struct ti_queue_inst *qinst) 133aace66b1SNishanth Menon { 134aace66b1SNishanth Menon u32 val; 1358e560862SNishanth Menon u32 status_cnt_mask = d->status_cnt_mask; 136aace66b1SNishanth Menon 137aace66b1SNishanth Menon /* 138aace66b1SNishanth Menon * We cannot use relaxed operation here - update may happen 139aace66b1SNishanth Menon * real-time. 140aace66b1SNishanth Menon */ 1418e560862SNishanth Menon val = readl(qinst->queue_state) & status_cnt_mask; 1428e560862SNishanth Menon val >>= __ffs(status_cnt_mask); 143aace66b1SNishanth Menon 144aace66b1SNishanth Menon return val; 145aace66b1SNishanth Menon } 146aace66b1SNishanth Menon 147aace66b1SNishanth Menon /** 148aace66b1SNishanth Menon * ti_msgmgr_queue_rx_interrupt() - Interrupt handler for receive Queue 149aace66b1SNishanth Menon * @irq: Interrupt number 150aace66b1SNishanth Menon * @p: Channel Pointer 151aace66b1SNishanth Menon * 152aace66b1SNishanth Menon * Return: -EINVAL if there is no instance 153aace66b1SNishanth Menon * IRQ_NONE if the interrupt is not ours. 154aace66b1SNishanth Menon * IRQ_HANDLED if the rx interrupt was successfully handled. 155aace66b1SNishanth Menon */ 156aace66b1SNishanth Menon static irqreturn_t ti_msgmgr_queue_rx_interrupt(int irq, void *p) 157aace66b1SNishanth Menon { 158aace66b1SNishanth Menon struct mbox_chan *chan = p; 159aace66b1SNishanth Menon struct device *dev = chan->mbox->dev; 160aace66b1SNishanth Menon struct ti_msgmgr_inst *inst = dev_get_drvdata(dev); 161aace66b1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 162aace66b1SNishanth Menon const struct ti_msgmgr_desc *desc; 163aace66b1SNishanth Menon int msg_count, num_words; 164aace66b1SNishanth Menon struct ti_msgmgr_message message; 165aace66b1SNishanth Menon void __iomem *data_reg; 166aace66b1SNishanth Menon u32 *word_data; 167aace66b1SNishanth Menon 168aace66b1SNishanth Menon if (WARN_ON(!inst)) { 169aace66b1SNishanth Menon dev_err(dev, "no platform drv data??\n"); 170aace66b1SNishanth Menon return -EINVAL; 171aace66b1SNishanth Menon } 172aace66b1SNishanth Menon 173aace66b1SNishanth Menon /* Do I have an invalid interrupt source? */ 174aace66b1SNishanth Menon if (qinst->is_tx) { 175aace66b1SNishanth Menon dev_err(dev, "Cannot handle rx interrupt on tx channel %s\n", 176aace66b1SNishanth Menon qinst->name); 177aace66b1SNishanth Menon return IRQ_NONE; 178aace66b1SNishanth Menon } 179aace66b1SNishanth Menon 1808e560862SNishanth Menon desc = inst->desc; 181aace66b1SNishanth Menon /* Do I actually have messages to read? */ 1828e560862SNishanth Menon msg_count = ti_msgmgr_queue_get_num_messages(desc, qinst); 183aace66b1SNishanth Menon if (!msg_count) { 184aace66b1SNishanth Menon /* Shared IRQ? */ 185aace66b1SNishanth Menon dev_dbg(dev, "Spurious event - 0 pending data!\n"); 186aace66b1SNishanth Menon return IRQ_NONE; 187aace66b1SNishanth Menon } 188aace66b1SNishanth Menon 189aace66b1SNishanth Menon /* 190aace66b1SNishanth Menon * I have no idea about the protocol being used to communicate with the 191aace66b1SNishanth Menon * remote producer - 0 could be valid data, so I wont make a judgement 192aace66b1SNishanth Menon * of how many bytes I should be reading. Let the client figure this 193aace66b1SNishanth Menon * out.. I just read the full message and pass it on.. 194aace66b1SNishanth Menon */ 195aace66b1SNishanth Menon message.len = desc->max_message_size; 196aace66b1SNishanth Menon message.buf = (u8 *)qinst->rx_buff; 197aace66b1SNishanth Menon 198aace66b1SNishanth Menon /* 199aace66b1SNishanth Menon * NOTE about register access involved here: 200aace66b1SNishanth Menon * the hardware block is implemented with 32bit access operations and no 201aace66b1SNishanth Menon * support for data splitting. We don't want the hardware to misbehave 202aace66b1SNishanth Menon * with sub 32bit access - For example: if the last register read is 203aace66b1SNishanth Menon * split into byte wise access, it can result in the queue getting 204aace66b1SNishanth Menon * stuck or indeterminate behavior. An out of order read operation may 205aace66b1SNishanth Menon * result in weird data results as well. 206aace66b1SNishanth Menon * Hence, we do not use memcpy_fromio or __ioread32_copy here, instead 207aace66b1SNishanth Menon * we depend on readl for the purpose. 208aace66b1SNishanth Menon * 209aace66b1SNishanth Menon * Also note that the final register read automatically marks the 210aace66b1SNishanth Menon * queue message as read. 211aace66b1SNishanth Menon */ 212aace66b1SNishanth Menon for (data_reg = qinst->queue_buff_start, word_data = qinst->rx_buff, 213aace66b1SNishanth Menon num_words = (desc->max_message_size / sizeof(u32)); 214aace66b1SNishanth Menon num_words; num_words--, data_reg += sizeof(u32), word_data++) 215aace66b1SNishanth Menon *word_data = readl(data_reg); 216aace66b1SNishanth Menon 217aace66b1SNishanth Menon /* 218aace66b1SNishanth Menon * Last register read automatically clears the IRQ if only 1 message 219aace66b1SNishanth Menon * is pending - so send the data up the stack.. 220aace66b1SNishanth Menon * NOTE: Client is expected to be as optimal as possible, since 221aace66b1SNishanth Menon * we invoke the handler in IRQ context. 222aace66b1SNishanth Menon */ 223aace66b1SNishanth Menon mbox_chan_received_data(chan, (void *)&message); 224aace66b1SNishanth Menon 225aace66b1SNishanth Menon return IRQ_HANDLED; 226aace66b1SNishanth Menon } 227aace66b1SNishanth Menon 228aace66b1SNishanth Menon /** 229aace66b1SNishanth Menon * ti_msgmgr_queue_peek_data() - Peek to see if there are any rx messages. 230aace66b1SNishanth Menon * @chan: Channel Pointer 231aace66b1SNishanth Menon * 232aace66b1SNishanth Menon * Return: 'true' if there is pending rx data, 'false' if there is none. 233aace66b1SNishanth Menon */ 234aace66b1SNishanth Menon static bool ti_msgmgr_queue_peek_data(struct mbox_chan *chan) 235aace66b1SNishanth Menon { 236aace66b1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 2378e560862SNishanth Menon struct device *dev = chan->mbox->dev; 2388e560862SNishanth Menon struct ti_msgmgr_inst *inst = dev_get_drvdata(dev); 239aace66b1SNishanth Menon int msg_count; 240aace66b1SNishanth Menon 241aace66b1SNishanth Menon if (qinst->is_tx) 242aace66b1SNishanth Menon return false; 243aace66b1SNishanth Menon 2448e560862SNishanth Menon msg_count = ti_msgmgr_queue_get_num_messages(inst->desc, qinst); 245aace66b1SNishanth Menon 246aace66b1SNishanth Menon return msg_count ? true : false; 247aace66b1SNishanth Menon } 248aace66b1SNishanth Menon 249aace66b1SNishanth Menon /** 250aace66b1SNishanth Menon * ti_msgmgr_last_tx_done() - See if all the tx messages are sent 251aace66b1SNishanth Menon * @chan: Channel pointer 252aace66b1SNishanth Menon * 253aace66b1SNishanth Menon * Return: 'true' is no pending tx data, 'false' if there are any. 254aace66b1SNishanth Menon */ 255aace66b1SNishanth Menon static bool ti_msgmgr_last_tx_done(struct mbox_chan *chan) 256aace66b1SNishanth Menon { 257aace66b1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 2588e560862SNishanth Menon struct device *dev = chan->mbox->dev; 2598e560862SNishanth Menon struct ti_msgmgr_inst *inst = dev_get_drvdata(dev); 260aace66b1SNishanth Menon int msg_count; 261aace66b1SNishanth Menon 262aace66b1SNishanth Menon if (!qinst->is_tx) 263aace66b1SNishanth Menon return false; 264aace66b1SNishanth Menon 2658e560862SNishanth Menon msg_count = ti_msgmgr_queue_get_num_messages(inst->desc, qinst); 266aace66b1SNishanth Menon 267aace66b1SNishanth Menon /* if we have any messages pending.. */ 268aace66b1SNishanth Menon return msg_count ? false : true; 269aace66b1SNishanth Menon } 270aace66b1SNishanth Menon 271aace66b1SNishanth Menon /** 272aace66b1SNishanth Menon * ti_msgmgr_send_data() - Send data 273aace66b1SNishanth Menon * @chan: Channel Pointer 274aace66b1SNishanth Menon * @data: ti_msgmgr_message * Message Pointer 275aace66b1SNishanth Menon * 276aace66b1SNishanth Menon * Return: 0 if all goes good, else appropriate error messages. 277aace66b1SNishanth Menon */ 278aace66b1SNishanth Menon static int ti_msgmgr_send_data(struct mbox_chan *chan, void *data) 279aace66b1SNishanth Menon { 280aace66b1SNishanth Menon struct device *dev = chan->mbox->dev; 281aace66b1SNishanth Menon struct ti_msgmgr_inst *inst = dev_get_drvdata(dev); 282aace66b1SNishanth Menon const struct ti_msgmgr_desc *desc; 283aace66b1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 284aace66b1SNishanth Menon int num_words, trail_bytes; 285aace66b1SNishanth Menon struct ti_msgmgr_message *message = data; 286aace66b1SNishanth Menon void __iomem *data_reg; 287aace66b1SNishanth Menon u32 *word_data; 288aace66b1SNishanth Menon 289aace66b1SNishanth Menon if (WARN_ON(!inst)) { 290aace66b1SNishanth Menon dev_err(dev, "no platform drv data??\n"); 291aace66b1SNishanth Menon return -EINVAL; 292aace66b1SNishanth Menon } 293aace66b1SNishanth Menon desc = inst->desc; 294aace66b1SNishanth Menon 295aace66b1SNishanth Menon if (desc->max_message_size < message->len) { 296ca64af43SNishanth Menon dev_err(dev, "Queue %s message length %zu > max %d\n", 297aace66b1SNishanth Menon qinst->name, message->len, desc->max_message_size); 298aace66b1SNishanth Menon return -EINVAL; 299aace66b1SNishanth Menon } 300aace66b1SNishanth Menon 301aace66b1SNishanth Menon /* NOTE: Constraints similar to rx path exists here as well */ 302aace66b1SNishanth Menon for (data_reg = qinst->queue_buff_start, 303aace66b1SNishanth Menon num_words = message->len / sizeof(u32), 304aace66b1SNishanth Menon word_data = (u32 *)message->buf; 305aace66b1SNishanth Menon num_words; num_words--, data_reg += sizeof(u32), word_data++) 306aace66b1SNishanth Menon writel(*word_data, data_reg); 307aace66b1SNishanth Menon 308aace66b1SNishanth Menon trail_bytes = message->len % sizeof(u32); 309aace66b1SNishanth Menon if (trail_bytes) { 310aace66b1SNishanth Menon u32 data_trail = *word_data; 311aace66b1SNishanth Menon 312aace66b1SNishanth Menon /* Ensure all unused data is 0 */ 313aace66b1SNishanth Menon data_trail &= 0xFFFFFFFF >> (8 * (sizeof(u32) - trail_bytes)); 314aace66b1SNishanth Menon writel(data_trail, data_reg); 315aace66b1SNishanth Menon data_reg++; 316aace66b1SNishanth Menon } 317aace66b1SNishanth Menon /* 318aace66b1SNishanth Menon * 'data_reg' indicates next register to write. If we did not already 319aace66b1SNishanth Menon * write on tx complete reg(last reg), we must do so for transmit 320aace66b1SNishanth Menon */ 321aace66b1SNishanth Menon if (data_reg <= qinst->queue_buff_end) 322aace66b1SNishanth Menon writel(0, qinst->queue_buff_end); 323aace66b1SNishanth Menon 324aace66b1SNishanth Menon return 0; 325aace66b1SNishanth Menon } 326aace66b1SNishanth Menon 327aace66b1SNishanth Menon /** 3285ab935e1SNishanth Menon * ti_msgmgr_queue_rx_irq_req() - RX IRQ request 3295ab935e1SNishanth Menon * @dev: device pointer 3305ab935e1SNishanth Menon * @qinst: Queue instance 3315ab935e1SNishanth Menon * @chan: Channel pointer 3325ab935e1SNishanth Menon */ 3335ab935e1SNishanth Menon static int ti_msgmgr_queue_rx_irq_req(struct device *dev, 3345ab935e1SNishanth Menon struct ti_queue_inst *qinst, 3355ab935e1SNishanth Menon struct mbox_chan *chan) 3365ab935e1SNishanth Menon { 3375ab935e1SNishanth Menon int ret = 0; 3385ab935e1SNishanth Menon char of_rx_irq_name[7]; 3395ab935e1SNishanth Menon struct device_node *np; 3405ab935e1SNishanth Menon 3415ab935e1SNishanth Menon snprintf(of_rx_irq_name, sizeof(of_rx_irq_name), 3425ab935e1SNishanth Menon "rx_%03d", qinst->queue_id); 3435ab935e1SNishanth Menon 3445ab935e1SNishanth Menon /* Get the IRQ if not found */ 3455ab935e1SNishanth Menon if (qinst->irq < 0) { 3465ab935e1SNishanth Menon np = of_node_get(dev->of_node); 3475ab935e1SNishanth Menon if (!np) 3485ab935e1SNishanth Menon return -ENODATA; 3495ab935e1SNishanth Menon qinst->irq = of_irq_get_byname(np, of_rx_irq_name); 3505ab935e1SNishanth Menon of_node_put(np); 3515ab935e1SNishanth Menon 3525ab935e1SNishanth Menon if (qinst->irq < 0) { 3535ab935e1SNishanth Menon dev_err(dev, 3545ab935e1SNishanth Menon "QID %d PID %d:No IRQ[%s]: %d\n", 3555ab935e1SNishanth Menon qinst->queue_id, qinst->proxy_id, 3565ab935e1SNishanth Menon of_rx_irq_name, qinst->irq); 3575ab935e1SNishanth Menon return qinst->irq; 3585ab935e1SNishanth Menon } 3595ab935e1SNishanth Menon } 3605ab935e1SNishanth Menon 3615ab935e1SNishanth Menon /* With the expectation that the IRQ might be shared in SoC */ 3625ab935e1SNishanth Menon ret = request_irq(qinst->irq, ti_msgmgr_queue_rx_interrupt, 3635ab935e1SNishanth Menon IRQF_SHARED, qinst->name, chan); 3645ab935e1SNishanth Menon if (ret) { 3655ab935e1SNishanth Menon dev_err(dev, "Unable to get IRQ %d on %s(res=%d)\n", 3665ab935e1SNishanth Menon qinst->irq, qinst->name, ret); 3675ab935e1SNishanth Menon } 3685ab935e1SNishanth Menon 3695ab935e1SNishanth Menon return ret; 3705ab935e1SNishanth Menon } 3715ab935e1SNishanth Menon 3725ab935e1SNishanth Menon /** 373aace66b1SNishanth Menon * ti_msgmgr_queue_startup() - Startup queue 374aace66b1SNishanth Menon * @chan: Channel pointer 375aace66b1SNishanth Menon * 376aace66b1SNishanth Menon * Return: 0 if all goes good, else return corresponding error message 377aace66b1SNishanth Menon */ 378aace66b1SNishanth Menon static int ti_msgmgr_queue_startup(struct mbox_chan *chan) 379aace66b1SNishanth Menon { 380aace66b1SNishanth Menon struct device *dev = chan->mbox->dev; 3815ab935e1SNishanth Menon struct ti_msgmgr_inst *inst = dev_get_drvdata(dev); 3825ab935e1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 3835ab935e1SNishanth Menon const struct ti_msgmgr_desc *d = inst->desc; 384aace66b1SNishanth Menon int ret; 385aace66b1SNishanth Menon 386aace66b1SNishanth Menon if (!qinst->is_tx) { 3875ab935e1SNishanth Menon /* Allocate usage buffer for rx */ 3885ab935e1SNishanth Menon qinst->rx_buff = kzalloc(d->max_message_size, GFP_KERNEL); 3895ab935e1SNishanth Menon if (!qinst->rx_buff) 3905ab935e1SNishanth Menon return -ENOMEM; 3915ab935e1SNishanth Menon /* Request IRQ */ 3925ab935e1SNishanth Menon ret = ti_msgmgr_queue_rx_irq_req(dev, qinst, chan); 393aace66b1SNishanth Menon if (ret) { 3945ab935e1SNishanth Menon kfree(qinst->rx_buff); 395aace66b1SNishanth Menon return ret; 396aace66b1SNishanth Menon } 397aace66b1SNishanth Menon } 398aace66b1SNishanth Menon 399aace66b1SNishanth Menon return 0; 400aace66b1SNishanth Menon } 401aace66b1SNishanth Menon 402aace66b1SNishanth Menon /** 403aace66b1SNishanth Menon * ti_msgmgr_queue_shutdown() - Shutdown the queue 404aace66b1SNishanth Menon * @chan: Channel pointer 405aace66b1SNishanth Menon */ 406aace66b1SNishanth Menon static void ti_msgmgr_queue_shutdown(struct mbox_chan *chan) 407aace66b1SNishanth Menon { 408aace66b1SNishanth Menon struct ti_queue_inst *qinst = chan->con_priv; 409aace66b1SNishanth Menon 4105ab935e1SNishanth Menon if (!qinst->is_tx) { 411aace66b1SNishanth Menon free_irq(qinst->irq, chan); 4125ab935e1SNishanth Menon kfree(qinst->rx_buff); 4135ab935e1SNishanth Menon } 414aace66b1SNishanth Menon } 415aace66b1SNishanth Menon 416aace66b1SNishanth Menon /** 417aace66b1SNishanth Menon * ti_msgmgr_of_xlate() - Translation of phandle to queue 418aace66b1SNishanth Menon * @mbox: Mailbox controller 419aace66b1SNishanth Menon * @p: phandle pointer 420aace66b1SNishanth Menon * 421aace66b1SNishanth Menon * Return: Mailbox channel corresponding to the queue, else return error 422aace66b1SNishanth Menon * pointer. 423aace66b1SNishanth Menon */ 424aace66b1SNishanth Menon static struct mbox_chan *ti_msgmgr_of_xlate(struct mbox_controller *mbox, 425aace66b1SNishanth Menon const struct of_phandle_args *p) 426aace66b1SNishanth Menon { 427aace66b1SNishanth Menon struct ti_msgmgr_inst *inst; 428aace66b1SNishanth Menon int req_qid, req_pid; 429aace66b1SNishanth Menon struct ti_queue_inst *qinst; 430aace66b1SNishanth Menon int i; 431aace66b1SNishanth Menon 432aace66b1SNishanth Menon inst = container_of(mbox, struct ti_msgmgr_inst, mbox); 433aace66b1SNishanth Menon if (WARN_ON(!inst)) 434aace66b1SNishanth Menon return ERR_PTR(-EINVAL); 435aace66b1SNishanth Menon 436aace66b1SNishanth Menon /* #mbox-cells is 2 */ 437aace66b1SNishanth Menon if (p->args_count != 2) { 438aace66b1SNishanth Menon dev_err(inst->dev, "Invalid arguments in dt[%d] instead of 2\n", 439aace66b1SNishanth Menon p->args_count); 440aace66b1SNishanth Menon return ERR_PTR(-EINVAL); 441aace66b1SNishanth Menon } 442aace66b1SNishanth Menon req_qid = p->args[0]; 443aace66b1SNishanth Menon req_pid = p->args[1]; 444aace66b1SNishanth Menon 445aace66b1SNishanth Menon for (qinst = inst->qinsts, i = 0; i < inst->num_valid_queues; 446aace66b1SNishanth Menon i++, qinst++) { 447aace66b1SNishanth Menon if (req_qid == qinst->queue_id && req_pid == qinst->proxy_id) 448aace66b1SNishanth Menon return qinst->chan; 449aace66b1SNishanth Menon } 450aace66b1SNishanth Menon 451aace66b1SNishanth Menon dev_err(inst->dev, "Queue ID %d, Proxy ID %d is wrong on %s\n", 452aace66b1SNishanth Menon req_qid, req_pid, p->np->name); 453aace66b1SNishanth Menon return ERR_PTR(-ENOENT); 454aace66b1SNishanth Menon } 455aace66b1SNishanth Menon 456aace66b1SNishanth Menon /** 457aace66b1SNishanth Menon * ti_msgmgr_queue_setup() - Setup data structures for each queue instance 458aace66b1SNishanth Menon * @idx: index of the queue 459aace66b1SNishanth Menon * @dev: pointer to the message manager device 460aace66b1SNishanth Menon * @np: pointer to the of node 461aace66b1SNishanth Menon * @inst: Queue instance pointer 462aace66b1SNishanth Menon * @d: Message Manager instance description data 463aace66b1SNishanth Menon * @qd: Queue description data 464aace66b1SNishanth Menon * @qinst: Queue instance pointer 465aace66b1SNishanth Menon * @chan: pointer to mailbox channel 466aace66b1SNishanth Menon * 467aace66b1SNishanth Menon * Return: 0 if all went well, else return corresponding error 468aace66b1SNishanth Menon */ 469aace66b1SNishanth Menon static int ti_msgmgr_queue_setup(int idx, struct device *dev, 470aace66b1SNishanth Menon struct device_node *np, 471aace66b1SNishanth Menon struct ti_msgmgr_inst *inst, 472aace66b1SNishanth Menon const struct ti_msgmgr_desc *d, 473aace66b1SNishanth Menon const struct ti_msgmgr_valid_queue_desc *qd, 474aace66b1SNishanth Menon struct ti_queue_inst *qinst, 475aace66b1SNishanth Menon struct mbox_chan *chan) 476aace66b1SNishanth Menon { 477aace66b1SNishanth Menon qinst->proxy_id = qd->proxy_id; 478aace66b1SNishanth Menon qinst->queue_id = qd->queue_id; 479aace66b1SNishanth Menon 480aace66b1SNishanth Menon if (qinst->queue_id > d->queue_count) { 481aace66b1SNishanth Menon dev_err(dev, "Queue Data [idx=%d] queuid %d > %d\n", 482aace66b1SNishanth Menon idx, qinst->queue_id, d->queue_count); 483aace66b1SNishanth Menon return -ERANGE; 484aace66b1SNishanth Menon } 485aace66b1SNishanth Menon 486aace66b1SNishanth Menon qinst->is_tx = qd->is_tx; 487aace66b1SNishanth Menon snprintf(qinst->name, sizeof(qinst->name), "%s %s_%03d_%03d", 488aace66b1SNishanth Menon dev_name(dev), qinst->is_tx ? "tx" : "rx", qinst->queue_id, 489aace66b1SNishanth Menon qinst->proxy_id); 490aace66b1SNishanth Menon 491aace66b1SNishanth Menon qinst->queue_buff_start = inst->queue_proxy_region + 492aace66b1SNishanth Menon Q_DATA_OFFSET(qinst->proxy_id, qinst->queue_id, d->data_first_reg); 493aace66b1SNishanth Menon qinst->queue_buff_end = inst->queue_proxy_region + 494aace66b1SNishanth Menon Q_DATA_OFFSET(qinst->proxy_id, qinst->queue_id, d->data_last_reg); 495aace66b1SNishanth Menon qinst->queue_state = inst->queue_state_debug_region + 496aace66b1SNishanth Menon Q_STATE_OFFSET(qinst->queue_id); 497aace66b1SNishanth Menon qinst->chan = chan; 498aace66b1SNishanth Menon 4995ab935e1SNishanth Menon /* Setup an error value for IRQ - Lazy allocation */ 5005ab935e1SNishanth Menon qinst->irq = -EINVAL; 5015ab935e1SNishanth Menon 502aace66b1SNishanth Menon chan->con_priv = qinst; 503aace66b1SNishanth Menon 504aace66b1SNishanth Menon dev_dbg(dev, "[%d] qidx=%d pidx=%d irq=%d q_s=%p q_e = %p\n", 505aace66b1SNishanth Menon idx, qinst->queue_id, qinst->proxy_id, qinst->irq, 506aace66b1SNishanth Menon qinst->queue_buff_start, qinst->queue_buff_end); 507aace66b1SNishanth Menon return 0; 508aace66b1SNishanth Menon } 509aace66b1SNishanth Menon 510aace66b1SNishanth Menon /* Queue operations */ 511aace66b1SNishanth Menon static const struct mbox_chan_ops ti_msgmgr_chan_ops = { 512aace66b1SNishanth Menon .startup = ti_msgmgr_queue_startup, 513aace66b1SNishanth Menon .shutdown = ti_msgmgr_queue_shutdown, 514aace66b1SNishanth Menon .peek_data = ti_msgmgr_queue_peek_data, 515aace66b1SNishanth Menon .last_tx_done = ti_msgmgr_last_tx_done, 516aace66b1SNishanth Menon .send_data = ti_msgmgr_send_data, 517aace66b1SNishanth Menon }; 518aace66b1SNishanth Menon 519aace66b1SNishanth Menon /* Keystone K2G SoC integration details */ 520aace66b1SNishanth Menon static const struct ti_msgmgr_valid_queue_desc k2g_valid_queues[] = { 521aace66b1SNishanth Menon {.queue_id = 0, .proxy_id = 0, .is_tx = true,}, 522aace66b1SNishanth Menon {.queue_id = 1, .proxy_id = 0, .is_tx = true,}, 523aace66b1SNishanth Menon {.queue_id = 2, .proxy_id = 0, .is_tx = true,}, 524aace66b1SNishanth Menon {.queue_id = 3, .proxy_id = 0, .is_tx = true,}, 525aace66b1SNishanth Menon {.queue_id = 5, .proxy_id = 2, .is_tx = false,}, 526aace66b1SNishanth Menon {.queue_id = 56, .proxy_id = 1, .is_tx = true,}, 527aace66b1SNishanth Menon {.queue_id = 57, .proxy_id = 2, .is_tx = false,}, 528aace66b1SNishanth Menon {.queue_id = 58, .proxy_id = 3, .is_tx = true,}, 529aace66b1SNishanth Menon {.queue_id = 59, .proxy_id = 4, .is_tx = true,}, 530aace66b1SNishanth Menon {.queue_id = 60, .proxy_id = 5, .is_tx = true,}, 531aace66b1SNishanth Menon {.queue_id = 61, .proxy_id = 6, .is_tx = true,}, 532aace66b1SNishanth Menon }; 533aace66b1SNishanth Menon 534aace66b1SNishanth Menon static const struct ti_msgmgr_desc k2g_desc = { 535aace66b1SNishanth Menon .queue_count = 64, 536aace66b1SNishanth Menon .max_message_size = 64, 537aace66b1SNishanth Menon .max_messages = 128, 538*89c976c2SNishanth Menon .data_region_name = "queue_proxy_region", 539*89c976c2SNishanth Menon .status_region_name = "queue_state_debug_region", 540aace66b1SNishanth Menon .data_first_reg = 16, 541aace66b1SNishanth Menon .data_last_reg = 31, 5428e560862SNishanth Menon .status_cnt_mask = Q_STATE_ENTRY_COUNT_MASK, 543aace66b1SNishanth Menon .tx_polled = false, 544aace66b1SNishanth Menon .valid_queues = k2g_valid_queues, 545aace66b1SNishanth Menon .num_valid_queues = ARRAY_SIZE(k2g_valid_queues), 546aace66b1SNishanth Menon }; 547aace66b1SNishanth Menon 548aace66b1SNishanth Menon static const struct of_device_id ti_msgmgr_of_match[] = { 549aace66b1SNishanth Menon {.compatible = "ti,k2g-message-manager", .data = &k2g_desc}, 550aace66b1SNishanth Menon { /* Sentinel */ } 551aace66b1SNishanth Menon }; 552aace66b1SNishanth Menon MODULE_DEVICE_TABLE(of, ti_msgmgr_of_match); 553aace66b1SNishanth Menon 554aace66b1SNishanth Menon static int ti_msgmgr_probe(struct platform_device *pdev) 555aace66b1SNishanth Menon { 556aace66b1SNishanth Menon struct device *dev = &pdev->dev; 557aace66b1SNishanth Menon const struct of_device_id *of_id; 558aace66b1SNishanth Menon struct device_node *np; 559aace66b1SNishanth Menon struct resource *res; 560aace66b1SNishanth Menon const struct ti_msgmgr_desc *desc; 561aace66b1SNishanth Menon struct ti_msgmgr_inst *inst; 562aace66b1SNishanth Menon struct ti_queue_inst *qinst; 563aace66b1SNishanth Menon struct mbox_controller *mbox; 564aace66b1SNishanth Menon struct mbox_chan *chans; 565aace66b1SNishanth Menon int queue_count; 566aace66b1SNishanth Menon int i; 567aace66b1SNishanth Menon int ret = -EINVAL; 568aace66b1SNishanth Menon const struct ti_msgmgr_valid_queue_desc *queue_desc; 569aace66b1SNishanth Menon 570aace66b1SNishanth Menon if (!dev->of_node) { 571aace66b1SNishanth Menon dev_err(dev, "no OF information\n"); 572aace66b1SNishanth Menon return -EINVAL; 573aace66b1SNishanth Menon } 574aace66b1SNishanth Menon np = dev->of_node; 575aace66b1SNishanth Menon 576aace66b1SNishanth Menon of_id = of_match_device(ti_msgmgr_of_match, dev); 577aace66b1SNishanth Menon if (!of_id) { 578aace66b1SNishanth Menon dev_err(dev, "OF data missing\n"); 579aace66b1SNishanth Menon return -EINVAL; 580aace66b1SNishanth Menon } 581aace66b1SNishanth Menon desc = of_id->data; 582aace66b1SNishanth Menon 583aace66b1SNishanth Menon inst = devm_kzalloc(dev, sizeof(*inst), GFP_KERNEL); 584aace66b1SNishanth Menon if (!inst) 585aace66b1SNishanth Menon return -ENOMEM; 586aace66b1SNishanth Menon 587aace66b1SNishanth Menon inst->dev = dev; 588aace66b1SNishanth Menon inst->desc = desc; 589aace66b1SNishanth Menon 590aace66b1SNishanth Menon res = platform_get_resource_byname(pdev, IORESOURCE_MEM, 591*89c976c2SNishanth Menon desc->data_region_name); 592aace66b1SNishanth Menon inst->queue_proxy_region = devm_ioremap_resource(dev, res); 593aace66b1SNishanth Menon if (IS_ERR(inst->queue_proxy_region)) 594aace66b1SNishanth Menon return PTR_ERR(inst->queue_proxy_region); 595aace66b1SNishanth Menon 596aace66b1SNishanth Menon res = platform_get_resource_byname(pdev, IORESOURCE_MEM, 597*89c976c2SNishanth Menon desc->status_region_name); 598aace66b1SNishanth Menon inst->queue_state_debug_region = devm_ioremap_resource(dev, res); 599aace66b1SNishanth Menon if (IS_ERR(inst->queue_state_debug_region)) 600aace66b1SNishanth Menon return PTR_ERR(inst->queue_state_debug_region); 601aace66b1SNishanth Menon 602aace66b1SNishanth Menon dev_dbg(dev, "proxy region=%p, queue_state=%p\n", 603aace66b1SNishanth Menon inst->queue_proxy_region, inst->queue_state_debug_region); 604aace66b1SNishanth Menon 605aace66b1SNishanth Menon queue_count = desc->num_valid_queues; 606aace66b1SNishanth Menon if (!queue_count || queue_count > desc->queue_count) { 607aace66b1SNishanth Menon dev_crit(dev, "Invalid Number of queues %d. Max %d\n", 608aace66b1SNishanth Menon queue_count, desc->queue_count); 609aace66b1SNishanth Menon return -ERANGE; 610aace66b1SNishanth Menon } 611aace66b1SNishanth Menon inst->num_valid_queues = queue_count; 612aace66b1SNishanth Menon 613a86854d0SKees Cook qinst = devm_kcalloc(dev, queue_count, sizeof(*qinst), GFP_KERNEL); 614aace66b1SNishanth Menon if (!qinst) 615aace66b1SNishanth Menon return -ENOMEM; 616aace66b1SNishanth Menon inst->qinsts = qinst; 617aace66b1SNishanth Menon 618a86854d0SKees Cook chans = devm_kcalloc(dev, queue_count, sizeof(*chans), GFP_KERNEL); 619aace66b1SNishanth Menon if (!chans) 620aace66b1SNishanth Menon return -ENOMEM; 621aace66b1SNishanth Menon inst->chans = chans; 622aace66b1SNishanth Menon 623aace66b1SNishanth Menon for (i = 0, queue_desc = desc->valid_queues; 624aace66b1SNishanth Menon i < queue_count; i++, qinst++, chans++, queue_desc++) { 625aace66b1SNishanth Menon ret = ti_msgmgr_queue_setup(i, dev, np, inst, 626aace66b1SNishanth Menon desc, queue_desc, qinst, chans); 627aace66b1SNishanth Menon if (ret) 628aace66b1SNishanth Menon return ret; 629aace66b1SNishanth Menon } 630aace66b1SNishanth Menon 631aace66b1SNishanth Menon mbox = &inst->mbox; 632aace66b1SNishanth Menon mbox->dev = dev; 633aace66b1SNishanth Menon mbox->ops = &ti_msgmgr_chan_ops; 634aace66b1SNishanth Menon mbox->chans = inst->chans; 635aace66b1SNishanth Menon mbox->num_chans = inst->num_valid_queues; 636aace66b1SNishanth Menon mbox->txdone_irq = false; 637aace66b1SNishanth Menon mbox->txdone_poll = desc->tx_polled; 638aace66b1SNishanth Menon if (desc->tx_polled) 639aace66b1SNishanth Menon mbox->txpoll_period = desc->tx_poll_timeout_ms; 640aace66b1SNishanth Menon mbox->of_xlate = ti_msgmgr_of_xlate; 641aace66b1SNishanth Menon 642aace66b1SNishanth Menon platform_set_drvdata(pdev, inst); 643aace66b1SNishanth Menon ret = mbox_controller_register(mbox); 644aace66b1SNishanth Menon if (ret) 645aace66b1SNishanth Menon dev_err(dev, "Failed to register mbox_controller(%d)\n", ret); 646aace66b1SNishanth Menon 647aace66b1SNishanth Menon return ret; 648aace66b1SNishanth Menon } 649aace66b1SNishanth Menon 650aace66b1SNishanth Menon static int ti_msgmgr_remove(struct platform_device *pdev) 651aace66b1SNishanth Menon { 652aace66b1SNishanth Menon struct ti_msgmgr_inst *inst; 653aace66b1SNishanth Menon 654aace66b1SNishanth Menon inst = platform_get_drvdata(pdev); 655aace66b1SNishanth Menon mbox_controller_unregister(&inst->mbox); 656aace66b1SNishanth Menon 657aace66b1SNishanth Menon return 0; 658aace66b1SNishanth Menon } 659aace66b1SNishanth Menon 660aace66b1SNishanth Menon static struct platform_driver ti_msgmgr_driver = { 661aace66b1SNishanth Menon .probe = ti_msgmgr_probe, 662aace66b1SNishanth Menon .remove = ti_msgmgr_remove, 663aace66b1SNishanth Menon .driver = { 664aace66b1SNishanth Menon .name = "ti-msgmgr", 665aace66b1SNishanth Menon .of_match_table = of_match_ptr(ti_msgmgr_of_match), 666aace66b1SNishanth Menon }, 667aace66b1SNishanth Menon }; 668aace66b1SNishanth Menon module_platform_driver(ti_msgmgr_driver); 669aace66b1SNishanth Menon 670aace66b1SNishanth Menon MODULE_LICENSE("GPL v2"); 671aace66b1SNishanth Menon MODULE_DESCRIPTION("TI message manager driver"); 672aace66b1SNishanth Menon MODULE_AUTHOR("Nishanth Menon"); 673aace66b1SNishanth Menon MODULE_ALIAS("platform:ti-msgmgr"); 674