1*fa74a025SManivannan Sadhasivam // SPDX-License-Identifier: GPL-2.0-only 2*fa74a025SManivannan Sadhasivam /* 3*fa74a025SManivannan Sadhasivam * Copyright (c) 2018-2020, The Linux Foundation. All rights reserved. 4*fa74a025SManivannan Sadhasivam */ 5*fa74a025SManivannan Sadhasivam 6*fa74a025SManivannan Sadhasivam #include <linux/bitfield.h> 7*fa74a025SManivannan Sadhasivam #include <linux/interrupt.h> 8*fa74a025SManivannan Sadhasivam #include <linux/irq.h> 9*fa74a025SManivannan Sadhasivam #include <linux/irqdomain.h> 10*fa74a025SManivannan Sadhasivam #include <linux/mailbox_controller.h> 11*fa74a025SManivannan Sadhasivam #include <linux/module.h> 12*fa74a025SManivannan Sadhasivam #include <linux/platform_device.h> 13*fa74a025SManivannan Sadhasivam 14*fa74a025SManivannan Sadhasivam #include <dt-bindings/mailbox/qcom-ipcc.h> 15*fa74a025SManivannan Sadhasivam 16*fa74a025SManivannan Sadhasivam #define IPCC_MBOX_MAX_CHAN 48 17*fa74a025SManivannan Sadhasivam 18*fa74a025SManivannan Sadhasivam /* IPCC Register offsets */ 19*fa74a025SManivannan Sadhasivam #define IPCC_REG_SEND_ID 0x0c 20*fa74a025SManivannan Sadhasivam #define IPCC_REG_RECV_ID 0x10 21*fa74a025SManivannan Sadhasivam #define IPCC_REG_RECV_SIGNAL_ENABLE 0x14 22*fa74a025SManivannan Sadhasivam #define IPCC_REG_RECV_SIGNAL_DISABLE 0x18 23*fa74a025SManivannan Sadhasivam #define IPCC_REG_RECV_SIGNAL_CLEAR 0x1c 24*fa74a025SManivannan Sadhasivam #define IPCC_REG_CLIENT_CLEAR 0x38 25*fa74a025SManivannan Sadhasivam 26*fa74a025SManivannan Sadhasivam #define IPCC_SIGNAL_ID_MASK GENMASK(15, 0) 27*fa74a025SManivannan Sadhasivam #define IPCC_CLIENT_ID_MASK GENMASK(31, 16) 28*fa74a025SManivannan Sadhasivam 29*fa74a025SManivannan Sadhasivam #define IPCC_NO_PENDING_IRQ GENMASK(31, 0) 30*fa74a025SManivannan Sadhasivam 31*fa74a025SManivannan Sadhasivam /** 32*fa74a025SManivannan Sadhasivam * struct qcom_ipcc_chan_info - Per-mailbox-channel info 33*fa74a025SManivannan Sadhasivam * @client_id: The client-id to which the interrupt has to be triggered 34*fa74a025SManivannan Sadhasivam * @signal_id: The signal-id to which the interrupt has to be triggered 35*fa74a025SManivannan Sadhasivam */ 36*fa74a025SManivannan Sadhasivam struct qcom_ipcc_chan_info { 37*fa74a025SManivannan Sadhasivam u16 client_id; 38*fa74a025SManivannan Sadhasivam u16 signal_id; 39*fa74a025SManivannan Sadhasivam }; 40*fa74a025SManivannan Sadhasivam 41*fa74a025SManivannan Sadhasivam /** 42*fa74a025SManivannan Sadhasivam * struct qcom_ipcc - Holder for the mailbox driver 43*fa74a025SManivannan Sadhasivam * @dev: Device associated with this instance 44*fa74a025SManivannan Sadhasivam * @base: Base address of the IPCC frame associated to APSS 45*fa74a025SManivannan Sadhasivam * @irq_domain: The irq_domain associated with this instance 46*fa74a025SManivannan Sadhasivam * @chan: The mailbox channels array 47*fa74a025SManivannan Sadhasivam * @mchan: The per-mailbox channel info array 48*fa74a025SManivannan Sadhasivam * @mbox: The mailbox controller 49*fa74a025SManivannan Sadhasivam * @irq: Summary irq 50*fa74a025SManivannan Sadhasivam */ 51*fa74a025SManivannan Sadhasivam struct qcom_ipcc { 52*fa74a025SManivannan Sadhasivam struct device *dev; 53*fa74a025SManivannan Sadhasivam void __iomem *base; 54*fa74a025SManivannan Sadhasivam struct irq_domain *irq_domain; 55*fa74a025SManivannan Sadhasivam struct mbox_chan chan[IPCC_MBOX_MAX_CHAN]; 56*fa74a025SManivannan Sadhasivam struct qcom_ipcc_chan_info mchan[IPCC_MBOX_MAX_CHAN]; 57*fa74a025SManivannan Sadhasivam struct mbox_controller mbox; 58*fa74a025SManivannan Sadhasivam int irq; 59*fa74a025SManivannan Sadhasivam }; 60*fa74a025SManivannan Sadhasivam 61*fa74a025SManivannan Sadhasivam static inline struct qcom_ipcc *to_qcom_ipcc(struct mbox_controller *mbox) 62*fa74a025SManivannan Sadhasivam { 63*fa74a025SManivannan Sadhasivam return container_of(mbox, struct qcom_ipcc, mbox); 64*fa74a025SManivannan Sadhasivam } 65*fa74a025SManivannan Sadhasivam 66*fa74a025SManivannan Sadhasivam static inline u32 qcom_ipcc_get_hwirq(u16 client_id, u16 signal_id) 67*fa74a025SManivannan Sadhasivam { 68*fa74a025SManivannan Sadhasivam return FIELD_PREP(IPCC_CLIENT_ID_MASK, client_id) | 69*fa74a025SManivannan Sadhasivam FIELD_PREP(IPCC_SIGNAL_ID_MASK, signal_id); 70*fa74a025SManivannan Sadhasivam } 71*fa74a025SManivannan Sadhasivam 72*fa74a025SManivannan Sadhasivam static irqreturn_t qcom_ipcc_irq_fn(int irq, void *data) 73*fa74a025SManivannan Sadhasivam { 74*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = data; 75*fa74a025SManivannan Sadhasivam u32 hwirq; 76*fa74a025SManivannan Sadhasivam int virq; 77*fa74a025SManivannan Sadhasivam 78*fa74a025SManivannan Sadhasivam for (;;) { 79*fa74a025SManivannan Sadhasivam hwirq = readl(ipcc->base + IPCC_REG_RECV_ID); 80*fa74a025SManivannan Sadhasivam if (hwirq == IPCC_NO_PENDING_IRQ) 81*fa74a025SManivannan Sadhasivam break; 82*fa74a025SManivannan Sadhasivam 83*fa74a025SManivannan Sadhasivam virq = irq_find_mapping(ipcc->irq_domain, hwirq); 84*fa74a025SManivannan Sadhasivam writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_CLEAR); 85*fa74a025SManivannan Sadhasivam generic_handle_irq(virq); 86*fa74a025SManivannan Sadhasivam } 87*fa74a025SManivannan Sadhasivam 88*fa74a025SManivannan Sadhasivam return IRQ_HANDLED; 89*fa74a025SManivannan Sadhasivam } 90*fa74a025SManivannan Sadhasivam 91*fa74a025SManivannan Sadhasivam static void qcom_ipcc_mask_irq(struct irq_data *irqd) 92*fa74a025SManivannan Sadhasivam { 93*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd); 94*fa74a025SManivannan Sadhasivam irq_hw_number_t hwirq = irqd_to_hwirq(irqd); 95*fa74a025SManivannan Sadhasivam 96*fa74a025SManivannan Sadhasivam writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_DISABLE); 97*fa74a025SManivannan Sadhasivam } 98*fa74a025SManivannan Sadhasivam 99*fa74a025SManivannan Sadhasivam static void qcom_ipcc_unmask_irq(struct irq_data *irqd) 100*fa74a025SManivannan Sadhasivam { 101*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = irq_data_get_irq_chip_data(irqd); 102*fa74a025SManivannan Sadhasivam irq_hw_number_t hwirq = irqd_to_hwirq(irqd); 103*fa74a025SManivannan Sadhasivam 104*fa74a025SManivannan Sadhasivam writel(hwirq, ipcc->base + IPCC_REG_RECV_SIGNAL_ENABLE); 105*fa74a025SManivannan Sadhasivam } 106*fa74a025SManivannan Sadhasivam 107*fa74a025SManivannan Sadhasivam static struct irq_chip qcom_ipcc_irq_chip = { 108*fa74a025SManivannan Sadhasivam .name = "ipcc", 109*fa74a025SManivannan Sadhasivam .irq_mask = qcom_ipcc_mask_irq, 110*fa74a025SManivannan Sadhasivam .irq_unmask = qcom_ipcc_unmask_irq, 111*fa74a025SManivannan Sadhasivam .flags = IRQCHIP_SKIP_SET_WAKE, 112*fa74a025SManivannan Sadhasivam }; 113*fa74a025SManivannan Sadhasivam 114*fa74a025SManivannan Sadhasivam static int qcom_ipcc_domain_map(struct irq_domain *d, unsigned int irq, 115*fa74a025SManivannan Sadhasivam irq_hw_number_t hw) 116*fa74a025SManivannan Sadhasivam { 117*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = d->host_data; 118*fa74a025SManivannan Sadhasivam 119*fa74a025SManivannan Sadhasivam irq_set_chip_and_handler(irq, &qcom_ipcc_irq_chip, handle_level_irq); 120*fa74a025SManivannan Sadhasivam irq_set_chip_data(irq, ipcc); 121*fa74a025SManivannan Sadhasivam irq_set_noprobe(irq); 122*fa74a025SManivannan Sadhasivam 123*fa74a025SManivannan Sadhasivam return 0; 124*fa74a025SManivannan Sadhasivam } 125*fa74a025SManivannan Sadhasivam 126*fa74a025SManivannan Sadhasivam static int qcom_ipcc_domain_xlate(struct irq_domain *d, 127*fa74a025SManivannan Sadhasivam struct device_node *node, const u32 *intspec, 128*fa74a025SManivannan Sadhasivam unsigned int intsize, 129*fa74a025SManivannan Sadhasivam unsigned long *out_hwirq, 130*fa74a025SManivannan Sadhasivam unsigned int *out_type) 131*fa74a025SManivannan Sadhasivam { 132*fa74a025SManivannan Sadhasivam if (intsize != 3) 133*fa74a025SManivannan Sadhasivam return -EINVAL; 134*fa74a025SManivannan Sadhasivam 135*fa74a025SManivannan Sadhasivam *out_hwirq = qcom_ipcc_get_hwirq(intspec[0], intspec[1]); 136*fa74a025SManivannan Sadhasivam *out_type = intspec[2] & IRQ_TYPE_SENSE_MASK; 137*fa74a025SManivannan Sadhasivam 138*fa74a025SManivannan Sadhasivam return 0; 139*fa74a025SManivannan Sadhasivam } 140*fa74a025SManivannan Sadhasivam 141*fa74a025SManivannan Sadhasivam static const struct irq_domain_ops qcom_ipcc_irq_ops = { 142*fa74a025SManivannan Sadhasivam .map = qcom_ipcc_domain_map, 143*fa74a025SManivannan Sadhasivam .xlate = qcom_ipcc_domain_xlate, 144*fa74a025SManivannan Sadhasivam }; 145*fa74a025SManivannan Sadhasivam 146*fa74a025SManivannan Sadhasivam static int qcom_ipcc_mbox_send_data(struct mbox_chan *chan, void *data) 147*fa74a025SManivannan Sadhasivam { 148*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = to_qcom_ipcc(chan->mbox); 149*fa74a025SManivannan Sadhasivam struct qcom_ipcc_chan_info *mchan = chan->con_priv; 150*fa74a025SManivannan Sadhasivam u32 hwirq; 151*fa74a025SManivannan Sadhasivam 152*fa74a025SManivannan Sadhasivam hwirq = qcom_ipcc_get_hwirq(mchan->client_id, mchan->signal_id); 153*fa74a025SManivannan Sadhasivam writel(hwirq, ipcc->base + IPCC_REG_SEND_ID); 154*fa74a025SManivannan Sadhasivam 155*fa74a025SManivannan Sadhasivam return 0; 156*fa74a025SManivannan Sadhasivam } 157*fa74a025SManivannan Sadhasivam 158*fa74a025SManivannan Sadhasivam static struct mbox_chan *qcom_ipcc_mbox_xlate(struct mbox_controller *mbox, 159*fa74a025SManivannan Sadhasivam const struct of_phandle_args *ph) 160*fa74a025SManivannan Sadhasivam { 161*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = to_qcom_ipcc(mbox); 162*fa74a025SManivannan Sadhasivam struct qcom_ipcc_chan_info *mchan; 163*fa74a025SManivannan Sadhasivam struct mbox_chan *chan; 164*fa74a025SManivannan Sadhasivam unsigned int i; 165*fa74a025SManivannan Sadhasivam 166*fa74a025SManivannan Sadhasivam if (ph->args_count != 2) 167*fa74a025SManivannan Sadhasivam return ERR_PTR(-EINVAL); 168*fa74a025SManivannan Sadhasivam 169*fa74a025SManivannan Sadhasivam for (i = 0; i < IPCC_MBOX_MAX_CHAN; i++) { 170*fa74a025SManivannan Sadhasivam chan = &ipcc->chan[i]; 171*fa74a025SManivannan Sadhasivam if (!chan->con_priv) { 172*fa74a025SManivannan Sadhasivam mchan = &ipcc->mchan[i]; 173*fa74a025SManivannan Sadhasivam mchan->client_id = ph->args[0]; 174*fa74a025SManivannan Sadhasivam mchan->signal_id = ph->args[1]; 175*fa74a025SManivannan Sadhasivam chan->con_priv = mchan; 176*fa74a025SManivannan Sadhasivam break; 177*fa74a025SManivannan Sadhasivam } 178*fa74a025SManivannan Sadhasivam 179*fa74a025SManivannan Sadhasivam chan = NULL; 180*fa74a025SManivannan Sadhasivam } 181*fa74a025SManivannan Sadhasivam 182*fa74a025SManivannan Sadhasivam return chan ?: ERR_PTR(-EBUSY); 183*fa74a025SManivannan Sadhasivam } 184*fa74a025SManivannan Sadhasivam 185*fa74a025SManivannan Sadhasivam static const struct mbox_chan_ops ipcc_mbox_chan_ops = { 186*fa74a025SManivannan Sadhasivam .send_data = qcom_ipcc_mbox_send_data, 187*fa74a025SManivannan Sadhasivam }; 188*fa74a025SManivannan Sadhasivam 189*fa74a025SManivannan Sadhasivam static int qcom_ipcc_setup_mbox(struct qcom_ipcc *ipcc) 190*fa74a025SManivannan Sadhasivam { 191*fa74a025SManivannan Sadhasivam struct mbox_controller *mbox; 192*fa74a025SManivannan Sadhasivam struct device *dev = ipcc->dev; 193*fa74a025SManivannan Sadhasivam 194*fa74a025SManivannan Sadhasivam mbox = &ipcc->mbox; 195*fa74a025SManivannan Sadhasivam mbox->dev = dev; 196*fa74a025SManivannan Sadhasivam mbox->num_chans = IPCC_MBOX_MAX_CHAN; 197*fa74a025SManivannan Sadhasivam mbox->chans = ipcc->chan; 198*fa74a025SManivannan Sadhasivam mbox->ops = &ipcc_mbox_chan_ops; 199*fa74a025SManivannan Sadhasivam mbox->of_xlate = qcom_ipcc_mbox_xlate; 200*fa74a025SManivannan Sadhasivam mbox->txdone_irq = false; 201*fa74a025SManivannan Sadhasivam mbox->txdone_poll = false; 202*fa74a025SManivannan Sadhasivam 203*fa74a025SManivannan Sadhasivam return devm_mbox_controller_register(dev, mbox); 204*fa74a025SManivannan Sadhasivam } 205*fa74a025SManivannan Sadhasivam 206*fa74a025SManivannan Sadhasivam static int qcom_ipcc_probe(struct platform_device *pdev) 207*fa74a025SManivannan Sadhasivam { 208*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc; 209*fa74a025SManivannan Sadhasivam int ret; 210*fa74a025SManivannan Sadhasivam 211*fa74a025SManivannan Sadhasivam ipcc = devm_kzalloc(&pdev->dev, sizeof(*ipcc), GFP_KERNEL); 212*fa74a025SManivannan Sadhasivam if (!ipcc) 213*fa74a025SManivannan Sadhasivam return -ENOMEM; 214*fa74a025SManivannan Sadhasivam 215*fa74a025SManivannan Sadhasivam ipcc->dev = &pdev->dev; 216*fa74a025SManivannan Sadhasivam 217*fa74a025SManivannan Sadhasivam ipcc->base = devm_platform_ioremap_resource(pdev, 0); 218*fa74a025SManivannan Sadhasivam if (IS_ERR(ipcc->base)) 219*fa74a025SManivannan Sadhasivam return PTR_ERR(ipcc->base); 220*fa74a025SManivannan Sadhasivam 221*fa74a025SManivannan Sadhasivam ipcc->irq = platform_get_irq(pdev, 0); 222*fa74a025SManivannan Sadhasivam if (ipcc->irq < 0) 223*fa74a025SManivannan Sadhasivam return ipcc->irq; 224*fa74a025SManivannan Sadhasivam 225*fa74a025SManivannan Sadhasivam ipcc->irq_domain = irq_domain_add_tree(pdev->dev.of_node, 226*fa74a025SManivannan Sadhasivam &qcom_ipcc_irq_ops, ipcc); 227*fa74a025SManivannan Sadhasivam if (!ipcc->irq_domain) 228*fa74a025SManivannan Sadhasivam return -ENOMEM; 229*fa74a025SManivannan Sadhasivam 230*fa74a025SManivannan Sadhasivam ret = qcom_ipcc_setup_mbox(ipcc); 231*fa74a025SManivannan Sadhasivam if (ret) 232*fa74a025SManivannan Sadhasivam goto err_mbox; 233*fa74a025SManivannan Sadhasivam 234*fa74a025SManivannan Sadhasivam ret = devm_request_irq(&pdev->dev, ipcc->irq, qcom_ipcc_irq_fn, 235*fa74a025SManivannan Sadhasivam IRQF_TRIGGER_HIGH, "ipcc", ipcc); 236*fa74a025SManivannan Sadhasivam if (ret < 0) { 237*fa74a025SManivannan Sadhasivam dev_err(&pdev->dev, "Failed to register the irq: %d\n", ret); 238*fa74a025SManivannan Sadhasivam goto err_mbox; 239*fa74a025SManivannan Sadhasivam } 240*fa74a025SManivannan Sadhasivam 241*fa74a025SManivannan Sadhasivam enable_irq_wake(ipcc->irq); 242*fa74a025SManivannan Sadhasivam platform_set_drvdata(pdev, ipcc); 243*fa74a025SManivannan Sadhasivam 244*fa74a025SManivannan Sadhasivam return 0; 245*fa74a025SManivannan Sadhasivam 246*fa74a025SManivannan Sadhasivam err_mbox: 247*fa74a025SManivannan Sadhasivam irq_domain_remove(ipcc->irq_domain); 248*fa74a025SManivannan Sadhasivam 249*fa74a025SManivannan Sadhasivam return ret; 250*fa74a025SManivannan Sadhasivam } 251*fa74a025SManivannan Sadhasivam 252*fa74a025SManivannan Sadhasivam static int qcom_ipcc_remove(struct platform_device *pdev) 253*fa74a025SManivannan Sadhasivam { 254*fa74a025SManivannan Sadhasivam struct qcom_ipcc *ipcc = platform_get_drvdata(pdev); 255*fa74a025SManivannan Sadhasivam 256*fa74a025SManivannan Sadhasivam disable_irq_wake(ipcc->irq); 257*fa74a025SManivannan Sadhasivam irq_domain_remove(ipcc->irq_domain); 258*fa74a025SManivannan Sadhasivam 259*fa74a025SManivannan Sadhasivam return 0; 260*fa74a025SManivannan Sadhasivam } 261*fa74a025SManivannan Sadhasivam 262*fa74a025SManivannan Sadhasivam static const struct of_device_id qcom_ipcc_of_match[] = { 263*fa74a025SManivannan Sadhasivam { .compatible = "qcom,ipcc"}, 264*fa74a025SManivannan Sadhasivam {} 265*fa74a025SManivannan Sadhasivam }; 266*fa74a025SManivannan Sadhasivam MODULE_DEVICE_TABLE(of, qcom_ipcc_of_match); 267*fa74a025SManivannan Sadhasivam 268*fa74a025SManivannan Sadhasivam static struct platform_driver qcom_ipcc_driver = { 269*fa74a025SManivannan Sadhasivam .probe = qcom_ipcc_probe, 270*fa74a025SManivannan Sadhasivam .remove = qcom_ipcc_remove, 271*fa74a025SManivannan Sadhasivam .driver = { 272*fa74a025SManivannan Sadhasivam .name = "qcom-ipcc", 273*fa74a025SManivannan Sadhasivam .of_match_table = qcom_ipcc_of_match, 274*fa74a025SManivannan Sadhasivam }, 275*fa74a025SManivannan Sadhasivam }; 276*fa74a025SManivannan Sadhasivam 277*fa74a025SManivannan Sadhasivam static int __init qcom_ipcc_init(void) 278*fa74a025SManivannan Sadhasivam { 279*fa74a025SManivannan Sadhasivam return platform_driver_register(&qcom_ipcc_driver); 280*fa74a025SManivannan Sadhasivam } 281*fa74a025SManivannan Sadhasivam arch_initcall(qcom_ipcc_init); 282*fa74a025SManivannan Sadhasivam 283*fa74a025SManivannan Sadhasivam MODULE_AUTHOR("Venkata Narendra Kumar Gutta <vnkgutta@codeaurora.org>"); 284*fa74a025SManivannan Sadhasivam MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>"); 285*fa74a025SManivannan Sadhasivam MODULE_DESCRIPTION("Qualcomm Technologies, Inc. IPCC driver"); 286*fa74a025SManivannan Sadhasivam MODULE_LICENSE("GPL v2"); 287