xref: /openbmc/linux/drivers/mailbox/omap-mailbox.c (revision c900529f3d9161bfde5cca0754f83b4d3c3e0220)
12ad51576SSuman Anna // SPDX-License-Identifier: GPL-2.0
2c869c75cSSuman Anna /*
3c869c75cSSuman Anna  * OMAP mailbox driver
4c869c75cSSuman Anna  *
5c869c75cSSuman Anna  * Copyright (C) 2006-2009 Nokia Corporation. All rights reserved.
6595be654SSuman Anna  * Copyright (C) 2013-2021 Texas Instruments Incorporated - https://www.ti.com
7c869c75cSSuman Anna  *
8c869c75cSSuman Anna  * Contact: Hiroshi DOYU <Hiroshi.DOYU@nokia.com>
95040f534SSuman Anna  *          Suman Anna <s-anna@ti.com>
10c869c75cSSuman Anna  */
11c869c75cSSuman Anna 
12c869c75cSSuman Anna #include <linux/interrupt.h>
13c869c75cSSuman Anna #include <linux/spinlock.h>
14c869c75cSSuman Anna #include <linux/mutex.h>
15c869c75cSSuman Anna #include <linux/slab.h>
16c869c75cSSuman Anna #include <linux/kfifo.h>
17c869c75cSSuman Anna #include <linux/err.h>
18c869c75cSSuman Anna #include <linux/module.h>
19*e9803aacSRob Herring #include <linux/of.h>
205040f534SSuman Anna #include <linux/platform_device.h>
215040f534SSuman Anna #include <linux/pm_runtime.h>
225040f534SSuman Anna #include <linux/omap-mailbox.h>
238841a66aSSuman Anna #include <linux/mailbox_controller.h>
248841a66aSSuman Anna #include <linux/mailbox_client.h>
25c869c75cSSuman Anna 
268e3c5952SDave Gerlach #include "mailbox.h"
278e3c5952SDave Gerlach 
285040f534SSuman Anna #define MAILBOX_REVISION		0x000
295040f534SSuman Anna #define MAILBOX_MESSAGE(m)		(0x040 + 4 * (m))
305040f534SSuman Anna #define MAILBOX_FIFOSTATUS(m)		(0x080 + 4 * (m))
315040f534SSuman Anna #define MAILBOX_MSGSTATUS(m)		(0x0c0 + 4 * (m))
32c869c75cSSuman Anna 
335040f534SSuman Anna #define OMAP2_MAILBOX_IRQSTATUS(u)	(0x100 + 8 * (u))
345040f534SSuman Anna #define OMAP2_MAILBOX_IRQENABLE(u)	(0x104 + 8 * (u))
355040f534SSuman Anna 
365040f534SSuman Anna #define OMAP4_MAILBOX_IRQSTATUS(u)	(0x104 + 0x10 * (u))
375040f534SSuman Anna #define OMAP4_MAILBOX_IRQENABLE(u)	(0x108 + 0x10 * (u))
385040f534SSuman Anna #define OMAP4_MAILBOX_IRQENABLE_CLR(u)	(0x10c + 0x10 * (u))
395040f534SSuman Anna 
405040f534SSuman Anna #define MAILBOX_IRQSTATUS(type, u)	(type ? OMAP4_MAILBOX_IRQSTATUS(u) : \
415040f534SSuman Anna 						OMAP2_MAILBOX_IRQSTATUS(u))
425040f534SSuman Anna #define MAILBOX_IRQENABLE(type, u)	(type ? OMAP4_MAILBOX_IRQENABLE(u) : \
435040f534SSuman Anna 						OMAP2_MAILBOX_IRQENABLE(u))
445040f534SSuman Anna #define MAILBOX_IRQDISABLE(type, u)	(type ? OMAP4_MAILBOX_IRQENABLE_CLR(u) \
455040f534SSuman Anna 						: OMAP2_MAILBOX_IRQENABLE(u))
465040f534SSuman Anna 
475040f534SSuman Anna #define MAILBOX_IRQ_NEWMSG(m)		(1 << (2 * (m)))
485040f534SSuman Anna #define MAILBOX_IRQ_NOTFULL(m)		(1 << (2 * (m) + 1))
495040f534SSuman Anna 
504899f78aSSuman Anna /* Interrupt register configuration types */
514899f78aSSuman Anna #define MBOX_INTR_CFG_TYPE1		0
524899f78aSSuman Anna #define MBOX_INTR_CFG_TYPE2		1
534899f78aSSuman Anna 
545040f534SSuman Anna struct omap_mbox_fifo {
555040f534SSuman Anna 	unsigned long msg;
565040f534SSuman Anna 	unsigned long fifo_stat;
575040f534SSuman Anna 	unsigned long msg_stat;
585040f534SSuman Anna 	unsigned long irqenable;
595040f534SSuman Anna 	unsigned long irqstatus;
605040f534SSuman Anna 	unsigned long irqdisable;
61be3322ebSSuman Anna 	u32 intr_bit;
625040f534SSuman Anna };
635040f534SSuman Anna 
645040f534SSuman Anna struct omap_mbox_queue {
655040f534SSuman Anna 	spinlock_t		lock;
665040f534SSuman Anna 	struct kfifo		fifo;
675040f534SSuman Anna 	struct work_struct	work;
685040f534SSuman Anna 	struct omap_mbox	*mbox;
695040f534SSuman Anna 	bool full;
705040f534SSuman Anna };
715040f534SSuman Anna 
72ea2ec1e8SSuman Anna struct omap_mbox_match_data {
73ea2ec1e8SSuman Anna 	u32 intr_type;
74ea2ec1e8SSuman Anna };
75ea2ec1e8SSuman Anna 
7672c1c817SSuman Anna struct omap_mbox_device {
7772c1c817SSuman Anna 	struct device *dev;
7872c1c817SSuman Anna 	struct mutex cfg_lock;
7972c1c817SSuman Anna 	void __iomem *mbox_base;
80af1d2f5cSSuman Anna 	u32 *irq_ctx;
8172c1c817SSuman Anna 	u32 num_users;
8272c1c817SSuman Anna 	u32 num_fifos;
832240f8aeSSuman Anna 	u32 intr_type;
8472c1c817SSuman Anna 	struct omap_mbox **mboxes;
858841a66aSSuman Anna 	struct mbox_controller controller;
8672c1c817SSuman Anna 	struct list_head elem;
8772c1c817SSuman Anna };
8872c1c817SSuman Anna 
8975288cc6SSuman Anna struct omap_mbox_fifo_info {
9075288cc6SSuman Anna 	int tx_id;
9175288cc6SSuman Anna 	int tx_usr;
9275288cc6SSuman Anna 	int tx_irq;
9375288cc6SSuman Anna 
9475288cc6SSuman Anna 	int rx_id;
9575288cc6SSuman Anna 	int rx_usr;
9675288cc6SSuman Anna 	int rx_irq;
9775288cc6SSuman Anna 
9875288cc6SSuman Anna 	const char *name;
998e3c5952SDave Gerlach 	bool send_no_irq;
10075288cc6SSuman Anna };
10175288cc6SSuman Anna 
1025040f534SSuman Anna struct omap_mbox {
1035040f534SSuman Anna 	const char		*name;
1045040f534SSuman Anna 	int			irq;
1058841a66aSSuman Anna 	struct omap_mbox_queue	*rxq;
1065040f534SSuman Anna 	struct device		*dev;
10772c1c817SSuman Anna 	struct omap_mbox_device *parent;
108be3322ebSSuman Anna 	struct omap_mbox_fifo	tx_fifo;
109be3322ebSSuman Anna 	struct omap_mbox_fifo	rx_fifo;
110be3322ebSSuman Anna 	u32			intr_type;
1118841a66aSSuman Anna 	struct mbox_chan	*chan;
1128e3c5952SDave Gerlach 	bool			send_no_irq;
1135040f534SSuman Anna };
1145040f534SSuman Anna 
11572c1c817SSuman Anna /* global variables for the mailbox devices */
11672c1c817SSuman Anna static DEFINE_MUTEX(omap_mbox_devices_lock);
11772c1c817SSuman Anna static LIST_HEAD(omap_mbox_devices);
118c869c75cSSuman Anna 
119c869c75cSSuman Anna static unsigned int mbox_kfifo_size = CONFIG_OMAP_MBOX_KFIFO_SIZE;
120c869c75cSSuman Anna module_param(mbox_kfifo_size, uint, S_IRUGO);
121c869c75cSSuman Anna MODULE_PARM_DESC(mbox_kfifo_size, "Size of omap's mailbox kfifo (bytes)");
122c869c75cSSuman Anna 
mbox_chan_to_omap_mbox(struct mbox_chan * chan)1238841a66aSSuman Anna static struct omap_mbox *mbox_chan_to_omap_mbox(struct mbox_chan *chan)
1248841a66aSSuman Anna {
1258841a66aSSuman Anna 	if (!chan || !chan->con_priv)
1268841a66aSSuman Anna 		return NULL;
1278841a66aSSuman Anna 
1288841a66aSSuman Anna 	return (struct omap_mbox *)chan->con_priv;
1298841a66aSSuman Anna }
1308841a66aSSuman Anna 
13172c1c817SSuman Anna static inline
mbox_read_reg(struct omap_mbox_device * mdev,size_t ofs)13272c1c817SSuman Anna unsigned int mbox_read_reg(struct omap_mbox_device *mdev, size_t ofs)
1335040f534SSuman Anna {
13472c1c817SSuman Anna 	return __raw_readl(mdev->mbox_base + ofs);
1355040f534SSuman Anna }
1365040f534SSuman Anna 
13772c1c817SSuman Anna static inline
mbox_write_reg(struct omap_mbox_device * mdev,u32 val,size_t ofs)13872c1c817SSuman Anna void mbox_write_reg(struct omap_mbox_device *mdev, u32 val, size_t ofs)
1395040f534SSuman Anna {
14072c1c817SSuman Anna 	__raw_writel(val, mdev->mbox_base + ofs);
1415040f534SSuman Anna }
1425040f534SSuman Anna 
143c869c75cSSuman Anna /* Mailbox FIFO handle functions */
mbox_fifo_read(struct omap_mbox * mbox)1449c1f2a5dSSuman Anna static u32 mbox_fifo_read(struct omap_mbox *mbox)
145c869c75cSSuman Anna {
146be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
1472665a4c1SSuman Anna 
1489c1f2a5dSSuman Anna 	return mbox_read_reg(mbox->parent, fifo->msg);
149c869c75cSSuman Anna }
1505040f534SSuman Anna 
mbox_fifo_write(struct omap_mbox * mbox,u32 msg)1519c1f2a5dSSuman Anna static void mbox_fifo_write(struct omap_mbox *mbox, u32 msg)
152c869c75cSSuman Anna {
153be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
1542665a4c1SSuman Anna 
15572c1c817SSuman Anna 	mbox_write_reg(mbox->parent, msg, fifo->msg);
156c869c75cSSuman Anna }
1575040f534SSuman Anna 
mbox_fifo_empty(struct omap_mbox * mbox)1585040f534SSuman Anna static int mbox_fifo_empty(struct omap_mbox *mbox)
159c869c75cSSuman Anna {
160be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = &mbox->rx_fifo;
1612665a4c1SSuman Anna 
16272c1c817SSuman Anna 	return (mbox_read_reg(mbox->parent, fifo->msg_stat) == 0);
163c869c75cSSuman Anna }
1645040f534SSuman Anna 
mbox_fifo_full(struct omap_mbox * mbox)1655040f534SSuman Anna static int mbox_fifo_full(struct omap_mbox *mbox)
166c869c75cSSuman Anna {
167be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = &mbox->tx_fifo;
1682665a4c1SSuman Anna 
16972c1c817SSuman Anna 	return mbox_read_reg(mbox->parent, fifo->fifo_stat);
170c869c75cSSuman Anna }
171c869c75cSSuman Anna 
172c869c75cSSuman Anna /* Mailbox IRQ handle functions */
ack_mbox_irq(struct omap_mbox * mbox,omap_mbox_irq_t irq)1735040f534SSuman Anna static void ack_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
174c869c75cSSuman Anna {
175be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
176be3322ebSSuman Anna 				&mbox->tx_fifo : &mbox->rx_fifo;
177be3322ebSSuman Anna 	u32 bit = fifo->intr_bit;
178be3322ebSSuman Anna 	u32 irqstatus = fifo->irqstatus;
1795040f534SSuman Anna 
18072c1c817SSuman Anna 	mbox_write_reg(mbox->parent, bit, irqstatus);
1815040f534SSuman Anna 
1825040f534SSuman Anna 	/* Flush posted write for irq status to avoid spurious interrupts */
18372c1c817SSuman Anna 	mbox_read_reg(mbox->parent, irqstatus);
184c869c75cSSuman Anna }
1855040f534SSuman Anna 
is_mbox_irq(struct omap_mbox * mbox,omap_mbox_irq_t irq)1865040f534SSuman Anna static int is_mbox_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
187c869c75cSSuman Anna {
188be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
189be3322ebSSuman Anna 				&mbox->tx_fifo : &mbox->rx_fifo;
190be3322ebSSuman Anna 	u32 bit = fifo->intr_bit;
191be3322ebSSuman Anna 	u32 irqenable = fifo->irqenable;
192be3322ebSSuman Anna 	u32 irqstatus = fifo->irqstatus;
193be3322ebSSuman Anna 
19472c1c817SSuman Anna 	u32 enable = mbox_read_reg(mbox->parent, irqenable);
19572c1c817SSuman Anna 	u32 status = mbox_read_reg(mbox->parent, irqstatus);
1965040f534SSuman Anna 
1975040f534SSuman Anna 	return (int)(enable & status & bit);
198c869c75cSSuman Anna }
199c869c75cSSuman Anna 
_omap_mbox_enable_irq(struct omap_mbox * mbox,omap_mbox_irq_t irq)2008841a66aSSuman Anna static void _omap_mbox_enable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
201c869c75cSSuman Anna {
202be3322ebSSuman Anna 	u32 l;
203be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
204be3322ebSSuman Anna 				&mbox->tx_fifo : &mbox->rx_fifo;
205be3322ebSSuman Anna 	u32 bit = fifo->intr_bit;
206be3322ebSSuman Anna 	u32 irqenable = fifo->irqenable;
2075040f534SSuman Anna 
20872c1c817SSuman Anna 	l = mbox_read_reg(mbox->parent, irqenable);
2095040f534SSuman Anna 	l |= bit;
21072c1c817SSuman Anna 	mbox_write_reg(mbox->parent, l, irqenable);
211c869c75cSSuman Anna }
212c869c75cSSuman Anna 
_omap_mbox_disable_irq(struct omap_mbox * mbox,omap_mbox_irq_t irq)2138841a66aSSuman Anna static void _omap_mbox_disable_irq(struct omap_mbox *mbox, omap_mbox_irq_t irq)
214c869c75cSSuman Anna {
215be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo = (irq == IRQ_TX) ?
216be3322ebSSuman Anna 				&mbox->tx_fifo : &mbox->rx_fifo;
217be3322ebSSuman Anna 	u32 bit = fifo->intr_bit;
218be3322ebSSuman Anna 	u32 irqdisable = fifo->irqdisable;
2195040f534SSuman Anna 
2205040f534SSuman Anna 	/*
2215040f534SSuman Anna 	 * Read and update the interrupt configuration register for pre-OMAP4.
2225040f534SSuman Anna 	 * OMAP4 and later SoCs have a dedicated interrupt disabling register.
2235040f534SSuman Anna 	 */
224be3322ebSSuman Anna 	if (!mbox->intr_type)
22572c1c817SSuman Anna 		bit = mbox_read_reg(mbox->parent, irqdisable) & ~bit;
2265040f534SSuman Anna 
22772c1c817SSuman Anna 	mbox_write_reg(mbox->parent, bit, irqdisable);
228c869c75cSSuman Anna }
229c869c75cSSuman Anna 
omap_mbox_enable_irq(struct mbox_chan * chan,omap_mbox_irq_t irq)2308841a66aSSuman Anna void omap_mbox_enable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
231c869c75cSSuman Anna {
2328841a66aSSuman Anna 	struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
233c869c75cSSuman Anna 
2348841a66aSSuman Anna 	if (WARN_ON(!mbox))
2358841a66aSSuman Anna 		return;
236c869c75cSSuman Anna 
2378841a66aSSuman Anna 	_omap_mbox_enable_irq(mbox, irq);
2388841a66aSSuman Anna }
2398841a66aSSuman Anna EXPORT_SYMBOL(omap_mbox_enable_irq);
240c869c75cSSuman Anna 
omap_mbox_disable_irq(struct mbox_chan * chan,omap_mbox_irq_t irq)2418841a66aSSuman Anna void omap_mbox_disable_irq(struct mbox_chan *chan, omap_mbox_irq_t irq)
2428841a66aSSuman Anna {
2438841a66aSSuman Anna 	struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
2448841a66aSSuman Anna 
2458841a66aSSuman Anna 	if (WARN_ON(!mbox))
2468841a66aSSuman Anna 		return;
2478841a66aSSuman Anna 
2488841a66aSSuman Anna 	_omap_mbox_disable_irq(mbox, irq);
249c869c75cSSuman Anna }
2508841a66aSSuman Anna EXPORT_SYMBOL(omap_mbox_disable_irq);
251c869c75cSSuman Anna 
252c869c75cSSuman Anna /*
253c869c75cSSuman Anna  * Message receiver(workqueue)
254c869c75cSSuman Anna  */
mbox_rx_work(struct work_struct * work)255c869c75cSSuman Anna static void mbox_rx_work(struct work_struct *work)
256c869c75cSSuman Anna {
257c869c75cSSuman Anna 	struct omap_mbox_queue *mq =
258c869c75cSSuman Anna 			container_of(work, struct omap_mbox_queue, work);
2599c1f2a5dSSuman Anna 	mbox_msg_t data;
2609c1f2a5dSSuman Anna 	u32 msg;
261c869c75cSSuman Anna 	int len;
262c869c75cSSuman Anna 
263c869c75cSSuman Anna 	while (kfifo_len(&mq->fifo) >= sizeof(msg)) {
264c869c75cSSuman Anna 		len = kfifo_out(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
265c869c75cSSuman Anna 		WARN_ON(len != sizeof(msg));
2669c1f2a5dSSuman Anna 		data = msg;
267c869c75cSSuman Anna 
2689c1f2a5dSSuman Anna 		mbox_chan_received_data(mq->mbox->chan, (void *)data);
269c869c75cSSuman Anna 		spin_lock_irq(&mq->lock);
270c869c75cSSuman Anna 		if (mq->full) {
271c869c75cSSuman Anna 			mq->full = false;
2728841a66aSSuman Anna 			_omap_mbox_enable_irq(mq->mbox, IRQ_RX);
273c869c75cSSuman Anna 		}
274c869c75cSSuman Anna 		spin_unlock_irq(&mq->lock);
275c869c75cSSuman Anna 	}
276c869c75cSSuman Anna }
277c869c75cSSuman Anna 
278c869c75cSSuman Anna /*
279c869c75cSSuman Anna  * Mailbox interrupt handler
280c869c75cSSuman Anna  */
__mbox_tx_interrupt(struct omap_mbox * mbox)281c869c75cSSuman Anna static void __mbox_tx_interrupt(struct omap_mbox *mbox)
282c869c75cSSuman Anna {
2838841a66aSSuman Anna 	_omap_mbox_disable_irq(mbox, IRQ_TX);
284c869c75cSSuman Anna 	ack_mbox_irq(mbox, IRQ_TX);
2858841a66aSSuman Anna 	mbox_chan_txdone(mbox->chan, 0);
286c869c75cSSuman Anna }
287c869c75cSSuman Anna 
__mbox_rx_interrupt(struct omap_mbox * mbox)288c869c75cSSuman Anna static void __mbox_rx_interrupt(struct omap_mbox *mbox)
289c869c75cSSuman Anna {
290c869c75cSSuman Anna 	struct omap_mbox_queue *mq = mbox->rxq;
2919c1f2a5dSSuman Anna 	u32 msg;
292c869c75cSSuman Anna 	int len;
293c869c75cSSuman Anna 
294c869c75cSSuman Anna 	while (!mbox_fifo_empty(mbox)) {
295c869c75cSSuman Anna 		if (unlikely(kfifo_avail(&mq->fifo) < sizeof(msg))) {
2968841a66aSSuman Anna 			_omap_mbox_disable_irq(mbox, IRQ_RX);
297c869c75cSSuman Anna 			mq->full = true;
298c869c75cSSuman Anna 			goto nomem;
299c869c75cSSuman Anna 		}
300c869c75cSSuman Anna 
301c869c75cSSuman Anna 		msg = mbox_fifo_read(mbox);
302c869c75cSSuman Anna 
303c869c75cSSuman Anna 		len = kfifo_in(&mq->fifo, (unsigned char *)&msg, sizeof(msg));
304c869c75cSSuman Anna 		WARN_ON(len != sizeof(msg));
305c869c75cSSuman Anna 	}
306c869c75cSSuman Anna 
307c869c75cSSuman Anna 	/* no more messages in the fifo. clear IRQ source. */
308c869c75cSSuman Anna 	ack_mbox_irq(mbox, IRQ_RX);
309c869c75cSSuman Anna nomem:
310c869c75cSSuman Anna 	schedule_work(&mbox->rxq->work);
311c869c75cSSuman Anna }
312c869c75cSSuman Anna 
mbox_interrupt(int irq,void * p)313c869c75cSSuman Anna static irqreturn_t mbox_interrupt(int irq, void *p)
314c869c75cSSuman Anna {
315c869c75cSSuman Anna 	struct omap_mbox *mbox = p;
316c869c75cSSuman Anna 
317c869c75cSSuman Anna 	if (is_mbox_irq(mbox, IRQ_TX))
318c869c75cSSuman Anna 		__mbox_tx_interrupt(mbox);
319c869c75cSSuman Anna 
320c869c75cSSuman Anna 	if (is_mbox_irq(mbox, IRQ_RX))
321c869c75cSSuman Anna 		__mbox_rx_interrupt(mbox);
322c869c75cSSuman Anna 
323c869c75cSSuman Anna 	return IRQ_HANDLED;
324c869c75cSSuman Anna }
325c869c75cSSuman Anna 
mbox_queue_alloc(struct omap_mbox * mbox,void (* work)(struct work_struct *))326c869c75cSSuman Anna static struct omap_mbox_queue *mbox_queue_alloc(struct omap_mbox *mbox,
3278841a66aSSuman Anna 					void (*work)(struct work_struct *))
328c869c75cSSuman Anna {
329c869c75cSSuman Anna 	struct omap_mbox_queue *mq;
330c869c75cSSuman Anna 
3318841a66aSSuman Anna 	if (!work)
3328841a66aSSuman Anna 		return NULL;
3338841a66aSSuman Anna 
33486f6f5e2SSuman Anna 	mq = kzalloc(sizeof(*mq), GFP_KERNEL);
335c869c75cSSuman Anna 	if (!mq)
336c869c75cSSuman Anna 		return NULL;
337c869c75cSSuman Anna 
338c869c75cSSuman Anna 	spin_lock_init(&mq->lock);
339c869c75cSSuman Anna 
340c869c75cSSuman Anna 	if (kfifo_alloc(&mq->fifo, mbox_kfifo_size, GFP_KERNEL))
341c869c75cSSuman Anna 		goto error;
342c869c75cSSuman Anna 
343c869c75cSSuman Anna 	INIT_WORK(&mq->work, work);
344c869c75cSSuman Anna 	return mq;
3458841a66aSSuman Anna 
346c869c75cSSuman Anna error:
347c869c75cSSuman Anna 	kfree(mq);
348c869c75cSSuman Anna 	return NULL;
349c869c75cSSuman Anna }
350c869c75cSSuman Anna 
mbox_queue_free(struct omap_mbox_queue * q)351c869c75cSSuman Anna static void mbox_queue_free(struct omap_mbox_queue *q)
352c869c75cSSuman Anna {
353c869c75cSSuman Anna 	kfifo_free(&q->fifo);
354c869c75cSSuman Anna 	kfree(q);
355c869c75cSSuman Anna }
356c869c75cSSuman Anna 
omap_mbox_startup(struct omap_mbox * mbox)357c869c75cSSuman Anna static int omap_mbox_startup(struct omap_mbox *mbox)
358c869c75cSSuman Anna {
359c869c75cSSuman Anna 	int ret = 0;
360c869c75cSSuman Anna 	struct omap_mbox_queue *mq;
361c869c75cSSuman Anna 
3628841a66aSSuman Anna 	mq = mbox_queue_alloc(mbox, mbox_rx_work);
3638841a66aSSuman Anna 	if (!mq)
3648841a66aSSuman Anna 		return -ENOMEM;
365c869c75cSSuman Anna 	mbox->rxq = mq;
366c869c75cSSuman Anna 	mq->mbox = mbox;
3678841a66aSSuman Anna 
368c869c75cSSuman Anna 	ret = request_irq(mbox->irq, mbox_interrupt, IRQF_SHARED,
369c869c75cSSuman Anna 			  mbox->name, mbox);
370c869c75cSSuman Anna 	if (unlikely(ret)) {
3718841a66aSSuman Anna 		pr_err("failed to register mailbox interrupt:%d\n", ret);
372c869c75cSSuman Anna 		goto fail_request_irq;
373c869c75cSSuman Anna 	}
374c869c75cSSuman Anna 
3758e3c5952SDave Gerlach 	if (mbox->send_no_irq)
3768e3c5952SDave Gerlach 		mbox->chan->txdone_method = TXDONE_BY_ACK;
3778e3c5952SDave Gerlach 
3788841a66aSSuman Anna 	_omap_mbox_enable_irq(mbox, IRQ_RX);
3798841a66aSSuman Anna 
380c869c75cSSuman Anna 	return 0;
381c869c75cSSuman Anna 
382c869c75cSSuman Anna fail_request_irq:
383c869c75cSSuman Anna 	mbox_queue_free(mbox->rxq);
384c869c75cSSuman Anna 	return ret;
385c869c75cSSuman Anna }
386c869c75cSSuman Anna 
omap_mbox_fini(struct omap_mbox * mbox)387c869c75cSSuman Anna static void omap_mbox_fini(struct omap_mbox *mbox)
388c869c75cSSuman Anna {
3898841a66aSSuman Anna 	_omap_mbox_disable_irq(mbox, IRQ_RX);
390c869c75cSSuman Anna 	free_irq(mbox->irq, mbox);
391c869c75cSSuman Anna 	flush_work(&mbox->rxq->work);
392c869c75cSSuman Anna 	mbox_queue_free(mbox->rxq);
393c869c75cSSuman Anna }
394c869c75cSSuman Anna 
omap_mbox_device_find(struct omap_mbox_device * mdev,const char * mbox_name)39572c1c817SSuman Anna static struct omap_mbox *omap_mbox_device_find(struct omap_mbox_device *mdev,
39672c1c817SSuman Anna 					       const char *mbox_name)
397c869c75cSSuman Anna {
398c869c75cSSuman Anna 	struct omap_mbox *_mbox, *mbox = NULL;
39972c1c817SSuman Anna 	struct omap_mbox **mboxes = mdev->mboxes;
40072c1c817SSuman Anna 	int i;
401c869c75cSSuman Anna 
402c869c75cSSuman Anna 	if (!mboxes)
40372c1c817SSuman Anna 		return NULL;
404c869c75cSSuman Anna 
405c869c75cSSuman Anna 	for (i = 0; (_mbox = mboxes[i]); i++) {
40672c1c817SSuman Anna 		if (!strcmp(_mbox->name, mbox_name)) {
407c869c75cSSuman Anna 			mbox = _mbox;
408c869c75cSSuman Anna 			break;
409c869c75cSSuman Anna 		}
410c869c75cSSuman Anna 	}
41172c1c817SSuman Anna 	return mbox;
41272c1c817SSuman Anna }
41372c1c817SSuman Anna 
omap_mbox_request_channel(struct mbox_client * cl,const char * chan_name)4148841a66aSSuman Anna struct mbox_chan *omap_mbox_request_channel(struct mbox_client *cl,
4158841a66aSSuman Anna 					    const char *chan_name)
41672c1c817SSuman Anna {
4178841a66aSSuman Anna 	struct device *dev = cl->dev;
41872c1c817SSuman Anna 	struct omap_mbox *mbox = NULL;
41972c1c817SSuman Anna 	struct omap_mbox_device *mdev;
42072c1c817SSuman Anna 	int ret;
42172c1c817SSuman Anna 
4228841a66aSSuman Anna 	if (!dev)
4238841a66aSSuman Anna 		return ERR_PTR(-ENODEV);
4248841a66aSSuman Anna 
4258841a66aSSuman Anna 	if (dev->of_node) {
4268841a66aSSuman Anna 		pr_err("%s: please use mbox_request_channel(), this API is supported only for OMAP non-DT usage\n",
4278841a66aSSuman Anna 		       __func__);
4288841a66aSSuman Anna 		return ERR_PTR(-ENODEV);
4298841a66aSSuman Anna 	}
4308841a66aSSuman Anna 
43172c1c817SSuman Anna 	mutex_lock(&omap_mbox_devices_lock);
43272c1c817SSuman Anna 	list_for_each_entry(mdev, &omap_mbox_devices, elem) {
4338841a66aSSuman Anna 		mbox = omap_mbox_device_find(mdev, chan_name);
43472c1c817SSuman Anna 		if (mbox)
43572c1c817SSuman Anna 			break;
43672c1c817SSuman Anna 	}
43772c1c817SSuman Anna 	mutex_unlock(&omap_mbox_devices_lock);
438c869c75cSSuman Anna 
4398841a66aSSuman Anna 	if (!mbox || !mbox->chan)
440c869c75cSSuman Anna 		return ERR_PTR(-ENOENT);
441c869c75cSSuman Anna 
442f11ff34dSElliot Berman 	ret = mbox_bind_client(mbox->chan, cl);
443f11ff34dSElliot Berman 	if (ret)
444f11ff34dSElliot Berman 		return ERR_PTR(ret);
445c869c75cSSuman Anna 
446f11ff34dSElliot Berman 	return mbox->chan;
447c869c75cSSuman Anna }
4488841a66aSSuman Anna EXPORT_SYMBOL(omap_mbox_request_channel);
449c869c75cSSuman Anna 
450c869c75cSSuman Anna static struct class omap_mbox_class = { .name = "mbox", };
451c869c75cSSuman Anna 
omap_mbox_register(struct omap_mbox_device * mdev)45272c1c817SSuman Anna static int omap_mbox_register(struct omap_mbox_device *mdev)
453c869c75cSSuman Anna {
454c869c75cSSuman Anna 	int ret;
455c869c75cSSuman Anna 	int i;
45672c1c817SSuman Anna 	struct omap_mbox **mboxes;
457c869c75cSSuman Anna 
45872c1c817SSuman Anna 	if (!mdev || !mdev->mboxes)
459c869c75cSSuman Anna 		return -EINVAL;
460c869c75cSSuman Anna 
46172c1c817SSuman Anna 	mboxes = mdev->mboxes;
462c869c75cSSuman Anna 	for (i = 0; mboxes[i]; i++) {
463c869c75cSSuman Anna 		struct omap_mbox *mbox = mboxes[i];
4642665a4c1SSuman Anna 
4658841a66aSSuman Anna 		mbox->dev = device_create(&omap_mbox_class, mdev->dev,
4668841a66aSSuman Anna 					0, mbox, "%s", mbox->name);
467c869c75cSSuman Anna 		if (IS_ERR(mbox->dev)) {
468c869c75cSSuman Anna 			ret = PTR_ERR(mbox->dev);
469c869c75cSSuman Anna 			goto err_out;
470c869c75cSSuman Anna 		}
471c869c75cSSuman Anna 	}
47272c1c817SSuman Anna 
47372c1c817SSuman Anna 	mutex_lock(&omap_mbox_devices_lock);
47472c1c817SSuman Anna 	list_add(&mdev->elem, &omap_mbox_devices);
47572c1c817SSuman Anna 	mutex_unlock(&omap_mbox_devices_lock);
47672c1c817SSuman Anna 
477a3abf436SThierry Reding 	ret = devm_mbox_controller_register(mdev->dev, &mdev->controller);
478c869c75cSSuman Anna 
479c869c75cSSuman Anna err_out:
4808841a66aSSuman Anna 	if (ret) {
481c869c75cSSuman Anna 		while (i--)
482c869c75cSSuman Anna 			device_unregister(mboxes[i]->dev);
4838841a66aSSuman Anna 	}
484c869c75cSSuman Anna 	return ret;
485c869c75cSSuman Anna }
486c869c75cSSuman Anna 
omap_mbox_unregister(struct omap_mbox_device * mdev)48772c1c817SSuman Anna static int omap_mbox_unregister(struct omap_mbox_device *mdev)
488c869c75cSSuman Anna {
489c869c75cSSuman Anna 	int i;
49072c1c817SSuman Anna 	struct omap_mbox **mboxes;
491c869c75cSSuman Anna 
49272c1c817SSuman Anna 	if (!mdev || !mdev->mboxes)
493c869c75cSSuman Anna 		return -EINVAL;
494c869c75cSSuman Anna 
49572c1c817SSuman Anna 	mutex_lock(&omap_mbox_devices_lock);
49672c1c817SSuman Anna 	list_del(&mdev->elem);
49772c1c817SSuman Anna 	mutex_unlock(&omap_mbox_devices_lock);
49872c1c817SSuman Anna 
49972c1c817SSuman Anna 	mboxes = mdev->mboxes;
500c869c75cSSuman Anna 	for (i = 0; mboxes[i]; i++)
501c869c75cSSuman Anna 		device_unregister(mboxes[i]->dev);
502c869c75cSSuman Anna 	return 0;
503c869c75cSSuman Anna }
5045040f534SSuman Anna 
omap_mbox_chan_startup(struct mbox_chan * chan)5058841a66aSSuman Anna static int omap_mbox_chan_startup(struct mbox_chan *chan)
5068841a66aSSuman Anna {
5078841a66aSSuman Anna 	struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
5088841a66aSSuman Anna 	struct omap_mbox_device *mdev = mbox->parent;
5098841a66aSSuman Anna 	int ret = 0;
5108841a66aSSuman Anna 
5118841a66aSSuman Anna 	mutex_lock(&mdev->cfg_lock);
5128841a66aSSuman Anna 	pm_runtime_get_sync(mdev->dev);
5138841a66aSSuman Anna 	ret = omap_mbox_startup(mbox);
5148841a66aSSuman Anna 	if (ret)
5158841a66aSSuman Anna 		pm_runtime_put_sync(mdev->dev);
5168841a66aSSuman Anna 	mutex_unlock(&mdev->cfg_lock);
5178841a66aSSuman Anna 	return ret;
5188841a66aSSuman Anna }
5198841a66aSSuman Anna 
omap_mbox_chan_shutdown(struct mbox_chan * chan)5208841a66aSSuman Anna static void omap_mbox_chan_shutdown(struct mbox_chan *chan)
5218841a66aSSuman Anna {
5228841a66aSSuman Anna 	struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
5238841a66aSSuman Anna 	struct omap_mbox_device *mdev = mbox->parent;
5248841a66aSSuman Anna 
5258841a66aSSuman Anna 	mutex_lock(&mdev->cfg_lock);
5268841a66aSSuman Anna 	omap_mbox_fini(mbox);
5278841a66aSSuman Anna 	pm_runtime_put_sync(mdev->dev);
5288841a66aSSuman Anna 	mutex_unlock(&mdev->cfg_lock);
5298841a66aSSuman Anna }
5308841a66aSSuman Anna 
omap_mbox_chan_send_noirq(struct omap_mbox * mbox,u32 msg)5319c1f2a5dSSuman Anna static int omap_mbox_chan_send_noirq(struct omap_mbox *mbox, u32 msg)
5328841a66aSSuman Anna {
5338841a66aSSuman Anna 	int ret = -EBUSY;
5348841a66aSSuman Anna 
5358e3c5952SDave Gerlach 	if (!mbox_fifo_full(mbox)) {
5368e3c5952SDave Gerlach 		_omap_mbox_enable_irq(mbox, IRQ_RX);
5379c1f2a5dSSuman Anna 		mbox_fifo_write(mbox, msg);
5388e3c5952SDave Gerlach 		ret = 0;
5398e3c5952SDave Gerlach 		_omap_mbox_disable_irq(mbox, IRQ_RX);
5408e3c5952SDave Gerlach 
5418e3c5952SDave Gerlach 		/* we must read and ack the interrupt directly from here */
5428e3c5952SDave Gerlach 		mbox_fifo_read(mbox);
5438e3c5952SDave Gerlach 		ack_mbox_irq(mbox, IRQ_RX);
5448e3c5952SDave Gerlach 	}
5458e3c5952SDave Gerlach 
5468e3c5952SDave Gerlach 	return ret;
5478e3c5952SDave Gerlach }
5488e3c5952SDave Gerlach 
omap_mbox_chan_send(struct omap_mbox * mbox,u32 msg)5499c1f2a5dSSuman Anna static int omap_mbox_chan_send(struct omap_mbox *mbox, u32 msg)
5508e3c5952SDave Gerlach {
5518e3c5952SDave Gerlach 	int ret = -EBUSY;
5528841a66aSSuman Anna 
5538841a66aSSuman Anna 	if (!mbox_fifo_full(mbox)) {
5549c1f2a5dSSuman Anna 		mbox_fifo_write(mbox, msg);
5558841a66aSSuman Anna 		ret = 0;
5568841a66aSSuman Anna 	}
5578841a66aSSuman Anna 
5588841a66aSSuman Anna 	/* always enable the interrupt */
5598841a66aSSuman Anna 	_omap_mbox_enable_irq(mbox, IRQ_TX);
5608841a66aSSuman Anna 	return ret;
5618841a66aSSuman Anna }
5628841a66aSSuman Anna 
omap_mbox_chan_send_data(struct mbox_chan * chan,void * data)5638e3c5952SDave Gerlach static int omap_mbox_chan_send_data(struct mbox_chan *chan, void *data)
5648e3c5952SDave Gerlach {
5658e3c5952SDave Gerlach 	struct omap_mbox *mbox = mbox_chan_to_omap_mbox(chan);
5668e3c5952SDave Gerlach 	int ret;
5679c1f2a5dSSuman Anna 	u32 msg = omap_mbox_message(data);
5688e3c5952SDave Gerlach 
5698e3c5952SDave Gerlach 	if (!mbox)
5708e3c5952SDave Gerlach 		return -EINVAL;
5718e3c5952SDave Gerlach 
5728e3c5952SDave Gerlach 	if (mbox->send_no_irq)
5739c1f2a5dSSuman Anna 		ret = omap_mbox_chan_send_noirq(mbox, msg);
5748e3c5952SDave Gerlach 	else
5759c1f2a5dSSuman Anna 		ret = omap_mbox_chan_send(mbox, msg);
5768e3c5952SDave Gerlach 
5778e3c5952SDave Gerlach 	return ret;
5788e3c5952SDave Gerlach }
5798e3c5952SDave Gerlach 
58005ae7975SAndrew Bresticker static const struct mbox_chan_ops omap_mbox_chan_ops = {
5818841a66aSSuman Anna 	.startup        = omap_mbox_chan_startup,
5828841a66aSSuman Anna 	.send_data      = omap_mbox_chan_send_data,
5838841a66aSSuman Anna 	.shutdown       = omap_mbox_chan_shutdown,
5848841a66aSSuman Anna };
5858841a66aSSuman Anna 
586af1d2f5cSSuman Anna #ifdef CONFIG_PM_SLEEP
omap_mbox_suspend(struct device * dev)587af1d2f5cSSuman Anna static int omap_mbox_suspend(struct device *dev)
588af1d2f5cSSuman Anna {
589af1d2f5cSSuman Anna 	struct omap_mbox_device *mdev = dev_get_drvdata(dev);
5909f0cee98SSuman Anna 	u32 usr, fifo, reg;
591af1d2f5cSSuman Anna 
592af1d2f5cSSuman Anna 	if (pm_runtime_status_suspended(dev))
593af1d2f5cSSuman Anna 		return 0;
594af1d2f5cSSuman Anna 
5959f0cee98SSuman Anna 	for (fifo = 0; fifo < mdev->num_fifos; fifo++) {
5969f0cee98SSuman Anna 		if (mbox_read_reg(mdev, MAILBOX_MSGSTATUS(fifo))) {
5979f0cee98SSuman Anna 			dev_err(mdev->dev, "fifo %d has unexpected unread messages\n",
5989f0cee98SSuman Anna 				fifo);
5999f0cee98SSuman Anna 			return -EBUSY;
6009f0cee98SSuman Anna 		}
6019f0cee98SSuman Anna 	}
6029f0cee98SSuman Anna 
603af1d2f5cSSuman Anna 	for (usr = 0; usr < mdev->num_users; usr++) {
604af1d2f5cSSuman Anna 		reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
605af1d2f5cSSuman Anna 		mdev->irq_ctx[usr] = mbox_read_reg(mdev, reg);
606af1d2f5cSSuman Anna 	}
607af1d2f5cSSuman Anna 
608af1d2f5cSSuman Anna 	return 0;
609af1d2f5cSSuman Anna }
610af1d2f5cSSuman Anna 
omap_mbox_resume(struct device * dev)611af1d2f5cSSuman Anna static int omap_mbox_resume(struct device *dev)
612af1d2f5cSSuman Anna {
613af1d2f5cSSuman Anna 	struct omap_mbox_device *mdev = dev_get_drvdata(dev);
614af1d2f5cSSuman Anna 	u32 usr, reg;
615af1d2f5cSSuman Anna 
616af1d2f5cSSuman Anna 	if (pm_runtime_status_suspended(dev))
617af1d2f5cSSuman Anna 		return 0;
618af1d2f5cSSuman Anna 
619af1d2f5cSSuman Anna 	for (usr = 0; usr < mdev->num_users; usr++) {
620af1d2f5cSSuman Anna 		reg = MAILBOX_IRQENABLE(mdev->intr_type, usr);
621af1d2f5cSSuman Anna 		mbox_write_reg(mdev, mdev->irq_ctx[usr], reg);
622af1d2f5cSSuman Anna 	}
623af1d2f5cSSuman Anna 
624af1d2f5cSSuman Anna 	return 0;
625af1d2f5cSSuman Anna }
626af1d2f5cSSuman Anna #endif
627af1d2f5cSSuman Anna 
628af1d2f5cSSuman Anna static const struct dev_pm_ops omap_mbox_pm_ops = {
629af1d2f5cSSuman Anna 	SET_SYSTEM_SLEEP_PM_OPS(omap_mbox_suspend, omap_mbox_resume)
630af1d2f5cSSuman Anna };
631af1d2f5cSSuman Anna 
632ea2ec1e8SSuman Anna static const struct omap_mbox_match_data omap2_data = { MBOX_INTR_CFG_TYPE1 };
633ea2ec1e8SSuman Anna static const struct omap_mbox_match_data omap4_data = { MBOX_INTR_CFG_TYPE2 };
634ea2ec1e8SSuman Anna 
63575288cc6SSuman Anna static const struct of_device_id omap_mailbox_of_match[] = {
63675288cc6SSuman Anna 	{
63775288cc6SSuman Anna 		.compatible	= "ti,omap2-mailbox",
638ea2ec1e8SSuman Anna 		.data		= &omap2_data,
63975288cc6SSuman Anna 	},
64075288cc6SSuman Anna 	{
64175288cc6SSuman Anna 		.compatible	= "ti,omap3-mailbox",
642ea2ec1e8SSuman Anna 		.data		= &omap2_data,
64375288cc6SSuman Anna 	},
64475288cc6SSuman Anna 	{
64575288cc6SSuman Anna 		.compatible	= "ti,omap4-mailbox",
646ea2ec1e8SSuman Anna 		.data		= &omap4_data,
64775288cc6SSuman Anna 	},
64875288cc6SSuman Anna 	{
6499c1f2a5dSSuman Anna 		.compatible	= "ti,am654-mailbox",
6509c1f2a5dSSuman Anna 		.data		= &omap4_data,
6519c1f2a5dSSuman Anna 	},
6529c1f2a5dSSuman Anna 	{
653595be654SSuman Anna 		.compatible	= "ti,am64-mailbox",
654595be654SSuman Anna 		.data		= &omap4_data,
655595be654SSuman Anna 	},
656595be654SSuman Anna 	{
65775288cc6SSuman Anna 		/* end */
65875288cc6SSuman Anna 	},
65975288cc6SSuman Anna };
66075288cc6SSuman Anna MODULE_DEVICE_TABLE(of, omap_mailbox_of_match);
66175288cc6SSuman Anna 
omap_mbox_of_xlate(struct mbox_controller * controller,const struct of_phandle_args * sp)6628841a66aSSuman Anna static struct mbox_chan *omap_mbox_of_xlate(struct mbox_controller *controller,
6638841a66aSSuman Anna 					    const struct of_phandle_args *sp)
6648841a66aSSuman Anna {
6658841a66aSSuman Anna 	phandle phandle = sp->args[0];
6668841a66aSSuman Anna 	struct device_node *node;
6678841a66aSSuman Anna 	struct omap_mbox_device *mdev;
6688841a66aSSuman Anna 	struct omap_mbox *mbox;
6698841a66aSSuman Anna 
6708841a66aSSuman Anna 	mdev = container_of(controller, struct omap_mbox_device, controller);
6718841a66aSSuman Anna 	if (WARN_ON(!mdev))
6722d805fc1SBenson Leung 		return ERR_PTR(-EINVAL);
6738841a66aSSuman Anna 
6748841a66aSSuman Anna 	node = of_find_node_by_phandle(phandle);
6758841a66aSSuman Anna 	if (!node) {
6768841a66aSSuman Anna 		pr_err("%s: could not find node phandle 0x%x\n",
6778841a66aSSuman Anna 		       __func__, phandle);
6782d805fc1SBenson Leung 		return ERR_PTR(-ENODEV);
6798841a66aSSuman Anna 	}
6808841a66aSSuman Anna 
6818841a66aSSuman Anna 	mbox = omap_mbox_device_find(mdev, node->name);
6828841a66aSSuman Anna 	of_node_put(node);
6832d805fc1SBenson Leung 	return mbox ? mbox->chan : ERR_PTR(-ENOENT);
6848841a66aSSuman Anna }
6858841a66aSSuman Anna 
omap_mbox_probe(struct platform_device * pdev)6865040f534SSuman Anna static int omap_mbox_probe(struct platform_device *pdev)
6875040f534SSuman Anna {
6885040f534SSuman Anna 	int ret;
6898841a66aSSuman Anna 	struct mbox_chan *chnls;
6905040f534SSuman Anna 	struct omap_mbox **list, *mbox, *mboxblk;
69175288cc6SSuman Anna 	struct omap_mbox_fifo_info *finfo, *finfoblk;
69272c1c817SSuman Anna 	struct omap_mbox_device *mdev;
693be3322ebSSuman Anna 	struct omap_mbox_fifo *fifo;
69475288cc6SSuman Anna 	struct device_node *node = pdev->dev.of_node;
69575288cc6SSuman Anna 	struct device_node *child;
696ea2ec1e8SSuman Anna 	const struct omap_mbox_match_data *match_data;
69775288cc6SSuman Anna 	u32 intr_type, info_count;
69875288cc6SSuman Anna 	u32 num_users, num_fifos;
69975288cc6SSuman Anna 	u32 tmp[3];
7005040f534SSuman Anna 	u32 l;
7015040f534SSuman Anna 	int i;
7025040f534SSuman Anna 
7034899f78aSSuman Anna 	if (!node) {
7044899f78aSSuman Anna 		pr_err("%s: only DT-based devices are supported\n", __func__);
7055040f534SSuman Anna 		return -ENODEV;
7065040f534SSuman Anna 	}
7075040f534SSuman Anna 
708ea2ec1e8SSuman Anna 	match_data = of_device_get_match_data(&pdev->dev);
709ea2ec1e8SSuman Anna 	if (!match_data)
71075288cc6SSuman Anna 		return -ENODEV;
711ea2ec1e8SSuman Anna 	intr_type = match_data->intr_type;
71275288cc6SSuman Anna 
7134899f78aSSuman Anna 	if (of_property_read_u32(node, "ti,mbox-num-users", &num_users))
71475288cc6SSuman Anna 		return -ENODEV;
71575288cc6SSuman Anna 
7164899f78aSSuman Anna 	if (of_property_read_u32(node, "ti,mbox-num-fifos", &num_fifos))
71775288cc6SSuman Anna 		return -ENODEV;
71875288cc6SSuman Anna 
71975288cc6SSuman Anna 	info_count = of_get_available_child_count(node);
72075288cc6SSuman Anna 	if (!info_count) {
72175288cc6SSuman Anna 		dev_err(&pdev->dev, "no available mbox devices found\n");
72275288cc6SSuman Anna 		return -ENODEV;
72375288cc6SSuman Anna 	}
72475288cc6SSuman Anna 
725a86854d0SKees Cook 	finfoblk = devm_kcalloc(&pdev->dev, info_count, sizeof(*finfoblk),
72675288cc6SSuman Anna 				GFP_KERNEL);
72775288cc6SSuman Anna 	if (!finfoblk)
72875288cc6SSuman Anna 		return -ENOMEM;
72975288cc6SSuman Anna 
73075288cc6SSuman Anna 	finfo = finfoblk;
73175288cc6SSuman Anna 	child = NULL;
73275288cc6SSuman Anna 	for (i = 0; i < info_count; i++, finfo++) {
73375288cc6SSuman Anna 		child = of_get_next_available_child(node, child);
7344899f78aSSuman Anna 		ret = of_property_read_u32_array(child, "ti,mbox-tx", tmp,
7354899f78aSSuman Anna 						 ARRAY_SIZE(tmp));
73675288cc6SSuman Anna 		if (ret)
73775288cc6SSuman Anna 			return ret;
73875288cc6SSuman Anna 		finfo->tx_id = tmp[0];
73975288cc6SSuman Anna 		finfo->tx_irq = tmp[1];
74075288cc6SSuman Anna 		finfo->tx_usr = tmp[2];
74175288cc6SSuman Anna 
7424899f78aSSuman Anna 		ret = of_property_read_u32_array(child, "ti,mbox-rx", tmp,
7434899f78aSSuman Anna 						 ARRAY_SIZE(tmp));
74475288cc6SSuman Anna 		if (ret)
74575288cc6SSuman Anna 			return ret;
74675288cc6SSuman Anna 		finfo->rx_id = tmp[0];
74775288cc6SSuman Anna 		finfo->rx_irq = tmp[1];
74875288cc6SSuman Anna 		finfo->rx_usr = tmp[2];
74975288cc6SSuman Anna 
75075288cc6SSuman Anna 		finfo->name = child->name;
7518e3c5952SDave Gerlach 
7522a61e7b7SRob Herring 		finfo->send_no_irq = of_property_read_bool(child, "ti,mbox-send-noirq");
7534899f78aSSuman Anna 
75475288cc6SSuman Anna 		if (finfo->tx_id >= num_fifos || finfo->rx_id >= num_fifos ||
75575288cc6SSuman Anna 		    finfo->tx_usr >= num_users || finfo->rx_usr >= num_users)
75675288cc6SSuman Anna 			return -EINVAL;
75775288cc6SSuman Anna 	}
75875288cc6SSuman Anna 
75972c1c817SSuman Anna 	mdev = devm_kzalloc(&pdev->dev, sizeof(*mdev), GFP_KERNEL);
76072c1c817SSuman Anna 	if (!mdev)
76172c1c817SSuman Anna 		return -ENOMEM;
76272c1c817SSuman Anna 
7636bb9e5eeSCai Huoqing 	mdev->mbox_base = devm_platform_ioremap_resource(pdev, 0);
76472c1c817SSuman Anna 	if (IS_ERR(mdev->mbox_base))
76572c1c817SSuman Anna 		return PTR_ERR(mdev->mbox_base);
76672c1c817SSuman Anna 
767a86854d0SKees Cook 	mdev->irq_ctx = devm_kcalloc(&pdev->dev, num_users, sizeof(u32),
768af1d2f5cSSuman Anna 				     GFP_KERNEL);
769af1d2f5cSSuman Anna 	if (!mdev->irq_ctx)
770af1d2f5cSSuman Anna 		return -ENOMEM;
771af1d2f5cSSuman Anna 
7725040f534SSuman Anna 	/* allocate one extra for marking end of list */
773a86854d0SKees Cook 	list = devm_kcalloc(&pdev->dev, info_count + 1, sizeof(*list),
7745040f534SSuman Anna 			    GFP_KERNEL);
7755040f534SSuman Anna 	if (!list)
7765040f534SSuman Anna 		return -ENOMEM;
7775040f534SSuman Anna 
778a86854d0SKees Cook 	chnls = devm_kcalloc(&pdev->dev, info_count + 1, sizeof(*chnls),
7798841a66aSSuman Anna 			     GFP_KERNEL);
7808841a66aSSuman Anna 	if (!chnls)
7818841a66aSSuman Anna 		return -ENOMEM;
7828841a66aSSuman Anna 
783a86854d0SKees Cook 	mboxblk = devm_kcalloc(&pdev->dev, info_count, sizeof(*mbox),
7845040f534SSuman Anna 			       GFP_KERNEL);
7855040f534SSuman Anna 	if (!mboxblk)
7865040f534SSuman Anna 		return -ENOMEM;
7875040f534SSuman Anna 
7885040f534SSuman Anna 	mbox = mboxblk;
78975288cc6SSuman Anna 	finfo = finfoblk;
79075288cc6SSuman Anna 	for (i = 0; i < info_count; i++, finfo++) {
791be3322ebSSuman Anna 		fifo = &mbox->tx_fifo;
79275288cc6SSuman Anna 		fifo->msg = MAILBOX_MESSAGE(finfo->tx_id);
79375288cc6SSuman Anna 		fifo->fifo_stat = MAILBOX_FIFOSTATUS(finfo->tx_id);
79475288cc6SSuman Anna 		fifo->intr_bit = MAILBOX_IRQ_NOTFULL(finfo->tx_id);
79575288cc6SSuman Anna 		fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->tx_usr);
79675288cc6SSuman Anna 		fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->tx_usr);
79775288cc6SSuman Anna 		fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->tx_usr);
7985040f534SSuman Anna 
799be3322ebSSuman Anna 		fifo = &mbox->rx_fifo;
80075288cc6SSuman Anna 		fifo->msg = MAILBOX_MESSAGE(finfo->rx_id);
80175288cc6SSuman Anna 		fifo->msg_stat =  MAILBOX_MSGSTATUS(finfo->rx_id);
80275288cc6SSuman Anna 		fifo->intr_bit = MAILBOX_IRQ_NEWMSG(finfo->rx_id);
80375288cc6SSuman Anna 		fifo->irqenable = MAILBOX_IRQENABLE(intr_type, finfo->rx_usr);
80475288cc6SSuman Anna 		fifo->irqstatus = MAILBOX_IRQSTATUS(intr_type, finfo->rx_usr);
80575288cc6SSuman Anna 		fifo->irqdisable = MAILBOX_IRQDISABLE(intr_type, finfo->rx_usr);
806be3322ebSSuman Anna 
8078e3c5952SDave Gerlach 		mbox->send_no_irq = finfo->send_no_irq;
808be3322ebSSuman Anna 		mbox->intr_type = intr_type;
809be3322ebSSuman Anna 
81072c1c817SSuman Anna 		mbox->parent = mdev;
81175288cc6SSuman Anna 		mbox->name = finfo->name;
81275288cc6SSuman Anna 		mbox->irq = platform_get_irq(pdev, finfo->tx_irq);
8135040f534SSuman Anna 		if (mbox->irq < 0)
8145040f534SSuman Anna 			return mbox->irq;
8158841a66aSSuman Anna 		mbox->chan = &chnls[i];
8168841a66aSSuman Anna 		chnls[i].con_priv = mbox;
8175040f534SSuman Anna 		list[i] = mbox++;
8185040f534SSuman Anna 	}
8195040f534SSuman Anna 
82072c1c817SSuman Anna 	mutex_init(&mdev->cfg_lock);
82172c1c817SSuman Anna 	mdev->dev = &pdev->dev;
82275288cc6SSuman Anna 	mdev->num_users = num_users;
82375288cc6SSuman Anna 	mdev->num_fifos = num_fifos;
8242240f8aeSSuman Anna 	mdev->intr_type = intr_type;
82572c1c817SSuman Anna 	mdev->mboxes = list;
8268841a66aSSuman Anna 
8279c1f2a5dSSuman Anna 	/*
8289c1f2a5dSSuman Anna 	 * OMAP/K3 Mailbox IP does not have a Tx-Done IRQ, but rather a Tx-Ready
8299c1f2a5dSSuman Anna 	 * IRQ and is needed to run the Tx state machine
8309c1f2a5dSSuman Anna 	 */
8318841a66aSSuman Anna 	mdev->controller.txdone_irq = true;
8328841a66aSSuman Anna 	mdev->controller.dev = mdev->dev;
8338841a66aSSuman Anna 	mdev->controller.ops = &omap_mbox_chan_ops;
8348841a66aSSuman Anna 	mdev->controller.chans = chnls;
8358841a66aSSuman Anna 	mdev->controller.num_chans = info_count;
8368841a66aSSuman Anna 	mdev->controller.of_xlate = omap_mbox_of_xlate;
83772c1c817SSuman Anna 	ret = omap_mbox_register(mdev);
8385040f534SSuman Anna 	if (ret)
8395040f534SSuman Anna 		return ret;
8405040f534SSuman Anna 
84172c1c817SSuman Anna 	platform_set_drvdata(pdev, mdev);
84272c1c817SSuman Anna 	pm_runtime_enable(mdev->dev);
8435040f534SSuman Anna 
844d9512696Sran jianping 	ret = pm_runtime_resume_and_get(mdev->dev);
845d9512696Sran jianping 	if (ret < 0)
8465040f534SSuman Anna 		goto unregister;
8475040f534SSuman Anna 
8485040f534SSuman Anna 	/*
8495040f534SSuman Anna 	 * just print the raw revision register, the format is not
8505040f534SSuman Anna 	 * uniform across all SoCs
8515040f534SSuman Anna 	 */
85272c1c817SSuman Anna 	l = mbox_read_reg(mdev, MAILBOX_REVISION);
85372c1c817SSuman Anna 	dev_info(mdev->dev, "omap mailbox rev 0x%x\n", l);
8545040f534SSuman Anna 
85572c1c817SSuman Anna 	ret = pm_runtime_put_sync(mdev->dev);
8560434d3f4SBrandon Maier 	if (ret < 0 && ret != -ENOSYS)
8575040f534SSuman Anna 		goto unregister;
8585040f534SSuman Anna 
85975288cc6SSuman Anna 	devm_kfree(&pdev->dev, finfoblk);
8605040f534SSuman Anna 	return 0;
8615040f534SSuman Anna 
8625040f534SSuman Anna unregister:
86372c1c817SSuman Anna 	pm_runtime_disable(mdev->dev);
86472c1c817SSuman Anna 	omap_mbox_unregister(mdev);
8655040f534SSuman Anna 	return ret;
8665040f534SSuman Anna }
8675040f534SSuman Anna 
omap_mbox_remove(struct platform_device * pdev)8685040f534SSuman Anna static int omap_mbox_remove(struct platform_device *pdev)
8695040f534SSuman Anna {
87072c1c817SSuman Anna 	struct omap_mbox_device *mdev = platform_get_drvdata(pdev);
87172c1c817SSuman Anna 
87272c1c817SSuman Anna 	pm_runtime_disable(mdev->dev);
87372c1c817SSuman Anna 	omap_mbox_unregister(mdev);
8745040f534SSuman Anna 
8755040f534SSuman Anna 	return 0;
8765040f534SSuman Anna }
8775040f534SSuman Anna 
8785040f534SSuman Anna static struct platform_driver omap_mbox_driver = {
8795040f534SSuman Anna 	.probe	= omap_mbox_probe,
8805040f534SSuman Anna 	.remove	= omap_mbox_remove,
8815040f534SSuman Anna 	.driver	= {
8825040f534SSuman Anna 		.name = "omap-mailbox",
883af1d2f5cSSuman Anna 		.pm = &omap_mbox_pm_ops,
88475288cc6SSuman Anna 		.of_match_table = of_match_ptr(omap_mailbox_of_match),
8855040f534SSuman Anna 	},
8865040f534SSuman Anna };
887c869c75cSSuman Anna 
omap_mbox_init(void)888c869c75cSSuman Anna static int __init omap_mbox_init(void)
889c869c75cSSuman Anna {
890c869c75cSSuman Anna 	int err;
891c869c75cSSuman Anna 
892c869c75cSSuman Anna 	err = class_register(&omap_mbox_class);
893c869c75cSSuman Anna 	if (err)
894c869c75cSSuman Anna 		return err;
895c869c75cSSuman Anna 
896c869c75cSSuman Anna 	/* kfifo size sanity check: alignment and minimal size */
8979c1f2a5dSSuman Anna 	mbox_kfifo_size = ALIGN(mbox_kfifo_size, sizeof(u32));
8989c1f2a5dSSuman Anna 	mbox_kfifo_size = max_t(unsigned int, mbox_kfifo_size, sizeof(u32));
899c869c75cSSuman Anna 
9001f90a216SArvind Yadav 	err = platform_driver_register(&omap_mbox_driver);
9011f90a216SArvind Yadav 	if (err)
9021f90a216SArvind Yadav 		class_unregister(&omap_mbox_class);
9031f90a216SArvind Yadav 
9041f90a216SArvind Yadav 	return err;
905c869c75cSSuman Anna }
906c869c75cSSuman Anna subsys_initcall(omap_mbox_init);
907c869c75cSSuman Anna 
omap_mbox_exit(void)908c869c75cSSuman Anna static void __exit omap_mbox_exit(void)
909c869c75cSSuman Anna {
9105040f534SSuman Anna 	platform_driver_unregister(&omap_mbox_driver);
911c869c75cSSuman Anna 	class_unregister(&omap_mbox_class);
912c869c75cSSuman Anna }
913c869c75cSSuman Anna module_exit(omap_mbox_exit);
914c869c75cSSuman Anna 
915c869c75cSSuman Anna MODULE_LICENSE("GPL v2");
916c869c75cSSuman Anna MODULE_DESCRIPTION("omap mailbox: interrupt driven messaging");
917c869c75cSSuman Anna MODULE_AUTHOR("Toshihiro Kobayashi");
918c869c75cSSuman Anna MODULE_AUTHOR("Hiroshi DOYU");
919