1a644ccb8SGeert Uytterhoeven // SPDX-License-Identifier: GPL-2.0
2a644ccb8SGeert Uytterhoeven /*
3a644ccb8SGeert Uytterhoeven * Renesas RZ/A1 IRQC Driver
4a644ccb8SGeert Uytterhoeven *
5a644ccb8SGeert Uytterhoeven * Copyright (C) 2019 Glider bvba
6a644ccb8SGeert Uytterhoeven */
7a644ccb8SGeert Uytterhoeven
8a644ccb8SGeert Uytterhoeven #include <linux/err.h>
9a644ccb8SGeert Uytterhoeven #include <linux/init.h>
10a644ccb8SGeert Uytterhoeven #include <linux/interrupt.h>
11a644ccb8SGeert Uytterhoeven #include <linux/io.h>
12a644ccb8SGeert Uytterhoeven #include <linux/irqdomain.h>
13a644ccb8SGeert Uytterhoeven #include <linux/irq.h>
14a644ccb8SGeert Uytterhoeven #include <linux/module.h>
15a644ccb8SGeert Uytterhoeven #include <linux/of_irq.h>
16a644ccb8SGeert Uytterhoeven #include <linux/platform_device.h>
17a644ccb8SGeert Uytterhoeven #include <linux/slab.h>
18a644ccb8SGeert Uytterhoeven
19a644ccb8SGeert Uytterhoeven #include <dt-bindings/interrupt-controller/arm-gic.h>
20a644ccb8SGeert Uytterhoeven
21a644ccb8SGeert Uytterhoeven #define IRQC_NUM_IRQ 8
22a644ccb8SGeert Uytterhoeven
23a644ccb8SGeert Uytterhoeven #define ICR0 0 /* Interrupt Control Register 0 */
24a644ccb8SGeert Uytterhoeven
25a644ccb8SGeert Uytterhoeven #define ICR0_NMIL BIT(15) /* NMI Input Level (0=low, 1=high) */
26a644ccb8SGeert Uytterhoeven #define ICR0_NMIE BIT(8) /* Edge Select (0=falling, 1=rising) */
27a644ccb8SGeert Uytterhoeven #define ICR0_NMIF BIT(1) /* NMI Interrupt Request */
28a644ccb8SGeert Uytterhoeven
29a644ccb8SGeert Uytterhoeven #define ICR1 2 /* Interrupt Control Register 1 */
30a644ccb8SGeert Uytterhoeven
31a644ccb8SGeert Uytterhoeven #define ICR1_IRQS(n, sense) ((sense) << ((n) * 2)) /* IRQ Sense Select */
32a644ccb8SGeert Uytterhoeven #define ICR1_IRQS_LEVEL_LOW 0
33a644ccb8SGeert Uytterhoeven #define ICR1_IRQS_EDGE_FALLING 1
34a644ccb8SGeert Uytterhoeven #define ICR1_IRQS_EDGE_RISING 2
35a644ccb8SGeert Uytterhoeven #define ICR1_IRQS_EDGE_BOTH 3
36a644ccb8SGeert Uytterhoeven #define ICR1_IRQS_MASK(n) ICR1_IRQS((n), 3)
37a644ccb8SGeert Uytterhoeven
38a644ccb8SGeert Uytterhoeven #define IRQRR 4 /* IRQ Interrupt Request Register */
39a644ccb8SGeert Uytterhoeven
40a644ccb8SGeert Uytterhoeven
41a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv {
42a644ccb8SGeert Uytterhoeven struct device *dev;
43a644ccb8SGeert Uytterhoeven void __iomem *base;
44a644ccb8SGeert Uytterhoeven struct irq_chip chip;
45a644ccb8SGeert Uytterhoeven struct irq_domain *irq_domain;
46a644ccb8SGeert Uytterhoeven struct of_phandle_args map[IRQC_NUM_IRQ];
47a644ccb8SGeert Uytterhoeven };
48a644ccb8SGeert Uytterhoeven
irq_data_to_priv(struct irq_data * data)49a644ccb8SGeert Uytterhoeven static struct rza1_irqc_priv *irq_data_to_priv(struct irq_data *data)
50a644ccb8SGeert Uytterhoeven {
51a644ccb8SGeert Uytterhoeven return data->domain->host_data;
52a644ccb8SGeert Uytterhoeven }
53a644ccb8SGeert Uytterhoeven
rza1_irqc_eoi(struct irq_data * d)54a644ccb8SGeert Uytterhoeven static void rza1_irqc_eoi(struct irq_data *d)
55a644ccb8SGeert Uytterhoeven {
56a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv *priv = irq_data_to_priv(d);
57a644ccb8SGeert Uytterhoeven u16 bit = BIT(irqd_to_hwirq(d));
58a644ccb8SGeert Uytterhoeven u16 tmp;
59a644ccb8SGeert Uytterhoeven
60a644ccb8SGeert Uytterhoeven tmp = readw_relaxed(priv->base + IRQRR);
61a644ccb8SGeert Uytterhoeven if (tmp & bit)
62a644ccb8SGeert Uytterhoeven writew_relaxed(GENMASK(IRQC_NUM_IRQ - 1, 0) & ~bit,
63a644ccb8SGeert Uytterhoeven priv->base + IRQRR);
64a644ccb8SGeert Uytterhoeven
65a644ccb8SGeert Uytterhoeven irq_chip_eoi_parent(d);
66a644ccb8SGeert Uytterhoeven }
67a644ccb8SGeert Uytterhoeven
rza1_irqc_set_type(struct irq_data * d,unsigned int type)68a644ccb8SGeert Uytterhoeven static int rza1_irqc_set_type(struct irq_data *d, unsigned int type)
69a644ccb8SGeert Uytterhoeven {
70a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv *priv = irq_data_to_priv(d);
71a644ccb8SGeert Uytterhoeven unsigned int hw_irq = irqd_to_hwirq(d);
72a644ccb8SGeert Uytterhoeven u16 sense, tmp;
73a644ccb8SGeert Uytterhoeven
74a644ccb8SGeert Uytterhoeven switch (type & IRQ_TYPE_SENSE_MASK) {
75a644ccb8SGeert Uytterhoeven case IRQ_TYPE_LEVEL_LOW:
76a644ccb8SGeert Uytterhoeven sense = ICR1_IRQS_LEVEL_LOW;
77a644ccb8SGeert Uytterhoeven break;
78a644ccb8SGeert Uytterhoeven
79a644ccb8SGeert Uytterhoeven case IRQ_TYPE_EDGE_FALLING:
80a644ccb8SGeert Uytterhoeven sense = ICR1_IRQS_EDGE_FALLING;
81a644ccb8SGeert Uytterhoeven break;
82a644ccb8SGeert Uytterhoeven
83a644ccb8SGeert Uytterhoeven case IRQ_TYPE_EDGE_RISING:
84a644ccb8SGeert Uytterhoeven sense = ICR1_IRQS_EDGE_RISING;
85a644ccb8SGeert Uytterhoeven break;
86a644ccb8SGeert Uytterhoeven
87a644ccb8SGeert Uytterhoeven case IRQ_TYPE_EDGE_BOTH:
88a644ccb8SGeert Uytterhoeven sense = ICR1_IRQS_EDGE_BOTH;
89a644ccb8SGeert Uytterhoeven break;
90a644ccb8SGeert Uytterhoeven
91a644ccb8SGeert Uytterhoeven default:
92a644ccb8SGeert Uytterhoeven return -EINVAL;
93a644ccb8SGeert Uytterhoeven }
94a644ccb8SGeert Uytterhoeven
95a644ccb8SGeert Uytterhoeven tmp = readw_relaxed(priv->base + ICR1);
96a644ccb8SGeert Uytterhoeven tmp &= ~ICR1_IRQS_MASK(hw_irq);
97a644ccb8SGeert Uytterhoeven tmp |= ICR1_IRQS(hw_irq, sense);
98a644ccb8SGeert Uytterhoeven writew_relaxed(tmp, priv->base + ICR1);
99a644ccb8SGeert Uytterhoeven return 0;
100a644ccb8SGeert Uytterhoeven }
101a644ccb8SGeert Uytterhoeven
rza1_irqc_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)102a644ccb8SGeert Uytterhoeven static int rza1_irqc_alloc(struct irq_domain *domain, unsigned int virq,
103a644ccb8SGeert Uytterhoeven unsigned int nr_irqs, void *arg)
104a644ccb8SGeert Uytterhoeven {
105a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv *priv = domain->host_data;
106a644ccb8SGeert Uytterhoeven struct irq_fwspec *fwspec = arg;
107a644ccb8SGeert Uytterhoeven unsigned int hwirq = fwspec->param[0];
108a644ccb8SGeert Uytterhoeven struct irq_fwspec spec;
109a644ccb8SGeert Uytterhoeven unsigned int i;
110a644ccb8SGeert Uytterhoeven int ret;
111a644ccb8SGeert Uytterhoeven
112a644ccb8SGeert Uytterhoeven ret = irq_domain_set_hwirq_and_chip(domain, virq, hwirq, &priv->chip,
113a644ccb8SGeert Uytterhoeven priv);
114a644ccb8SGeert Uytterhoeven if (ret)
115a644ccb8SGeert Uytterhoeven return ret;
116a644ccb8SGeert Uytterhoeven
117a644ccb8SGeert Uytterhoeven spec.fwnode = &priv->dev->of_node->fwnode;
118a644ccb8SGeert Uytterhoeven spec.param_count = priv->map[hwirq].args_count;
119a644ccb8SGeert Uytterhoeven for (i = 0; i < spec.param_count; i++)
120a644ccb8SGeert Uytterhoeven spec.param[i] = priv->map[hwirq].args[i];
121a644ccb8SGeert Uytterhoeven
122a644ccb8SGeert Uytterhoeven return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, &spec);
123a644ccb8SGeert Uytterhoeven }
124a644ccb8SGeert Uytterhoeven
rza1_irqc_translate(struct irq_domain * domain,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)125a644ccb8SGeert Uytterhoeven static int rza1_irqc_translate(struct irq_domain *domain,
126a644ccb8SGeert Uytterhoeven struct irq_fwspec *fwspec, unsigned long *hwirq,
127a644ccb8SGeert Uytterhoeven unsigned int *type)
128a644ccb8SGeert Uytterhoeven {
129a644ccb8SGeert Uytterhoeven if (fwspec->param_count != 2 || fwspec->param[0] >= IRQC_NUM_IRQ)
130a644ccb8SGeert Uytterhoeven return -EINVAL;
131a644ccb8SGeert Uytterhoeven
132a644ccb8SGeert Uytterhoeven *hwirq = fwspec->param[0];
133a644ccb8SGeert Uytterhoeven *type = fwspec->param[1];
134a644ccb8SGeert Uytterhoeven return 0;
135a644ccb8SGeert Uytterhoeven }
136a644ccb8SGeert Uytterhoeven
137a644ccb8SGeert Uytterhoeven static const struct irq_domain_ops rza1_irqc_domain_ops = {
138a644ccb8SGeert Uytterhoeven .alloc = rza1_irqc_alloc,
139a644ccb8SGeert Uytterhoeven .translate = rza1_irqc_translate,
140a644ccb8SGeert Uytterhoeven };
141a644ccb8SGeert Uytterhoeven
rza1_irqc_parse_map(struct rza1_irqc_priv * priv,struct device_node * gic_node)142a644ccb8SGeert Uytterhoeven static int rza1_irqc_parse_map(struct rza1_irqc_priv *priv,
143a644ccb8SGeert Uytterhoeven struct device_node *gic_node)
144a644ccb8SGeert Uytterhoeven {
145a644ccb8SGeert Uytterhoeven unsigned int imaplen, i, j, ret;
146a644ccb8SGeert Uytterhoeven struct device *dev = priv->dev;
147a644ccb8SGeert Uytterhoeven struct device_node *ipar;
148a644ccb8SGeert Uytterhoeven const __be32 *imap;
149a644ccb8SGeert Uytterhoeven u32 intsize;
150a644ccb8SGeert Uytterhoeven
151a644ccb8SGeert Uytterhoeven imap = of_get_property(dev->of_node, "interrupt-map", &imaplen);
152a644ccb8SGeert Uytterhoeven if (!imap)
153a644ccb8SGeert Uytterhoeven return -EINVAL;
154a644ccb8SGeert Uytterhoeven
155a644ccb8SGeert Uytterhoeven for (i = 0; i < IRQC_NUM_IRQ; i++) {
156a644ccb8SGeert Uytterhoeven if (imaplen < 3)
157a644ccb8SGeert Uytterhoeven return -EINVAL;
158a644ccb8SGeert Uytterhoeven
159a644ccb8SGeert Uytterhoeven /* Check interrupt number, ignore sense */
160a644ccb8SGeert Uytterhoeven if (be32_to_cpup(imap) != i)
161a644ccb8SGeert Uytterhoeven return -EINVAL;
162a644ccb8SGeert Uytterhoeven
163a644ccb8SGeert Uytterhoeven ipar = of_find_node_by_phandle(be32_to_cpup(imap + 2));
164a644ccb8SGeert Uytterhoeven if (ipar != gic_node) {
165a644ccb8SGeert Uytterhoeven of_node_put(ipar);
166a644ccb8SGeert Uytterhoeven return -EINVAL;
167a644ccb8SGeert Uytterhoeven }
168a644ccb8SGeert Uytterhoeven
169a644ccb8SGeert Uytterhoeven imap += 3;
170a644ccb8SGeert Uytterhoeven imaplen -= 3;
171a644ccb8SGeert Uytterhoeven
172a644ccb8SGeert Uytterhoeven ret = of_property_read_u32(ipar, "#interrupt-cells", &intsize);
173a644ccb8SGeert Uytterhoeven of_node_put(ipar);
174a644ccb8SGeert Uytterhoeven if (ret)
175a644ccb8SGeert Uytterhoeven return ret;
176a644ccb8SGeert Uytterhoeven
177a644ccb8SGeert Uytterhoeven if (imaplen < intsize)
178a644ccb8SGeert Uytterhoeven return -EINVAL;
179a644ccb8SGeert Uytterhoeven
180a644ccb8SGeert Uytterhoeven priv->map[i].args_count = intsize;
181a644ccb8SGeert Uytterhoeven for (j = 0; j < intsize; j++)
182a644ccb8SGeert Uytterhoeven priv->map[i].args[j] = be32_to_cpup(imap++);
183a644ccb8SGeert Uytterhoeven
184a644ccb8SGeert Uytterhoeven imaplen -= intsize;
185a644ccb8SGeert Uytterhoeven }
186a644ccb8SGeert Uytterhoeven
187a644ccb8SGeert Uytterhoeven return 0;
188a644ccb8SGeert Uytterhoeven }
189a644ccb8SGeert Uytterhoeven
rza1_irqc_probe(struct platform_device * pdev)190a644ccb8SGeert Uytterhoeven static int rza1_irqc_probe(struct platform_device *pdev)
191a644ccb8SGeert Uytterhoeven {
192a644ccb8SGeert Uytterhoeven struct device *dev = &pdev->dev;
193a644ccb8SGeert Uytterhoeven struct device_node *np = dev->of_node;
194a644ccb8SGeert Uytterhoeven struct irq_domain *parent = NULL;
195a644ccb8SGeert Uytterhoeven struct device_node *gic_node;
196a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv *priv;
197a644ccb8SGeert Uytterhoeven int ret;
198a644ccb8SGeert Uytterhoeven
199a644ccb8SGeert Uytterhoeven priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
200a644ccb8SGeert Uytterhoeven if (!priv)
201a644ccb8SGeert Uytterhoeven return -ENOMEM;
202a644ccb8SGeert Uytterhoeven
203a644ccb8SGeert Uytterhoeven platform_set_drvdata(pdev, priv);
204a644ccb8SGeert Uytterhoeven priv->dev = dev;
205a644ccb8SGeert Uytterhoeven
206a644ccb8SGeert Uytterhoeven priv->base = devm_platform_ioremap_resource(pdev, 0);
207a644ccb8SGeert Uytterhoeven if (IS_ERR(priv->base))
208a644ccb8SGeert Uytterhoeven return PTR_ERR(priv->base);
209a644ccb8SGeert Uytterhoeven
210a644ccb8SGeert Uytterhoeven gic_node = of_irq_find_parent(np);
2117c8e90ddSWen Yang if (gic_node)
212a644ccb8SGeert Uytterhoeven parent = irq_find_host(gic_node);
213a644ccb8SGeert Uytterhoeven
214a644ccb8SGeert Uytterhoeven if (!parent) {
215a644ccb8SGeert Uytterhoeven dev_err(dev, "cannot find parent domain\n");
2167c8e90ddSWen Yang ret = -ENODEV;
2177c8e90ddSWen Yang goto out_put_node;
218a644ccb8SGeert Uytterhoeven }
219a644ccb8SGeert Uytterhoeven
220a644ccb8SGeert Uytterhoeven ret = rza1_irqc_parse_map(priv, gic_node);
221a644ccb8SGeert Uytterhoeven if (ret) {
222a644ccb8SGeert Uytterhoeven dev_err(dev, "cannot parse %s: %d\n", "interrupt-map", ret);
2237c8e90ddSWen Yang goto out_put_node;
224a644ccb8SGeert Uytterhoeven }
225a644ccb8SGeert Uytterhoeven
226*3ce8c70eSGeert Uytterhoeven priv->chip.name = "rza1-irqc";
227*3ce8c70eSGeert Uytterhoeven priv->chip.irq_mask = irq_chip_mask_parent;
228*3ce8c70eSGeert Uytterhoeven priv->chip.irq_unmask = irq_chip_unmask_parent;
229*3ce8c70eSGeert Uytterhoeven priv->chip.irq_eoi = rza1_irqc_eoi;
230*3ce8c70eSGeert Uytterhoeven priv->chip.irq_retrigger = irq_chip_retrigger_hierarchy;
231*3ce8c70eSGeert Uytterhoeven priv->chip.irq_set_type = rza1_irqc_set_type;
232a644ccb8SGeert Uytterhoeven priv->chip.flags = IRQCHIP_MASK_ON_SUSPEND | IRQCHIP_SKIP_SET_WAKE;
233a644ccb8SGeert Uytterhoeven
234a644ccb8SGeert Uytterhoeven priv->irq_domain = irq_domain_add_hierarchy(parent, 0, IRQC_NUM_IRQ,
235a644ccb8SGeert Uytterhoeven np, &rza1_irqc_domain_ops,
236a644ccb8SGeert Uytterhoeven priv);
237a644ccb8SGeert Uytterhoeven if (!priv->irq_domain) {
238a644ccb8SGeert Uytterhoeven dev_err(dev, "cannot initialize irq domain\n");
2397c8e90ddSWen Yang ret = -ENOMEM;
240a644ccb8SGeert Uytterhoeven }
241a644ccb8SGeert Uytterhoeven
2427c8e90ddSWen Yang out_put_node:
2437c8e90ddSWen Yang of_node_put(gic_node);
2447c8e90ddSWen Yang return ret;
245a644ccb8SGeert Uytterhoeven }
246a644ccb8SGeert Uytterhoeven
rza1_irqc_remove(struct platform_device * pdev)247a644ccb8SGeert Uytterhoeven static int rza1_irqc_remove(struct platform_device *pdev)
248a644ccb8SGeert Uytterhoeven {
249a644ccb8SGeert Uytterhoeven struct rza1_irqc_priv *priv = platform_get_drvdata(pdev);
250a644ccb8SGeert Uytterhoeven
251a644ccb8SGeert Uytterhoeven irq_domain_remove(priv->irq_domain);
252a644ccb8SGeert Uytterhoeven return 0;
253a644ccb8SGeert Uytterhoeven }
254a644ccb8SGeert Uytterhoeven
255a644ccb8SGeert Uytterhoeven static const struct of_device_id rza1_irqc_dt_ids[] = {
256a644ccb8SGeert Uytterhoeven { .compatible = "renesas,rza1-irqc" },
257a644ccb8SGeert Uytterhoeven {},
258a644ccb8SGeert Uytterhoeven };
259a644ccb8SGeert Uytterhoeven MODULE_DEVICE_TABLE(of, rza1_irqc_dt_ids);
260a644ccb8SGeert Uytterhoeven
261a644ccb8SGeert Uytterhoeven static struct platform_driver rza1_irqc_device_driver = {
262a644ccb8SGeert Uytterhoeven .probe = rza1_irqc_probe,
263a644ccb8SGeert Uytterhoeven .remove = rza1_irqc_remove,
264a644ccb8SGeert Uytterhoeven .driver = {
265a644ccb8SGeert Uytterhoeven .name = "renesas_rza1_irqc",
266a644ccb8SGeert Uytterhoeven .of_match_table = rza1_irqc_dt_ids,
267a644ccb8SGeert Uytterhoeven }
268a644ccb8SGeert Uytterhoeven };
269a644ccb8SGeert Uytterhoeven
rza1_irqc_init(void)270a644ccb8SGeert Uytterhoeven static int __init rza1_irqc_init(void)
271a644ccb8SGeert Uytterhoeven {
272a644ccb8SGeert Uytterhoeven return platform_driver_register(&rza1_irqc_device_driver);
273a644ccb8SGeert Uytterhoeven }
274a644ccb8SGeert Uytterhoeven postcore_initcall(rza1_irqc_init);
275a644ccb8SGeert Uytterhoeven
rza1_irqc_exit(void)276a644ccb8SGeert Uytterhoeven static void __exit rza1_irqc_exit(void)
277a644ccb8SGeert Uytterhoeven {
278a644ccb8SGeert Uytterhoeven platform_driver_unregister(&rza1_irqc_device_driver);
279a644ccb8SGeert Uytterhoeven }
280a644ccb8SGeert Uytterhoeven module_exit(rza1_irqc_exit);
281a644ccb8SGeert Uytterhoeven
282a644ccb8SGeert Uytterhoeven MODULE_AUTHOR("Geert Uytterhoeven <geert+renesas@glider.be>");
283a644ccb8SGeert Uytterhoeven MODULE_DESCRIPTION("Renesas RZ/A1 IRQC Driver");
284