xref: /openbmc/linux/drivers/irqchip/irq-renesas-irqc.c (revision 99c221df33fbfa1b30e15dee879eb0a9ae1be353)
1fbc83b7fSMagnus Damm /*
2fbc83b7fSMagnus Damm  * Renesas IRQC Driver
3fbc83b7fSMagnus Damm  *
4fbc83b7fSMagnus Damm  *  Copyright (C) 2013 Magnus Damm
5fbc83b7fSMagnus Damm  *
6fbc83b7fSMagnus Damm  * This program is free software; you can redistribute it and/or modify
7fbc83b7fSMagnus Damm  * it under the terms of the GNU General Public License as published by
8fbc83b7fSMagnus Damm  * the Free Software Foundation; either version 2 of the License
9fbc83b7fSMagnus Damm  *
10fbc83b7fSMagnus Damm  * This program is distributed in the hope that it will be useful,
11fbc83b7fSMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12fbc83b7fSMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13fbc83b7fSMagnus Damm  * GNU General Public License for more details.
14fbc83b7fSMagnus Damm  *
15fbc83b7fSMagnus Damm  * You should have received a copy of the GNU General Public License
16fbc83b7fSMagnus Damm  * along with this program; if not, write to the Free Software
17fbc83b7fSMagnus Damm  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
18fbc83b7fSMagnus Damm  */
19fbc83b7fSMagnus Damm 
206f46aedbSGeert Uytterhoeven #include <linux/clk.h>
21fbc83b7fSMagnus Damm #include <linux/init.h>
22fbc83b7fSMagnus Damm #include <linux/platform_device.h>
23fbc83b7fSMagnus Damm #include <linux/spinlock.h>
24fbc83b7fSMagnus Damm #include <linux/interrupt.h>
25fbc83b7fSMagnus Damm #include <linux/ioport.h>
26fbc83b7fSMagnus Damm #include <linux/io.h>
27fbc83b7fSMagnus Damm #include <linux/irq.h>
28fbc83b7fSMagnus Damm #include <linux/irqdomain.h>
29fbc83b7fSMagnus Damm #include <linux/err.h>
30fbc83b7fSMagnus Damm #include <linux/slab.h>
31fbc83b7fSMagnus Damm #include <linux/module.h>
3251b05f6bSGeert Uytterhoeven #include <linux/pm_runtime.h>
33fbc83b7fSMagnus Damm 
34fbc83b7fSMagnus Damm #define IRQC_IRQ_MAX	32	/* maximum 32 interrupts per driver instance */
35fbc83b7fSMagnus Damm 
361cd5ec73SGeert Uytterhoeven #define IRQC_REQ_STS	0x00	/* Interrupt Request Status Register */
371cd5ec73SGeert Uytterhoeven #define IRQC_EN_STS	0x04	/* Interrupt Enable Status Register */
381cd5ec73SGeert Uytterhoeven #define IRQC_EN_SET	0x08	/* Interrupt Enable Set Register */
39fbc83b7fSMagnus Damm #define IRQC_INT_CPU_BASE(n) (0x000 + ((n) * 0x10))
401cd5ec73SGeert Uytterhoeven 				/* SYS-CPU vs. RT-CPU */
411cd5ec73SGeert Uytterhoeven #define DETECT_STATUS	0x100	/* IRQn Detect Status Register */
421cd5ec73SGeert Uytterhoeven #define MONITOR		0x104	/* IRQn Signal Level Monitor Register */
431cd5ec73SGeert Uytterhoeven #define HLVL_STS	0x108	/* IRQn High Level Detect Status Register */
441cd5ec73SGeert Uytterhoeven #define LLVL_STS	0x10c	/* IRQn Low Level Detect Status Register */
451cd5ec73SGeert Uytterhoeven #define S_R_EDGE_STS	0x110	/* IRQn Sync Rising Edge Detect Status Reg. */
461cd5ec73SGeert Uytterhoeven #define S_F_EDGE_STS	0x114	/* IRQn Sync Falling Edge Detect Status Reg. */
471cd5ec73SGeert Uytterhoeven #define A_R_EDGE_STS	0x118	/* IRQn Async Rising Edge Detect Status Reg. */
481cd5ec73SGeert Uytterhoeven #define A_F_EDGE_STS	0x11c	/* IRQn Async Falling Edge Detect Status Reg. */
491cd5ec73SGeert Uytterhoeven #define CHTEN_STS	0x120	/* Chattering Reduction Status Register */
50fbc83b7fSMagnus Damm #define IRQC_CONFIG(n) (0x180 + ((n) * 0x04))
511cd5ec73SGeert Uytterhoeven 				/* IRQn Configuration Register */
52fbc83b7fSMagnus Damm 
53fbc83b7fSMagnus Damm struct irqc_irq {
54fbc83b7fSMagnus Damm 	int hw_irq;
55fbc83b7fSMagnus Damm 	int requested_irq;
56fbc83b7fSMagnus Damm 	struct irqc_priv *p;
57fbc83b7fSMagnus Damm };
58fbc83b7fSMagnus Damm 
59fbc83b7fSMagnus Damm struct irqc_priv {
60fbc83b7fSMagnus Damm 	void __iomem *iomem;
61fbc83b7fSMagnus Damm 	void __iomem *cpu_int_base;
62fbc83b7fSMagnus Damm 	struct irqc_irq irq[IRQC_IRQ_MAX];
63fbc83b7fSMagnus Damm 	unsigned int number_of_irqs;
64fbc83b7fSMagnus Damm 	struct platform_device *pdev;
65*99c221dfSMagnus Damm 	struct irq_chip_generic *gc;
66fbc83b7fSMagnus Damm 	struct irq_domain *irq_domain;
676f46aedbSGeert Uytterhoeven 	struct clk *clk;
68fbc83b7fSMagnus Damm };
69fbc83b7fSMagnus Damm 
70*99c221dfSMagnus Damm static struct irqc_priv *irq_data_to_priv(struct irq_data *data)
71*99c221dfSMagnus Damm {
72*99c221dfSMagnus Damm 	return data->domain->host_data;
73*99c221dfSMagnus Damm }
74*99c221dfSMagnus Damm 
75fbc83b7fSMagnus Damm static void irqc_dbg(struct irqc_irq *i, char *str)
76fbc83b7fSMagnus Damm {
77e10fc03cSMagnus Damm 	dev_dbg(&i->p->pdev->dev, "%s (%d:%d)\n",
78e10fc03cSMagnus Damm 		str, i->requested_irq, i->hw_irq);
79fbc83b7fSMagnus Damm }
80fbc83b7fSMagnus Damm 
81fbc83b7fSMagnus Damm static unsigned char irqc_sense[IRQ_TYPE_SENSE_MASK + 1] = {
82ce70af18SSergei Shtylyov 	[IRQ_TYPE_LEVEL_LOW]	= 0x01,
83ce70af18SSergei Shtylyov 	[IRQ_TYPE_LEVEL_HIGH]	= 0x02,
84ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_FALLING]	= 0x04,	/* Synchronous */
85ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_RISING]	= 0x08,	/* Synchronous */
86ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_BOTH]	= 0x0c,	/* Synchronous */
87fbc83b7fSMagnus Damm };
88fbc83b7fSMagnus Damm 
89fbc83b7fSMagnus Damm static int irqc_irq_set_type(struct irq_data *d, unsigned int type)
90fbc83b7fSMagnus Damm {
91*99c221dfSMagnus Damm 	struct irqc_priv *p = irq_data_to_priv(d);
92fbc83b7fSMagnus Damm 	int hw_irq = irqd_to_hwirq(d);
93fbc83b7fSMagnus Damm 	unsigned char value = irqc_sense[type & IRQ_TYPE_SENSE_MASK];
94f791e3c1SGeert Uytterhoeven 	u32 tmp;
95fbc83b7fSMagnus Damm 
96fbc83b7fSMagnus Damm 	irqc_dbg(&p->irq[hw_irq], "sense");
97fbc83b7fSMagnus Damm 
98ce70af18SSergei Shtylyov 	if (!value)
99fbc83b7fSMagnus Damm 		return -EINVAL;
100fbc83b7fSMagnus Damm 
101fbc83b7fSMagnus Damm 	tmp = ioread32(p->iomem + IRQC_CONFIG(hw_irq));
102fbc83b7fSMagnus Damm 	tmp &= ~0x3f;
103ce70af18SSergei Shtylyov 	tmp |= value;
104fbc83b7fSMagnus Damm 	iowrite32(tmp, p->iomem + IRQC_CONFIG(hw_irq));
105fbc83b7fSMagnus Damm 	return 0;
106fbc83b7fSMagnus Damm }
107fbc83b7fSMagnus Damm 
1086f46aedbSGeert Uytterhoeven static int irqc_irq_set_wake(struct irq_data *d, unsigned int on)
1096f46aedbSGeert Uytterhoeven {
110*99c221dfSMagnus Damm 	struct irqc_priv *p = irq_data_to_priv(d);
1114cd7863eSGeert Uytterhoeven 	int hw_irq = irqd_to_hwirq(d);
1124cd7863eSGeert Uytterhoeven 
1134cd7863eSGeert Uytterhoeven 	irq_set_irq_wake(p->irq[hw_irq].requested_irq, on);
1146f46aedbSGeert Uytterhoeven 
1156f46aedbSGeert Uytterhoeven 	if (!p->clk)
1166f46aedbSGeert Uytterhoeven 		return 0;
1176f46aedbSGeert Uytterhoeven 
1186f46aedbSGeert Uytterhoeven 	if (on)
1196f46aedbSGeert Uytterhoeven 		clk_enable(p->clk);
1206f46aedbSGeert Uytterhoeven 	else
1216f46aedbSGeert Uytterhoeven 		clk_disable(p->clk);
1226f46aedbSGeert Uytterhoeven 
1236f46aedbSGeert Uytterhoeven 	return 0;
1246f46aedbSGeert Uytterhoeven }
1256f46aedbSGeert Uytterhoeven 
126fbc83b7fSMagnus Damm static irqreturn_t irqc_irq_handler(int irq, void *dev_id)
127fbc83b7fSMagnus Damm {
128fbc83b7fSMagnus Damm 	struct irqc_irq *i = dev_id;
129fbc83b7fSMagnus Damm 	struct irqc_priv *p = i->p;
130f791e3c1SGeert Uytterhoeven 	u32 bit = BIT(i->hw_irq);
131fbc83b7fSMagnus Damm 
132fbc83b7fSMagnus Damm 	irqc_dbg(i, "demux1");
133fbc83b7fSMagnus Damm 
134fbc83b7fSMagnus Damm 	if (ioread32(p->iomem + DETECT_STATUS) & bit) {
135fbc83b7fSMagnus Damm 		iowrite32(bit, p->iomem + DETECT_STATUS);
136fbc83b7fSMagnus Damm 		irqc_dbg(i, "demux2");
137e10fc03cSMagnus Damm 		generic_handle_irq(irq_find_mapping(p->irq_domain, i->hw_irq));
138fbc83b7fSMagnus Damm 		return IRQ_HANDLED;
139fbc83b7fSMagnus Damm 	}
140fbc83b7fSMagnus Damm 	return IRQ_NONE;
141fbc83b7fSMagnus Damm }
142fbc83b7fSMagnus Damm 
143fbc83b7fSMagnus Damm static int irqc_probe(struct platform_device *pdev)
144fbc83b7fSMagnus Damm {
145fbc83b7fSMagnus Damm 	struct irqc_priv *p;
146fbc83b7fSMagnus Damm 	struct resource *io;
147fbc83b7fSMagnus Damm 	struct resource *irq;
148fbc83b7fSMagnus Damm 	const char *name = dev_name(&pdev->dev);
149fbc83b7fSMagnus Damm 	int ret;
150fbc83b7fSMagnus Damm 	int k;
151fbc83b7fSMagnus Damm 
152fbc83b7fSMagnus Damm 	p = kzalloc(sizeof(*p), GFP_KERNEL);
153fbc83b7fSMagnus Damm 	if (!p) {
154fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "failed to allocate driver data\n");
155fbc83b7fSMagnus Damm 		ret = -ENOMEM;
156fbc83b7fSMagnus Damm 		goto err0;
157fbc83b7fSMagnus Damm 	}
158fbc83b7fSMagnus Damm 
159fbc83b7fSMagnus Damm 	p->pdev = pdev;
160fbc83b7fSMagnus Damm 	platform_set_drvdata(pdev, p);
161fbc83b7fSMagnus Damm 
1626f46aedbSGeert Uytterhoeven 	p->clk = devm_clk_get(&pdev->dev, NULL);
1636f46aedbSGeert Uytterhoeven 	if (IS_ERR(p->clk)) {
1646f46aedbSGeert Uytterhoeven 		dev_warn(&pdev->dev, "unable to get clock\n");
1656f46aedbSGeert Uytterhoeven 		p->clk = NULL;
1666f46aedbSGeert Uytterhoeven 	}
1676f46aedbSGeert Uytterhoeven 
16851b05f6bSGeert Uytterhoeven 	pm_runtime_enable(&pdev->dev);
16951b05f6bSGeert Uytterhoeven 	pm_runtime_get_sync(&pdev->dev);
17051b05f6bSGeert Uytterhoeven 
171fbc83b7fSMagnus Damm 	/* get hold of manadatory IOMEM */
172fbc83b7fSMagnus Damm 	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
173fbc83b7fSMagnus Damm 	if (!io) {
174fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "not enough IOMEM resources\n");
175fbc83b7fSMagnus Damm 		ret = -EINVAL;
176fbc83b7fSMagnus Damm 		goto err1;
177fbc83b7fSMagnus Damm 	}
178fbc83b7fSMagnus Damm 
179fbc83b7fSMagnus Damm 	/* allow any number of IRQs between 1 and IRQC_IRQ_MAX */
180fbc83b7fSMagnus Damm 	for (k = 0; k < IRQC_IRQ_MAX; k++) {
181fbc83b7fSMagnus Damm 		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k);
182fbc83b7fSMagnus Damm 		if (!irq)
183fbc83b7fSMagnus Damm 			break;
184fbc83b7fSMagnus Damm 
185fbc83b7fSMagnus Damm 		p->irq[k].p = p;
186e10fc03cSMagnus Damm 		p->irq[k].hw_irq = k;
187fbc83b7fSMagnus Damm 		p->irq[k].requested_irq = irq->start;
188fbc83b7fSMagnus Damm 	}
189fbc83b7fSMagnus Damm 
190fbc83b7fSMagnus Damm 	p->number_of_irqs = k;
191fbc83b7fSMagnus Damm 	if (p->number_of_irqs < 1) {
192fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "not enough IRQ resources\n");
193fbc83b7fSMagnus Damm 		ret = -EINVAL;
194fbc83b7fSMagnus Damm 		goto err1;
195fbc83b7fSMagnus Damm 	}
196fbc83b7fSMagnus Damm 
197fbc83b7fSMagnus Damm 	/* ioremap IOMEM and setup read/write callbacks */
198fbc83b7fSMagnus Damm 	p->iomem = ioremap_nocache(io->start, resource_size(io));
199fbc83b7fSMagnus Damm 	if (!p->iomem) {
200fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "failed to remap IOMEM\n");
201fbc83b7fSMagnus Damm 		ret = -ENXIO;
202fbc83b7fSMagnus Damm 		goto err2;
203fbc83b7fSMagnus Damm 	}
204fbc83b7fSMagnus Damm 
205fbc83b7fSMagnus Damm 	p->cpu_int_base = p->iomem + IRQC_INT_CPU_BASE(0); /* SYS-SPI */
206fbc83b7fSMagnus Damm 
2077d153751SMagnus Damm 	p->irq_domain = irq_domain_add_linear(pdev->dev.of_node,
2087d153751SMagnus Damm 					      p->number_of_irqs,
209*99c221dfSMagnus Damm 					      &irq_generic_chip_ops, p);
210fbc83b7fSMagnus Damm 	if (!p->irq_domain) {
211fbc83b7fSMagnus Damm 		ret = -ENXIO;
212fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "cannot initialize irq domain\n");
213fbc83b7fSMagnus Damm 		goto err2;
214fbc83b7fSMagnus Damm 	}
215fbc83b7fSMagnus Damm 
216*99c221dfSMagnus Damm 	ret = irq_alloc_domain_generic_chips(p->irq_domain, p->number_of_irqs,
217*99c221dfSMagnus Damm 					     1, name, handle_level_irq,
218*99c221dfSMagnus Damm 					     0, 0, IRQ_GC_INIT_NESTED_LOCK);
219*99c221dfSMagnus Damm 	if (ret) {
220*99c221dfSMagnus Damm 		dev_err(&pdev->dev, "cannot allocate generic chip\n");
221*99c221dfSMagnus Damm 		goto err3;
222*99c221dfSMagnus Damm 	}
223*99c221dfSMagnus Damm 
224*99c221dfSMagnus Damm 	p->gc = irq_get_domain_generic_chip(p->irq_domain, 0);
225*99c221dfSMagnus Damm 	p->gc->reg_base = p->cpu_int_base;
226*99c221dfSMagnus Damm 	p->gc->chip_types[0].regs.enable = IRQC_EN_SET;
227*99c221dfSMagnus Damm 	p->gc->chip_types[0].regs.disable = IRQC_EN_STS;
228*99c221dfSMagnus Damm 	p->gc->chip_types[0].chip.irq_mask = irq_gc_mask_disable_reg;
229*99c221dfSMagnus Damm 	p->gc->chip_types[0].chip.irq_unmask = irq_gc_unmask_enable_reg;
230*99c221dfSMagnus Damm 	p->gc->chip_types[0].chip.irq_set_type	= irqc_irq_set_type;
231*99c221dfSMagnus Damm 	p->gc->chip_types[0].chip.irq_set_wake	= irqc_irq_set_wake;
232*99c221dfSMagnus Damm 	p->gc->chip_types[0].chip.flags	= IRQCHIP_MASK_ON_SUSPEND;
233*99c221dfSMagnus Damm 
234fbc83b7fSMagnus Damm 	/* request interrupts one by one */
235fbc83b7fSMagnus Damm 	for (k = 0; k < p->number_of_irqs; k++) {
236fbc83b7fSMagnus Damm 		if (request_irq(p->irq[k].requested_irq, irqc_irq_handler,
237fbc83b7fSMagnus Damm 				0, name, &p->irq[k])) {
238fbc83b7fSMagnus Damm 			dev_err(&pdev->dev, "failed to request IRQ\n");
239fbc83b7fSMagnus Damm 			ret = -ENOENT;
240*99c221dfSMagnus Damm 			goto err4;
241fbc83b7fSMagnus Damm 		}
242fbc83b7fSMagnus Damm 	}
243fbc83b7fSMagnus Damm 
244fbc83b7fSMagnus Damm 	dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs);
245fbc83b7fSMagnus Damm 
246fbc83b7fSMagnus Damm 	return 0;
247*99c221dfSMagnus Damm err4:
248dfaf820aSAxel Lin 	while (--k >= 0)
249dfaf820aSAxel Lin 		free_irq(p->irq[k].requested_irq, &p->irq[k]);
250fbc83b7fSMagnus Damm 
251*99c221dfSMagnus Damm err3:
252fbc83b7fSMagnus Damm 	irq_domain_remove(p->irq_domain);
253fbc83b7fSMagnus Damm err2:
254fbc83b7fSMagnus Damm 	iounmap(p->iomem);
255fbc83b7fSMagnus Damm err1:
25651b05f6bSGeert Uytterhoeven 	pm_runtime_put(&pdev->dev);
25751b05f6bSGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
258fbc83b7fSMagnus Damm 	kfree(p);
259fbc83b7fSMagnus Damm err0:
260fbc83b7fSMagnus Damm 	return ret;
261fbc83b7fSMagnus Damm }
262fbc83b7fSMagnus Damm 
263fbc83b7fSMagnus Damm static int irqc_remove(struct platform_device *pdev)
264fbc83b7fSMagnus Damm {
265fbc83b7fSMagnus Damm 	struct irqc_priv *p = platform_get_drvdata(pdev);
266fbc83b7fSMagnus Damm 	int k;
267fbc83b7fSMagnus Damm 
268fbc83b7fSMagnus Damm 	for (k = 0; k < p->number_of_irqs; k++)
269fbc83b7fSMagnus Damm 		free_irq(p->irq[k].requested_irq, &p->irq[k]);
270fbc83b7fSMagnus Damm 
271fbc83b7fSMagnus Damm 	irq_domain_remove(p->irq_domain);
272fbc83b7fSMagnus Damm 	iounmap(p->iomem);
27351b05f6bSGeert Uytterhoeven 	pm_runtime_put(&pdev->dev);
27451b05f6bSGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
275fbc83b7fSMagnus Damm 	kfree(p);
276fbc83b7fSMagnus Damm 	return 0;
277fbc83b7fSMagnus Damm }
278fbc83b7fSMagnus Damm 
2793b8dfa7cSMagnus Damm static const struct of_device_id irqc_dt_ids[] = {
2803b8dfa7cSMagnus Damm 	{ .compatible = "renesas,irqc", },
2813b8dfa7cSMagnus Damm 	{},
2823b8dfa7cSMagnus Damm };
2833b8dfa7cSMagnus Damm MODULE_DEVICE_TABLE(of, irqc_dt_ids);
2843b8dfa7cSMagnus Damm 
285fbc83b7fSMagnus Damm static struct platform_driver irqc_device_driver = {
286fbc83b7fSMagnus Damm 	.probe		= irqc_probe,
287fbc83b7fSMagnus Damm 	.remove		= irqc_remove,
288fbc83b7fSMagnus Damm 	.driver		= {
289fbc83b7fSMagnus Damm 		.name	= "renesas_irqc",
2903b8dfa7cSMagnus Damm 		.of_match_table	= irqc_dt_ids,
291fbc83b7fSMagnus Damm 	}
292fbc83b7fSMagnus Damm };
293fbc83b7fSMagnus Damm 
294fbc83b7fSMagnus Damm static int __init irqc_init(void)
295fbc83b7fSMagnus Damm {
296fbc83b7fSMagnus Damm 	return platform_driver_register(&irqc_device_driver);
297fbc83b7fSMagnus Damm }
298fbc83b7fSMagnus Damm postcore_initcall(irqc_init);
299fbc83b7fSMagnus Damm 
300fbc83b7fSMagnus Damm static void __exit irqc_exit(void)
301fbc83b7fSMagnus Damm {
302fbc83b7fSMagnus Damm 	platform_driver_unregister(&irqc_device_driver);
303fbc83b7fSMagnus Damm }
304fbc83b7fSMagnus Damm module_exit(irqc_exit);
305fbc83b7fSMagnus Damm 
306fbc83b7fSMagnus Damm MODULE_AUTHOR("Magnus Damm");
307fbc83b7fSMagnus Damm MODULE_DESCRIPTION("Renesas IRQC Driver");
308fbc83b7fSMagnus Damm MODULE_LICENSE("GPL v2");
309