xref: /openbmc/linux/drivers/irqchip/irq-renesas-irqc.c (revision 6f46aedb9c85873b67f6186a8b0f9d7a769b6b2c)
1fbc83b7fSMagnus Damm /*
2fbc83b7fSMagnus Damm  * Renesas IRQC Driver
3fbc83b7fSMagnus Damm  *
4fbc83b7fSMagnus Damm  *  Copyright (C) 2013 Magnus Damm
5fbc83b7fSMagnus Damm  *
6fbc83b7fSMagnus Damm  * This program is free software; you can redistribute it and/or modify
7fbc83b7fSMagnus Damm  * it under the terms of the GNU General Public License as published by
8fbc83b7fSMagnus Damm  * the Free Software Foundation; either version 2 of the License
9fbc83b7fSMagnus Damm  *
10fbc83b7fSMagnus Damm  * This program is distributed in the hope that it will be useful,
11fbc83b7fSMagnus Damm  * but WITHOUT ANY WARRANTY; without even the implied warranty of
12fbc83b7fSMagnus Damm  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
13fbc83b7fSMagnus Damm  * GNU General Public License for more details.
14fbc83b7fSMagnus Damm  *
15fbc83b7fSMagnus Damm  * You should have received a copy of the GNU General Public License
16fbc83b7fSMagnus Damm  * along with this program; if not, write to the Free Software
17fbc83b7fSMagnus Damm  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
18fbc83b7fSMagnus Damm  */
19fbc83b7fSMagnus Damm 
20*6f46aedbSGeert Uytterhoeven #include <linux/clk.h>
21fbc83b7fSMagnus Damm #include <linux/init.h>
22fbc83b7fSMagnus Damm #include <linux/platform_device.h>
23fbc83b7fSMagnus Damm #include <linux/spinlock.h>
24fbc83b7fSMagnus Damm #include <linux/interrupt.h>
25fbc83b7fSMagnus Damm #include <linux/ioport.h>
26fbc83b7fSMagnus Damm #include <linux/io.h>
27fbc83b7fSMagnus Damm #include <linux/irq.h>
28fbc83b7fSMagnus Damm #include <linux/irqdomain.h>
29fbc83b7fSMagnus Damm #include <linux/err.h>
30fbc83b7fSMagnus Damm #include <linux/slab.h>
31fbc83b7fSMagnus Damm #include <linux/module.h>
32fbc83b7fSMagnus Damm #include <linux/platform_data/irq-renesas-irqc.h>
3351b05f6bSGeert Uytterhoeven #include <linux/pm_runtime.h>
34fbc83b7fSMagnus Damm 
35fbc83b7fSMagnus Damm #define IRQC_IRQ_MAX	32	/* maximum 32 interrupts per driver instance */
36fbc83b7fSMagnus Damm 
371cd5ec73SGeert Uytterhoeven #define IRQC_REQ_STS	0x00	/* Interrupt Request Status Register */
381cd5ec73SGeert Uytterhoeven #define IRQC_EN_STS	0x04	/* Interrupt Enable Status Register */
391cd5ec73SGeert Uytterhoeven #define IRQC_EN_SET	0x08	/* Interrupt Enable Set Register */
40fbc83b7fSMagnus Damm #define IRQC_INT_CPU_BASE(n) (0x000 + ((n) * 0x10))
411cd5ec73SGeert Uytterhoeven 				/* SYS-CPU vs. RT-CPU */
421cd5ec73SGeert Uytterhoeven #define DETECT_STATUS	0x100	/* IRQn Detect Status Register */
431cd5ec73SGeert Uytterhoeven #define MONITOR		0x104	/* IRQn Signal Level Monitor Register */
441cd5ec73SGeert Uytterhoeven #define HLVL_STS	0x108	/* IRQn High Level Detect Status Register */
451cd5ec73SGeert Uytterhoeven #define LLVL_STS	0x10c	/* IRQn Low Level Detect Status Register */
461cd5ec73SGeert Uytterhoeven #define S_R_EDGE_STS	0x110	/* IRQn Sync Rising Edge Detect Status Reg. */
471cd5ec73SGeert Uytterhoeven #define S_F_EDGE_STS	0x114	/* IRQn Sync Falling Edge Detect Status Reg. */
481cd5ec73SGeert Uytterhoeven #define A_R_EDGE_STS	0x118	/* IRQn Async Rising Edge Detect Status Reg. */
491cd5ec73SGeert Uytterhoeven #define A_F_EDGE_STS	0x11c	/* IRQn Async Falling Edge Detect Status Reg. */
501cd5ec73SGeert Uytterhoeven #define CHTEN_STS	0x120	/* Chattering Reduction Status Register */
51fbc83b7fSMagnus Damm #define IRQC_CONFIG(n) (0x180 + ((n) * 0x04))
521cd5ec73SGeert Uytterhoeven 				/* IRQn Configuration Register */
53fbc83b7fSMagnus Damm 
54fbc83b7fSMagnus Damm struct irqc_irq {
55fbc83b7fSMagnus Damm 	int hw_irq;
56fbc83b7fSMagnus Damm 	int requested_irq;
57fbc83b7fSMagnus Damm 	int domain_irq;
58fbc83b7fSMagnus Damm 	struct irqc_priv *p;
59fbc83b7fSMagnus Damm };
60fbc83b7fSMagnus Damm 
61fbc83b7fSMagnus Damm struct irqc_priv {
62fbc83b7fSMagnus Damm 	void __iomem *iomem;
63fbc83b7fSMagnus Damm 	void __iomem *cpu_int_base;
64fbc83b7fSMagnus Damm 	struct irqc_irq irq[IRQC_IRQ_MAX];
65fbc83b7fSMagnus Damm 	struct renesas_irqc_config config;
66fbc83b7fSMagnus Damm 	unsigned int number_of_irqs;
67fbc83b7fSMagnus Damm 	struct platform_device *pdev;
68fbc83b7fSMagnus Damm 	struct irq_chip irq_chip;
69fbc83b7fSMagnus Damm 	struct irq_domain *irq_domain;
70*6f46aedbSGeert Uytterhoeven 	struct clk *clk;
71fbc83b7fSMagnus Damm };
72fbc83b7fSMagnus Damm 
73fbc83b7fSMagnus Damm static void irqc_dbg(struct irqc_irq *i, char *str)
74fbc83b7fSMagnus Damm {
75fbc83b7fSMagnus Damm 	dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n",
76fbc83b7fSMagnus Damm 		str, i->requested_irq, i->hw_irq, i->domain_irq);
77fbc83b7fSMagnus Damm }
78fbc83b7fSMagnus Damm 
79fbc83b7fSMagnus Damm static void irqc_irq_enable(struct irq_data *d)
80fbc83b7fSMagnus Damm {
81fbc83b7fSMagnus Damm 	struct irqc_priv *p = irq_data_get_irq_chip_data(d);
82fbc83b7fSMagnus Damm 	int hw_irq = irqd_to_hwirq(d);
83fbc83b7fSMagnus Damm 
84fbc83b7fSMagnus Damm 	irqc_dbg(&p->irq[hw_irq], "enable");
85fbc83b7fSMagnus Damm 	iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_SET);
86fbc83b7fSMagnus Damm }
87fbc83b7fSMagnus Damm 
88fbc83b7fSMagnus Damm static void irqc_irq_disable(struct irq_data *d)
89fbc83b7fSMagnus Damm {
90fbc83b7fSMagnus Damm 	struct irqc_priv *p = irq_data_get_irq_chip_data(d);
91fbc83b7fSMagnus Damm 	int hw_irq = irqd_to_hwirq(d);
92fbc83b7fSMagnus Damm 
93fbc83b7fSMagnus Damm 	irqc_dbg(&p->irq[hw_irq], "disable");
94fbc83b7fSMagnus Damm 	iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_STS);
95fbc83b7fSMagnus Damm }
96fbc83b7fSMagnus Damm 
97fbc83b7fSMagnus Damm static unsigned char irqc_sense[IRQ_TYPE_SENSE_MASK + 1] = {
98ce70af18SSergei Shtylyov 	[IRQ_TYPE_LEVEL_LOW]	= 0x01,
99ce70af18SSergei Shtylyov 	[IRQ_TYPE_LEVEL_HIGH]	= 0x02,
100ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_FALLING]	= 0x04,	/* Synchronous */
101ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_RISING]	= 0x08,	/* Synchronous */
102ce70af18SSergei Shtylyov 	[IRQ_TYPE_EDGE_BOTH]	= 0x0c,	/* Synchronous */
103fbc83b7fSMagnus Damm };
104fbc83b7fSMagnus Damm 
105fbc83b7fSMagnus Damm static int irqc_irq_set_type(struct irq_data *d, unsigned int type)
106fbc83b7fSMagnus Damm {
107fbc83b7fSMagnus Damm 	struct irqc_priv *p = irq_data_get_irq_chip_data(d);
108fbc83b7fSMagnus Damm 	int hw_irq = irqd_to_hwirq(d);
109fbc83b7fSMagnus Damm 	unsigned char value = irqc_sense[type & IRQ_TYPE_SENSE_MASK];
110fbc83b7fSMagnus Damm 	unsigned long tmp;
111fbc83b7fSMagnus Damm 
112fbc83b7fSMagnus Damm 	irqc_dbg(&p->irq[hw_irq], "sense");
113fbc83b7fSMagnus Damm 
114ce70af18SSergei Shtylyov 	if (!value)
115fbc83b7fSMagnus Damm 		return -EINVAL;
116fbc83b7fSMagnus Damm 
117fbc83b7fSMagnus Damm 	tmp = ioread32(p->iomem + IRQC_CONFIG(hw_irq));
118fbc83b7fSMagnus Damm 	tmp &= ~0x3f;
119ce70af18SSergei Shtylyov 	tmp |= value;
120fbc83b7fSMagnus Damm 	iowrite32(tmp, p->iomem + IRQC_CONFIG(hw_irq));
121fbc83b7fSMagnus Damm 	return 0;
122fbc83b7fSMagnus Damm }
123fbc83b7fSMagnus Damm 
124*6f46aedbSGeert Uytterhoeven static int irqc_irq_set_wake(struct irq_data *d, unsigned int on)
125*6f46aedbSGeert Uytterhoeven {
126*6f46aedbSGeert Uytterhoeven 	struct irqc_priv *p = irq_data_get_irq_chip_data(d);
127*6f46aedbSGeert Uytterhoeven 
128*6f46aedbSGeert Uytterhoeven 	if (!p->clk)
129*6f46aedbSGeert Uytterhoeven 		return 0;
130*6f46aedbSGeert Uytterhoeven 
131*6f46aedbSGeert Uytterhoeven 	if (on)
132*6f46aedbSGeert Uytterhoeven 		clk_enable(p->clk);
133*6f46aedbSGeert Uytterhoeven 	else
134*6f46aedbSGeert Uytterhoeven 		clk_disable(p->clk);
135*6f46aedbSGeert Uytterhoeven 
136*6f46aedbSGeert Uytterhoeven 	return 0;
137*6f46aedbSGeert Uytterhoeven }
138*6f46aedbSGeert Uytterhoeven 
139fbc83b7fSMagnus Damm static irqreturn_t irqc_irq_handler(int irq, void *dev_id)
140fbc83b7fSMagnus Damm {
141fbc83b7fSMagnus Damm 	struct irqc_irq *i = dev_id;
142fbc83b7fSMagnus Damm 	struct irqc_priv *p = i->p;
143fbc83b7fSMagnus Damm 	unsigned long bit = BIT(i->hw_irq);
144fbc83b7fSMagnus Damm 
145fbc83b7fSMagnus Damm 	irqc_dbg(i, "demux1");
146fbc83b7fSMagnus Damm 
147fbc83b7fSMagnus Damm 	if (ioread32(p->iomem + DETECT_STATUS) & bit) {
148fbc83b7fSMagnus Damm 		iowrite32(bit, p->iomem + DETECT_STATUS);
149fbc83b7fSMagnus Damm 		irqc_dbg(i, "demux2");
150fbc83b7fSMagnus Damm 		generic_handle_irq(i->domain_irq);
151fbc83b7fSMagnus Damm 		return IRQ_HANDLED;
152fbc83b7fSMagnus Damm 	}
153fbc83b7fSMagnus Damm 	return IRQ_NONE;
154fbc83b7fSMagnus Damm }
155fbc83b7fSMagnus Damm 
156fbc83b7fSMagnus Damm static int irqc_irq_domain_map(struct irq_domain *h, unsigned int virq,
157fbc83b7fSMagnus Damm 			       irq_hw_number_t hw)
158fbc83b7fSMagnus Damm {
159fbc83b7fSMagnus Damm 	struct irqc_priv *p = h->host_data;
160fbc83b7fSMagnus Damm 
161fbc83b7fSMagnus Damm 	p->irq[hw].domain_irq = virq;
162fbc83b7fSMagnus Damm 	p->irq[hw].hw_irq = hw;
163fbc83b7fSMagnus Damm 
164fbc83b7fSMagnus Damm 	irqc_dbg(&p->irq[hw], "map");
165fbc83b7fSMagnus Damm 	irq_set_chip_data(virq, h->host_data);
166fbc83b7fSMagnus Damm 	irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq);
167fbc83b7fSMagnus Damm 	set_irq_flags(virq, IRQF_VALID); /* kill me now */
168fbc83b7fSMagnus Damm 	return 0;
169fbc83b7fSMagnus Damm }
170fbc83b7fSMagnus Damm 
171fbc83b7fSMagnus Damm static struct irq_domain_ops irqc_irq_domain_ops = {
172fbc83b7fSMagnus Damm 	.map	= irqc_irq_domain_map,
1733b8dfa7cSMagnus Damm 	.xlate  = irq_domain_xlate_twocell,
174fbc83b7fSMagnus Damm };
175fbc83b7fSMagnus Damm 
176fbc83b7fSMagnus Damm static int irqc_probe(struct platform_device *pdev)
177fbc83b7fSMagnus Damm {
178fbc83b7fSMagnus Damm 	struct renesas_irqc_config *pdata = pdev->dev.platform_data;
179fbc83b7fSMagnus Damm 	struct irqc_priv *p;
180fbc83b7fSMagnus Damm 	struct resource *io;
181fbc83b7fSMagnus Damm 	struct resource *irq;
182fbc83b7fSMagnus Damm 	struct irq_chip *irq_chip;
183fbc83b7fSMagnus Damm 	const char *name = dev_name(&pdev->dev);
184fbc83b7fSMagnus Damm 	int ret;
185fbc83b7fSMagnus Damm 	int k;
186fbc83b7fSMagnus Damm 
187fbc83b7fSMagnus Damm 	p = kzalloc(sizeof(*p), GFP_KERNEL);
188fbc83b7fSMagnus Damm 	if (!p) {
189fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "failed to allocate driver data\n");
190fbc83b7fSMagnus Damm 		ret = -ENOMEM;
191fbc83b7fSMagnus Damm 		goto err0;
192fbc83b7fSMagnus Damm 	}
193fbc83b7fSMagnus Damm 
194fbc83b7fSMagnus Damm 	/* deal with driver instance configuration */
195fbc83b7fSMagnus Damm 	if (pdata)
196fbc83b7fSMagnus Damm 		memcpy(&p->config, pdata, sizeof(*pdata));
197fbc83b7fSMagnus Damm 
198fbc83b7fSMagnus Damm 	p->pdev = pdev;
199fbc83b7fSMagnus Damm 	platform_set_drvdata(pdev, p);
200fbc83b7fSMagnus Damm 
201*6f46aedbSGeert Uytterhoeven 	p->clk = devm_clk_get(&pdev->dev, NULL);
202*6f46aedbSGeert Uytterhoeven 	if (IS_ERR(p->clk)) {
203*6f46aedbSGeert Uytterhoeven 		dev_warn(&pdev->dev, "unable to get clock\n");
204*6f46aedbSGeert Uytterhoeven 		p->clk = NULL;
205*6f46aedbSGeert Uytterhoeven 	}
206*6f46aedbSGeert Uytterhoeven 
20751b05f6bSGeert Uytterhoeven 	pm_runtime_enable(&pdev->dev);
20851b05f6bSGeert Uytterhoeven 	pm_runtime_get_sync(&pdev->dev);
20951b05f6bSGeert Uytterhoeven 
210fbc83b7fSMagnus Damm 	/* get hold of manadatory IOMEM */
211fbc83b7fSMagnus Damm 	io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
212fbc83b7fSMagnus Damm 	if (!io) {
213fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "not enough IOMEM resources\n");
214fbc83b7fSMagnus Damm 		ret = -EINVAL;
215fbc83b7fSMagnus Damm 		goto err1;
216fbc83b7fSMagnus Damm 	}
217fbc83b7fSMagnus Damm 
218fbc83b7fSMagnus Damm 	/* allow any number of IRQs between 1 and IRQC_IRQ_MAX */
219fbc83b7fSMagnus Damm 	for (k = 0; k < IRQC_IRQ_MAX; k++) {
220fbc83b7fSMagnus Damm 		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k);
221fbc83b7fSMagnus Damm 		if (!irq)
222fbc83b7fSMagnus Damm 			break;
223fbc83b7fSMagnus Damm 
224fbc83b7fSMagnus Damm 		p->irq[k].p = p;
225fbc83b7fSMagnus Damm 		p->irq[k].requested_irq = irq->start;
226fbc83b7fSMagnus Damm 	}
227fbc83b7fSMagnus Damm 
228fbc83b7fSMagnus Damm 	p->number_of_irqs = k;
229fbc83b7fSMagnus Damm 	if (p->number_of_irqs < 1) {
230fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "not enough IRQ resources\n");
231fbc83b7fSMagnus Damm 		ret = -EINVAL;
232fbc83b7fSMagnus Damm 		goto err1;
233fbc83b7fSMagnus Damm 	}
234fbc83b7fSMagnus Damm 
235fbc83b7fSMagnus Damm 	/* ioremap IOMEM and setup read/write callbacks */
236fbc83b7fSMagnus Damm 	p->iomem = ioremap_nocache(io->start, resource_size(io));
237fbc83b7fSMagnus Damm 	if (!p->iomem) {
238fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "failed to remap IOMEM\n");
239fbc83b7fSMagnus Damm 		ret = -ENXIO;
240fbc83b7fSMagnus Damm 		goto err2;
241fbc83b7fSMagnus Damm 	}
242fbc83b7fSMagnus Damm 
243fbc83b7fSMagnus Damm 	p->cpu_int_base = p->iomem + IRQC_INT_CPU_BASE(0); /* SYS-SPI */
244fbc83b7fSMagnus Damm 
245fbc83b7fSMagnus Damm 	irq_chip = &p->irq_chip;
246fbc83b7fSMagnus Damm 	irq_chip->name = name;
247fbc83b7fSMagnus Damm 	irq_chip->irq_mask = irqc_irq_disable;
248fbc83b7fSMagnus Damm 	irq_chip->irq_unmask = irqc_irq_enable;
249fbc83b7fSMagnus Damm 	irq_chip->irq_set_type = irqc_irq_set_type;
250*6f46aedbSGeert Uytterhoeven 	irq_chip->irq_set_wake = irqc_irq_set_wake;
251*6f46aedbSGeert Uytterhoeven 	irq_chip->flags	= IRQCHIP_MASK_ON_SUSPEND;
252fbc83b7fSMagnus Damm 
253fbc83b7fSMagnus Damm 	p->irq_domain = irq_domain_add_simple(pdev->dev.of_node,
254fbc83b7fSMagnus Damm 					      p->number_of_irqs,
255fbc83b7fSMagnus Damm 					      p->config.irq_base,
256fbc83b7fSMagnus Damm 					      &irqc_irq_domain_ops, p);
257fbc83b7fSMagnus Damm 	if (!p->irq_domain) {
258fbc83b7fSMagnus Damm 		ret = -ENXIO;
259fbc83b7fSMagnus Damm 		dev_err(&pdev->dev, "cannot initialize irq domain\n");
260fbc83b7fSMagnus Damm 		goto err2;
261fbc83b7fSMagnus Damm 	}
262fbc83b7fSMagnus Damm 
263fbc83b7fSMagnus Damm 	/* request interrupts one by one */
264fbc83b7fSMagnus Damm 	for (k = 0; k < p->number_of_irqs; k++) {
265fbc83b7fSMagnus Damm 		if (request_irq(p->irq[k].requested_irq, irqc_irq_handler,
266fbc83b7fSMagnus Damm 				0, name, &p->irq[k])) {
267fbc83b7fSMagnus Damm 			dev_err(&pdev->dev, "failed to request IRQ\n");
268fbc83b7fSMagnus Damm 			ret = -ENOENT;
269fbc83b7fSMagnus Damm 			goto err3;
270fbc83b7fSMagnus Damm 		}
271fbc83b7fSMagnus Damm 	}
272fbc83b7fSMagnus Damm 
273fbc83b7fSMagnus Damm 	dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs);
274fbc83b7fSMagnus Damm 
275fbc83b7fSMagnus Damm 	/* warn in case of mismatch if irq base is specified */
276fbc83b7fSMagnus Damm 	if (p->config.irq_base) {
277fbc83b7fSMagnus Damm 		if (p->config.irq_base != p->irq[0].domain_irq)
278fbc83b7fSMagnus Damm 			dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n",
279fbc83b7fSMagnus Damm 				 p->config.irq_base, p->irq[0].domain_irq);
280fbc83b7fSMagnus Damm 	}
281fbc83b7fSMagnus Damm 
282fbc83b7fSMagnus Damm 	return 0;
283fbc83b7fSMagnus Damm err3:
284dfaf820aSAxel Lin 	while (--k >= 0)
285dfaf820aSAxel Lin 		free_irq(p->irq[k].requested_irq, &p->irq[k]);
286fbc83b7fSMagnus Damm 
287fbc83b7fSMagnus Damm 	irq_domain_remove(p->irq_domain);
288fbc83b7fSMagnus Damm err2:
289fbc83b7fSMagnus Damm 	iounmap(p->iomem);
290fbc83b7fSMagnus Damm err1:
29151b05f6bSGeert Uytterhoeven 	pm_runtime_put(&pdev->dev);
29251b05f6bSGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
293fbc83b7fSMagnus Damm 	kfree(p);
294fbc83b7fSMagnus Damm err0:
295fbc83b7fSMagnus Damm 	return ret;
296fbc83b7fSMagnus Damm }
297fbc83b7fSMagnus Damm 
298fbc83b7fSMagnus Damm static int irqc_remove(struct platform_device *pdev)
299fbc83b7fSMagnus Damm {
300fbc83b7fSMagnus Damm 	struct irqc_priv *p = platform_get_drvdata(pdev);
301fbc83b7fSMagnus Damm 	int k;
302fbc83b7fSMagnus Damm 
303fbc83b7fSMagnus Damm 	for (k = 0; k < p->number_of_irqs; k++)
304fbc83b7fSMagnus Damm 		free_irq(p->irq[k].requested_irq, &p->irq[k]);
305fbc83b7fSMagnus Damm 
306fbc83b7fSMagnus Damm 	irq_domain_remove(p->irq_domain);
307fbc83b7fSMagnus Damm 	iounmap(p->iomem);
30851b05f6bSGeert Uytterhoeven 	pm_runtime_put(&pdev->dev);
30951b05f6bSGeert Uytterhoeven 	pm_runtime_disable(&pdev->dev);
310fbc83b7fSMagnus Damm 	kfree(p);
311fbc83b7fSMagnus Damm 	return 0;
312fbc83b7fSMagnus Damm }
313fbc83b7fSMagnus Damm 
3143b8dfa7cSMagnus Damm static const struct of_device_id irqc_dt_ids[] = {
3153b8dfa7cSMagnus Damm 	{ .compatible = "renesas,irqc", },
3163b8dfa7cSMagnus Damm 	{},
3173b8dfa7cSMagnus Damm };
3183b8dfa7cSMagnus Damm MODULE_DEVICE_TABLE(of, irqc_dt_ids);
3193b8dfa7cSMagnus Damm 
320fbc83b7fSMagnus Damm static struct platform_driver irqc_device_driver = {
321fbc83b7fSMagnus Damm 	.probe		= irqc_probe,
322fbc83b7fSMagnus Damm 	.remove		= irqc_remove,
323fbc83b7fSMagnus Damm 	.driver		= {
324fbc83b7fSMagnus Damm 		.name	= "renesas_irqc",
3253b8dfa7cSMagnus Damm 		.of_match_table	= irqc_dt_ids,
326fbc83b7fSMagnus Damm 	}
327fbc83b7fSMagnus Damm };
328fbc83b7fSMagnus Damm 
329fbc83b7fSMagnus Damm static int __init irqc_init(void)
330fbc83b7fSMagnus Damm {
331fbc83b7fSMagnus Damm 	return platform_driver_register(&irqc_device_driver);
332fbc83b7fSMagnus Damm }
333fbc83b7fSMagnus Damm postcore_initcall(irqc_init);
334fbc83b7fSMagnus Damm 
335fbc83b7fSMagnus Damm static void __exit irqc_exit(void)
336fbc83b7fSMagnus Damm {
337fbc83b7fSMagnus Damm 	platform_driver_unregister(&irqc_device_driver);
338fbc83b7fSMagnus Damm }
339fbc83b7fSMagnus Damm module_exit(irqc_exit);
340fbc83b7fSMagnus Damm 
341fbc83b7fSMagnus Damm MODULE_AUTHOR("Magnus Damm");
342fbc83b7fSMagnus Damm MODULE_DESCRIPTION("Renesas IRQC Driver");
343fbc83b7fSMagnus Damm MODULE_LICENSE("GPL v2");
344