1fbc83b7fSMagnus Damm /* 2fbc83b7fSMagnus Damm * Renesas IRQC Driver 3fbc83b7fSMagnus Damm * 4fbc83b7fSMagnus Damm * Copyright (C) 2013 Magnus Damm 5fbc83b7fSMagnus Damm * 6fbc83b7fSMagnus Damm * This program is free software; you can redistribute it and/or modify 7fbc83b7fSMagnus Damm * it under the terms of the GNU General Public License as published by 8fbc83b7fSMagnus Damm * the Free Software Foundation; either version 2 of the License 9fbc83b7fSMagnus Damm * 10fbc83b7fSMagnus Damm * This program is distributed in the hope that it will be useful, 11fbc83b7fSMagnus Damm * but WITHOUT ANY WARRANTY; without even the implied warranty of 12fbc83b7fSMagnus Damm * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13fbc83b7fSMagnus Damm * GNU General Public License for more details. 14fbc83b7fSMagnus Damm * 15fbc83b7fSMagnus Damm * You should have received a copy of the GNU General Public License 16fbc83b7fSMagnus Damm * along with this program; if not, write to the Free Software 17fbc83b7fSMagnus Damm * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 18fbc83b7fSMagnus Damm */ 19fbc83b7fSMagnus Damm 20fbc83b7fSMagnus Damm #include <linux/init.h> 21fbc83b7fSMagnus Damm #include <linux/platform_device.h> 22fbc83b7fSMagnus Damm #include <linux/spinlock.h> 23fbc83b7fSMagnus Damm #include <linux/interrupt.h> 24fbc83b7fSMagnus Damm #include <linux/ioport.h> 25fbc83b7fSMagnus Damm #include <linux/io.h> 26fbc83b7fSMagnus Damm #include <linux/irq.h> 27fbc83b7fSMagnus Damm #include <linux/irqdomain.h> 28fbc83b7fSMagnus Damm #include <linux/err.h> 29fbc83b7fSMagnus Damm #include <linux/slab.h> 30fbc83b7fSMagnus Damm #include <linux/module.h> 31fbc83b7fSMagnus Damm #include <linux/platform_data/irq-renesas-irqc.h> 32*51b05f6bSGeert Uytterhoeven #include <linux/pm_runtime.h> 33fbc83b7fSMagnus Damm 34fbc83b7fSMagnus Damm #define IRQC_IRQ_MAX 32 /* maximum 32 interrupts per driver instance */ 35fbc83b7fSMagnus Damm 361cd5ec73SGeert Uytterhoeven #define IRQC_REQ_STS 0x00 /* Interrupt Request Status Register */ 371cd5ec73SGeert Uytterhoeven #define IRQC_EN_STS 0x04 /* Interrupt Enable Status Register */ 381cd5ec73SGeert Uytterhoeven #define IRQC_EN_SET 0x08 /* Interrupt Enable Set Register */ 39fbc83b7fSMagnus Damm #define IRQC_INT_CPU_BASE(n) (0x000 + ((n) * 0x10)) 401cd5ec73SGeert Uytterhoeven /* SYS-CPU vs. RT-CPU */ 411cd5ec73SGeert Uytterhoeven #define DETECT_STATUS 0x100 /* IRQn Detect Status Register */ 421cd5ec73SGeert Uytterhoeven #define MONITOR 0x104 /* IRQn Signal Level Monitor Register */ 431cd5ec73SGeert Uytterhoeven #define HLVL_STS 0x108 /* IRQn High Level Detect Status Register */ 441cd5ec73SGeert Uytterhoeven #define LLVL_STS 0x10c /* IRQn Low Level Detect Status Register */ 451cd5ec73SGeert Uytterhoeven #define S_R_EDGE_STS 0x110 /* IRQn Sync Rising Edge Detect Status Reg. */ 461cd5ec73SGeert Uytterhoeven #define S_F_EDGE_STS 0x114 /* IRQn Sync Falling Edge Detect Status Reg. */ 471cd5ec73SGeert Uytterhoeven #define A_R_EDGE_STS 0x118 /* IRQn Async Rising Edge Detect Status Reg. */ 481cd5ec73SGeert Uytterhoeven #define A_F_EDGE_STS 0x11c /* IRQn Async Falling Edge Detect Status Reg. */ 491cd5ec73SGeert Uytterhoeven #define CHTEN_STS 0x120 /* Chattering Reduction Status Register */ 50fbc83b7fSMagnus Damm #define IRQC_CONFIG(n) (0x180 + ((n) * 0x04)) 511cd5ec73SGeert Uytterhoeven /* IRQn Configuration Register */ 52fbc83b7fSMagnus Damm 53fbc83b7fSMagnus Damm struct irqc_irq { 54fbc83b7fSMagnus Damm int hw_irq; 55fbc83b7fSMagnus Damm int requested_irq; 56fbc83b7fSMagnus Damm int domain_irq; 57fbc83b7fSMagnus Damm struct irqc_priv *p; 58fbc83b7fSMagnus Damm }; 59fbc83b7fSMagnus Damm 60fbc83b7fSMagnus Damm struct irqc_priv { 61fbc83b7fSMagnus Damm void __iomem *iomem; 62fbc83b7fSMagnus Damm void __iomem *cpu_int_base; 63fbc83b7fSMagnus Damm struct irqc_irq irq[IRQC_IRQ_MAX]; 64fbc83b7fSMagnus Damm struct renesas_irqc_config config; 65fbc83b7fSMagnus Damm unsigned int number_of_irqs; 66fbc83b7fSMagnus Damm struct platform_device *pdev; 67fbc83b7fSMagnus Damm struct irq_chip irq_chip; 68fbc83b7fSMagnus Damm struct irq_domain *irq_domain; 69fbc83b7fSMagnus Damm }; 70fbc83b7fSMagnus Damm 71fbc83b7fSMagnus Damm static void irqc_dbg(struct irqc_irq *i, char *str) 72fbc83b7fSMagnus Damm { 73fbc83b7fSMagnus Damm dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n", 74fbc83b7fSMagnus Damm str, i->requested_irq, i->hw_irq, i->domain_irq); 75fbc83b7fSMagnus Damm } 76fbc83b7fSMagnus Damm 77fbc83b7fSMagnus Damm static void irqc_irq_enable(struct irq_data *d) 78fbc83b7fSMagnus Damm { 79fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 80fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 81fbc83b7fSMagnus Damm 82fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "enable"); 83fbc83b7fSMagnus Damm iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_SET); 84fbc83b7fSMagnus Damm } 85fbc83b7fSMagnus Damm 86fbc83b7fSMagnus Damm static void irqc_irq_disable(struct irq_data *d) 87fbc83b7fSMagnus Damm { 88fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 89fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 90fbc83b7fSMagnus Damm 91fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "disable"); 92fbc83b7fSMagnus Damm iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_STS); 93fbc83b7fSMagnus Damm } 94fbc83b7fSMagnus Damm 95fbc83b7fSMagnus Damm static unsigned char irqc_sense[IRQ_TYPE_SENSE_MASK + 1] = { 96ce70af18SSergei Shtylyov [IRQ_TYPE_LEVEL_LOW] = 0x01, 97ce70af18SSergei Shtylyov [IRQ_TYPE_LEVEL_HIGH] = 0x02, 98ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_FALLING] = 0x04, /* Synchronous */ 99ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_RISING] = 0x08, /* Synchronous */ 100ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_BOTH] = 0x0c, /* Synchronous */ 101fbc83b7fSMagnus Damm }; 102fbc83b7fSMagnus Damm 103fbc83b7fSMagnus Damm static int irqc_irq_set_type(struct irq_data *d, unsigned int type) 104fbc83b7fSMagnus Damm { 105fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 106fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 107fbc83b7fSMagnus Damm unsigned char value = irqc_sense[type & IRQ_TYPE_SENSE_MASK]; 108fbc83b7fSMagnus Damm unsigned long tmp; 109fbc83b7fSMagnus Damm 110fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "sense"); 111fbc83b7fSMagnus Damm 112ce70af18SSergei Shtylyov if (!value) 113fbc83b7fSMagnus Damm return -EINVAL; 114fbc83b7fSMagnus Damm 115fbc83b7fSMagnus Damm tmp = ioread32(p->iomem + IRQC_CONFIG(hw_irq)); 116fbc83b7fSMagnus Damm tmp &= ~0x3f; 117ce70af18SSergei Shtylyov tmp |= value; 118fbc83b7fSMagnus Damm iowrite32(tmp, p->iomem + IRQC_CONFIG(hw_irq)); 119fbc83b7fSMagnus Damm return 0; 120fbc83b7fSMagnus Damm } 121fbc83b7fSMagnus Damm 122fbc83b7fSMagnus Damm static irqreturn_t irqc_irq_handler(int irq, void *dev_id) 123fbc83b7fSMagnus Damm { 124fbc83b7fSMagnus Damm struct irqc_irq *i = dev_id; 125fbc83b7fSMagnus Damm struct irqc_priv *p = i->p; 126fbc83b7fSMagnus Damm unsigned long bit = BIT(i->hw_irq); 127fbc83b7fSMagnus Damm 128fbc83b7fSMagnus Damm irqc_dbg(i, "demux1"); 129fbc83b7fSMagnus Damm 130fbc83b7fSMagnus Damm if (ioread32(p->iomem + DETECT_STATUS) & bit) { 131fbc83b7fSMagnus Damm iowrite32(bit, p->iomem + DETECT_STATUS); 132fbc83b7fSMagnus Damm irqc_dbg(i, "demux2"); 133fbc83b7fSMagnus Damm generic_handle_irq(i->domain_irq); 134fbc83b7fSMagnus Damm return IRQ_HANDLED; 135fbc83b7fSMagnus Damm } 136fbc83b7fSMagnus Damm return IRQ_NONE; 137fbc83b7fSMagnus Damm } 138fbc83b7fSMagnus Damm 139fbc83b7fSMagnus Damm static int irqc_irq_domain_map(struct irq_domain *h, unsigned int virq, 140fbc83b7fSMagnus Damm irq_hw_number_t hw) 141fbc83b7fSMagnus Damm { 142fbc83b7fSMagnus Damm struct irqc_priv *p = h->host_data; 143fbc83b7fSMagnus Damm 144fbc83b7fSMagnus Damm p->irq[hw].domain_irq = virq; 145fbc83b7fSMagnus Damm p->irq[hw].hw_irq = hw; 146fbc83b7fSMagnus Damm 147fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw], "map"); 148fbc83b7fSMagnus Damm irq_set_chip_data(virq, h->host_data); 149fbc83b7fSMagnus Damm irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq); 150fbc83b7fSMagnus Damm set_irq_flags(virq, IRQF_VALID); /* kill me now */ 151fbc83b7fSMagnus Damm return 0; 152fbc83b7fSMagnus Damm } 153fbc83b7fSMagnus Damm 154fbc83b7fSMagnus Damm static struct irq_domain_ops irqc_irq_domain_ops = { 155fbc83b7fSMagnus Damm .map = irqc_irq_domain_map, 1563b8dfa7cSMagnus Damm .xlate = irq_domain_xlate_twocell, 157fbc83b7fSMagnus Damm }; 158fbc83b7fSMagnus Damm 159fbc83b7fSMagnus Damm static int irqc_probe(struct platform_device *pdev) 160fbc83b7fSMagnus Damm { 161fbc83b7fSMagnus Damm struct renesas_irqc_config *pdata = pdev->dev.platform_data; 162fbc83b7fSMagnus Damm struct irqc_priv *p; 163fbc83b7fSMagnus Damm struct resource *io; 164fbc83b7fSMagnus Damm struct resource *irq; 165fbc83b7fSMagnus Damm struct irq_chip *irq_chip; 166fbc83b7fSMagnus Damm const char *name = dev_name(&pdev->dev); 167fbc83b7fSMagnus Damm int ret; 168fbc83b7fSMagnus Damm int k; 169fbc83b7fSMagnus Damm 170fbc83b7fSMagnus Damm p = kzalloc(sizeof(*p), GFP_KERNEL); 171fbc83b7fSMagnus Damm if (!p) { 172fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to allocate driver data\n"); 173fbc83b7fSMagnus Damm ret = -ENOMEM; 174fbc83b7fSMagnus Damm goto err0; 175fbc83b7fSMagnus Damm } 176fbc83b7fSMagnus Damm 177fbc83b7fSMagnus Damm /* deal with driver instance configuration */ 178fbc83b7fSMagnus Damm if (pdata) 179fbc83b7fSMagnus Damm memcpy(&p->config, pdata, sizeof(*pdata)); 180fbc83b7fSMagnus Damm 181fbc83b7fSMagnus Damm p->pdev = pdev; 182fbc83b7fSMagnus Damm platform_set_drvdata(pdev, p); 183fbc83b7fSMagnus Damm 184*51b05f6bSGeert Uytterhoeven pm_runtime_enable(&pdev->dev); 185*51b05f6bSGeert Uytterhoeven pm_runtime_get_sync(&pdev->dev); 186*51b05f6bSGeert Uytterhoeven 187fbc83b7fSMagnus Damm /* get hold of manadatory IOMEM */ 188fbc83b7fSMagnus Damm io = platform_get_resource(pdev, IORESOURCE_MEM, 0); 189fbc83b7fSMagnus Damm if (!io) { 190fbc83b7fSMagnus Damm dev_err(&pdev->dev, "not enough IOMEM resources\n"); 191fbc83b7fSMagnus Damm ret = -EINVAL; 192fbc83b7fSMagnus Damm goto err1; 193fbc83b7fSMagnus Damm } 194fbc83b7fSMagnus Damm 195fbc83b7fSMagnus Damm /* allow any number of IRQs between 1 and IRQC_IRQ_MAX */ 196fbc83b7fSMagnus Damm for (k = 0; k < IRQC_IRQ_MAX; k++) { 197fbc83b7fSMagnus Damm irq = platform_get_resource(pdev, IORESOURCE_IRQ, k); 198fbc83b7fSMagnus Damm if (!irq) 199fbc83b7fSMagnus Damm break; 200fbc83b7fSMagnus Damm 201fbc83b7fSMagnus Damm p->irq[k].p = p; 202fbc83b7fSMagnus Damm p->irq[k].requested_irq = irq->start; 203fbc83b7fSMagnus Damm } 204fbc83b7fSMagnus Damm 205fbc83b7fSMagnus Damm p->number_of_irqs = k; 206fbc83b7fSMagnus Damm if (p->number_of_irqs < 1) { 207fbc83b7fSMagnus Damm dev_err(&pdev->dev, "not enough IRQ resources\n"); 208fbc83b7fSMagnus Damm ret = -EINVAL; 209fbc83b7fSMagnus Damm goto err1; 210fbc83b7fSMagnus Damm } 211fbc83b7fSMagnus Damm 212fbc83b7fSMagnus Damm /* ioremap IOMEM and setup read/write callbacks */ 213fbc83b7fSMagnus Damm p->iomem = ioremap_nocache(io->start, resource_size(io)); 214fbc83b7fSMagnus Damm if (!p->iomem) { 215fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to remap IOMEM\n"); 216fbc83b7fSMagnus Damm ret = -ENXIO; 217fbc83b7fSMagnus Damm goto err2; 218fbc83b7fSMagnus Damm } 219fbc83b7fSMagnus Damm 220fbc83b7fSMagnus Damm p->cpu_int_base = p->iomem + IRQC_INT_CPU_BASE(0); /* SYS-SPI */ 221fbc83b7fSMagnus Damm 222fbc83b7fSMagnus Damm irq_chip = &p->irq_chip; 223fbc83b7fSMagnus Damm irq_chip->name = name; 224fbc83b7fSMagnus Damm irq_chip->irq_mask = irqc_irq_disable; 225fbc83b7fSMagnus Damm irq_chip->irq_unmask = irqc_irq_enable; 226fbc83b7fSMagnus Damm irq_chip->irq_set_type = irqc_irq_set_type; 2276a7e3b30SMagnus Damm irq_chip->flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND; 228fbc83b7fSMagnus Damm 229fbc83b7fSMagnus Damm p->irq_domain = irq_domain_add_simple(pdev->dev.of_node, 230fbc83b7fSMagnus Damm p->number_of_irqs, 231fbc83b7fSMagnus Damm p->config.irq_base, 232fbc83b7fSMagnus Damm &irqc_irq_domain_ops, p); 233fbc83b7fSMagnus Damm if (!p->irq_domain) { 234fbc83b7fSMagnus Damm ret = -ENXIO; 235fbc83b7fSMagnus Damm dev_err(&pdev->dev, "cannot initialize irq domain\n"); 236fbc83b7fSMagnus Damm goto err2; 237fbc83b7fSMagnus Damm } 238fbc83b7fSMagnus Damm 239fbc83b7fSMagnus Damm /* request interrupts one by one */ 240fbc83b7fSMagnus Damm for (k = 0; k < p->number_of_irqs; k++) { 241fbc83b7fSMagnus Damm if (request_irq(p->irq[k].requested_irq, irqc_irq_handler, 242fbc83b7fSMagnus Damm 0, name, &p->irq[k])) { 243fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to request IRQ\n"); 244fbc83b7fSMagnus Damm ret = -ENOENT; 245fbc83b7fSMagnus Damm goto err3; 246fbc83b7fSMagnus Damm } 247fbc83b7fSMagnus Damm } 248fbc83b7fSMagnus Damm 249fbc83b7fSMagnus Damm dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs); 250fbc83b7fSMagnus Damm 251fbc83b7fSMagnus Damm /* warn in case of mismatch if irq base is specified */ 252fbc83b7fSMagnus Damm if (p->config.irq_base) { 253fbc83b7fSMagnus Damm if (p->config.irq_base != p->irq[0].domain_irq) 254fbc83b7fSMagnus Damm dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n", 255fbc83b7fSMagnus Damm p->config.irq_base, p->irq[0].domain_irq); 256fbc83b7fSMagnus Damm } 257fbc83b7fSMagnus Damm 258fbc83b7fSMagnus Damm return 0; 259fbc83b7fSMagnus Damm err3: 260dfaf820aSAxel Lin while (--k >= 0) 261dfaf820aSAxel Lin free_irq(p->irq[k].requested_irq, &p->irq[k]); 262fbc83b7fSMagnus Damm 263fbc83b7fSMagnus Damm irq_domain_remove(p->irq_domain); 264fbc83b7fSMagnus Damm err2: 265fbc83b7fSMagnus Damm iounmap(p->iomem); 266fbc83b7fSMagnus Damm err1: 267*51b05f6bSGeert Uytterhoeven pm_runtime_put(&pdev->dev); 268*51b05f6bSGeert Uytterhoeven pm_runtime_disable(&pdev->dev); 269fbc83b7fSMagnus Damm kfree(p); 270fbc83b7fSMagnus Damm err0: 271fbc83b7fSMagnus Damm return ret; 272fbc83b7fSMagnus Damm } 273fbc83b7fSMagnus Damm 274fbc83b7fSMagnus Damm static int irqc_remove(struct platform_device *pdev) 275fbc83b7fSMagnus Damm { 276fbc83b7fSMagnus Damm struct irqc_priv *p = platform_get_drvdata(pdev); 277fbc83b7fSMagnus Damm int k; 278fbc83b7fSMagnus Damm 279fbc83b7fSMagnus Damm for (k = 0; k < p->number_of_irqs; k++) 280fbc83b7fSMagnus Damm free_irq(p->irq[k].requested_irq, &p->irq[k]); 281fbc83b7fSMagnus Damm 282fbc83b7fSMagnus Damm irq_domain_remove(p->irq_domain); 283fbc83b7fSMagnus Damm iounmap(p->iomem); 284*51b05f6bSGeert Uytterhoeven pm_runtime_put(&pdev->dev); 285*51b05f6bSGeert Uytterhoeven pm_runtime_disable(&pdev->dev); 286fbc83b7fSMagnus Damm kfree(p); 287fbc83b7fSMagnus Damm return 0; 288fbc83b7fSMagnus Damm } 289fbc83b7fSMagnus Damm 2903b8dfa7cSMagnus Damm static const struct of_device_id irqc_dt_ids[] = { 2913b8dfa7cSMagnus Damm { .compatible = "renesas,irqc", }, 2923b8dfa7cSMagnus Damm {}, 2933b8dfa7cSMagnus Damm }; 2943b8dfa7cSMagnus Damm MODULE_DEVICE_TABLE(of, irqc_dt_ids); 2953b8dfa7cSMagnus Damm 296fbc83b7fSMagnus Damm static struct platform_driver irqc_device_driver = { 297fbc83b7fSMagnus Damm .probe = irqc_probe, 298fbc83b7fSMagnus Damm .remove = irqc_remove, 299fbc83b7fSMagnus Damm .driver = { 300fbc83b7fSMagnus Damm .name = "renesas_irqc", 3013b8dfa7cSMagnus Damm .of_match_table = irqc_dt_ids, 302fbc83b7fSMagnus Damm } 303fbc83b7fSMagnus Damm }; 304fbc83b7fSMagnus Damm 305fbc83b7fSMagnus Damm static int __init irqc_init(void) 306fbc83b7fSMagnus Damm { 307fbc83b7fSMagnus Damm return platform_driver_register(&irqc_device_driver); 308fbc83b7fSMagnus Damm } 309fbc83b7fSMagnus Damm postcore_initcall(irqc_init); 310fbc83b7fSMagnus Damm 311fbc83b7fSMagnus Damm static void __exit irqc_exit(void) 312fbc83b7fSMagnus Damm { 313fbc83b7fSMagnus Damm platform_driver_unregister(&irqc_device_driver); 314fbc83b7fSMagnus Damm } 315fbc83b7fSMagnus Damm module_exit(irqc_exit); 316fbc83b7fSMagnus Damm 317fbc83b7fSMagnus Damm MODULE_AUTHOR("Magnus Damm"); 318fbc83b7fSMagnus Damm MODULE_DESCRIPTION("Renesas IRQC Driver"); 319fbc83b7fSMagnus Damm MODULE_LICENSE("GPL v2"); 320