1fbc83b7fSMagnus Damm /* 2fbc83b7fSMagnus Damm * Renesas IRQC Driver 3fbc83b7fSMagnus Damm * 4fbc83b7fSMagnus Damm * Copyright (C) 2013 Magnus Damm 5fbc83b7fSMagnus Damm * 6fbc83b7fSMagnus Damm * This program is free software; you can redistribute it and/or modify 7fbc83b7fSMagnus Damm * it under the terms of the GNU General Public License as published by 8fbc83b7fSMagnus Damm * the Free Software Foundation; either version 2 of the License 9fbc83b7fSMagnus Damm * 10fbc83b7fSMagnus Damm * This program is distributed in the hope that it will be useful, 11fbc83b7fSMagnus Damm * but WITHOUT ANY WARRANTY; without even the implied warranty of 12fbc83b7fSMagnus Damm * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 13fbc83b7fSMagnus Damm * GNU General Public License for more details. 14fbc83b7fSMagnus Damm * 15fbc83b7fSMagnus Damm * You should have received a copy of the GNU General Public License 16fbc83b7fSMagnus Damm * along with this program; if not, write to the Free Software 17fbc83b7fSMagnus Damm * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 18fbc83b7fSMagnus Damm */ 19fbc83b7fSMagnus Damm 20fbc83b7fSMagnus Damm #include <linux/init.h> 21fbc83b7fSMagnus Damm #include <linux/platform_device.h> 22fbc83b7fSMagnus Damm #include <linux/spinlock.h> 23fbc83b7fSMagnus Damm #include <linux/interrupt.h> 24fbc83b7fSMagnus Damm #include <linux/ioport.h> 25fbc83b7fSMagnus Damm #include <linux/io.h> 26fbc83b7fSMagnus Damm #include <linux/irq.h> 27fbc83b7fSMagnus Damm #include <linux/irqdomain.h> 28fbc83b7fSMagnus Damm #include <linux/err.h> 29fbc83b7fSMagnus Damm #include <linux/slab.h> 30fbc83b7fSMagnus Damm #include <linux/module.h> 31fbc83b7fSMagnus Damm #include <linux/platform_data/irq-renesas-irqc.h> 32fbc83b7fSMagnus Damm 33fbc83b7fSMagnus Damm #define IRQC_IRQ_MAX 32 /* maximum 32 interrupts per driver instance */ 34fbc83b7fSMagnus Damm 35*1cd5ec73SGeert Uytterhoeven #define IRQC_REQ_STS 0x00 /* Interrupt Request Status Register */ 36*1cd5ec73SGeert Uytterhoeven #define IRQC_EN_STS 0x04 /* Interrupt Enable Status Register */ 37*1cd5ec73SGeert Uytterhoeven #define IRQC_EN_SET 0x08 /* Interrupt Enable Set Register */ 38fbc83b7fSMagnus Damm #define IRQC_INT_CPU_BASE(n) (0x000 + ((n) * 0x10)) 39*1cd5ec73SGeert Uytterhoeven /* SYS-CPU vs. RT-CPU */ 40*1cd5ec73SGeert Uytterhoeven #define DETECT_STATUS 0x100 /* IRQn Detect Status Register */ 41*1cd5ec73SGeert Uytterhoeven #define MONITOR 0x104 /* IRQn Signal Level Monitor Register */ 42*1cd5ec73SGeert Uytterhoeven #define HLVL_STS 0x108 /* IRQn High Level Detect Status Register */ 43*1cd5ec73SGeert Uytterhoeven #define LLVL_STS 0x10c /* IRQn Low Level Detect Status Register */ 44*1cd5ec73SGeert Uytterhoeven #define S_R_EDGE_STS 0x110 /* IRQn Sync Rising Edge Detect Status Reg. */ 45*1cd5ec73SGeert Uytterhoeven #define S_F_EDGE_STS 0x114 /* IRQn Sync Falling Edge Detect Status Reg. */ 46*1cd5ec73SGeert Uytterhoeven #define A_R_EDGE_STS 0x118 /* IRQn Async Rising Edge Detect Status Reg. */ 47*1cd5ec73SGeert Uytterhoeven #define A_F_EDGE_STS 0x11c /* IRQn Async Falling Edge Detect Status Reg. */ 48*1cd5ec73SGeert Uytterhoeven #define CHTEN_STS 0x120 /* Chattering Reduction Status Register */ 49fbc83b7fSMagnus Damm #define IRQC_CONFIG(n) (0x180 + ((n) * 0x04)) 50*1cd5ec73SGeert Uytterhoeven /* IRQn Configuration Register */ 51fbc83b7fSMagnus Damm 52fbc83b7fSMagnus Damm struct irqc_irq { 53fbc83b7fSMagnus Damm int hw_irq; 54fbc83b7fSMagnus Damm int requested_irq; 55fbc83b7fSMagnus Damm int domain_irq; 56fbc83b7fSMagnus Damm struct irqc_priv *p; 57fbc83b7fSMagnus Damm }; 58fbc83b7fSMagnus Damm 59fbc83b7fSMagnus Damm struct irqc_priv { 60fbc83b7fSMagnus Damm void __iomem *iomem; 61fbc83b7fSMagnus Damm void __iomem *cpu_int_base; 62fbc83b7fSMagnus Damm struct irqc_irq irq[IRQC_IRQ_MAX]; 63fbc83b7fSMagnus Damm struct renesas_irqc_config config; 64fbc83b7fSMagnus Damm unsigned int number_of_irqs; 65fbc83b7fSMagnus Damm struct platform_device *pdev; 66fbc83b7fSMagnus Damm struct irq_chip irq_chip; 67fbc83b7fSMagnus Damm struct irq_domain *irq_domain; 68fbc83b7fSMagnus Damm }; 69fbc83b7fSMagnus Damm 70fbc83b7fSMagnus Damm static void irqc_dbg(struct irqc_irq *i, char *str) 71fbc83b7fSMagnus Damm { 72fbc83b7fSMagnus Damm dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n", 73fbc83b7fSMagnus Damm str, i->requested_irq, i->hw_irq, i->domain_irq); 74fbc83b7fSMagnus Damm } 75fbc83b7fSMagnus Damm 76fbc83b7fSMagnus Damm static void irqc_irq_enable(struct irq_data *d) 77fbc83b7fSMagnus Damm { 78fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 79fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 80fbc83b7fSMagnus Damm 81fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "enable"); 82fbc83b7fSMagnus Damm iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_SET); 83fbc83b7fSMagnus Damm } 84fbc83b7fSMagnus Damm 85fbc83b7fSMagnus Damm static void irqc_irq_disable(struct irq_data *d) 86fbc83b7fSMagnus Damm { 87fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 88fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 89fbc83b7fSMagnus Damm 90fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "disable"); 91fbc83b7fSMagnus Damm iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_STS); 92fbc83b7fSMagnus Damm } 93fbc83b7fSMagnus Damm 94fbc83b7fSMagnus Damm static unsigned char irqc_sense[IRQ_TYPE_SENSE_MASK + 1] = { 95ce70af18SSergei Shtylyov [IRQ_TYPE_LEVEL_LOW] = 0x01, 96ce70af18SSergei Shtylyov [IRQ_TYPE_LEVEL_HIGH] = 0x02, 97ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_FALLING] = 0x04, /* Synchronous */ 98ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_RISING] = 0x08, /* Synchronous */ 99ce70af18SSergei Shtylyov [IRQ_TYPE_EDGE_BOTH] = 0x0c, /* Synchronous */ 100fbc83b7fSMagnus Damm }; 101fbc83b7fSMagnus Damm 102fbc83b7fSMagnus Damm static int irqc_irq_set_type(struct irq_data *d, unsigned int type) 103fbc83b7fSMagnus Damm { 104fbc83b7fSMagnus Damm struct irqc_priv *p = irq_data_get_irq_chip_data(d); 105fbc83b7fSMagnus Damm int hw_irq = irqd_to_hwirq(d); 106fbc83b7fSMagnus Damm unsigned char value = irqc_sense[type & IRQ_TYPE_SENSE_MASK]; 107fbc83b7fSMagnus Damm unsigned long tmp; 108fbc83b7fSMagnus Damm 109fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw_irq], "sense"); 110fbc83b7fSMagnus Damm 111ce70af18SSergei Shtylyov if (!value) 112fbc83b7fSMagnus Damm return -EINVAL; 113fbc83b7fSMagnus Damm 114fbc83b7fSMagnus Damm tmp = ioread32(p->iomem + IRQC_CONFIG(hw_irq)); 115fbc83b7fSMagnus Damm tmp &= ~0x3f; 116ce70af18SSergei Shtylyov tmp |= value; 117fbc83b7fSMagnus Damm iowrite32(tmp, p->iomem + IRQC_CONFIG(hw_irq)); 118fbc83b7fSMagnus Damm return 0; 119fbc83b7fSMagnus Damm } 120fbc83b7fSMagnus Damm 121fbc83b7fSMagnus Damm static irqreturn_t irqc_irq_handler(int irq, void *dev_id) 122fbc83b7fSMagnus Damm { 123fbc83b7fSMagnus Damm struct irqc_irq *i = dev_id; 124fbc83b7fSMagnus Damm struct irqc_priv *p = i->p; 125fbc83b7fSMagnus Damm unsigned long bit = BIT(i->hw_irq); 126fbc83b7fSMagnus Damm 127fbc83b7fSMagnus Damm irqc_dbg(i, "demux1"); 128fbc83b7fSMagnus Damm 129fbc83b7fSMagnus Damm if (ioread32(p->iomem + DETECT_STATUS) & bit) { 130fbc83b7fSMagnus Damm iowrite32(bit, p->iomem + DETECT_STATUS); 131fbc83b7fSMagnus Damm irqc_dbg(i, "demux2"); 132fbc83b7fSMagnus Damm generic_handle_irq(i->domain_irq); 133fbc83b7fSMagnus Damm return IRQ_HANDLED; 134fbc83b7fSMagnus Damm } 135fbc83b7fSMagnus Damm return IRQ_NONE; 136fbc83b7fSMagnus Damm } 137fbc83b7fSMagnus Damm 138fbc83b7fSMagnus Damm static int irqc_irq_domain_map(struct irq_domain *h, unsigned int virq, 139fbc83b7fSMagnus Damm irq_hw_number_t hw) 140fbc83b7fSMagnus Damm { 141fbc83b7fSMagnus Damm struct irqc_priv *p = h->host_data; 142fbc83b7fSMagnus Damm 143fbc83b7fSMagnus Damm p->irq[hw].domain_irq = virq; 144fbc83b7fSMagnus Damm p->irq[hw].hw_irq = hw; 145fbc83b7fSMagnus Damm 146fbc83b7fSMagnus Damm irqc_dbg(&p->irq[hw], "map"); 147fbc83b7fSMagnus Damm irq_set_chip_data(virq, h->host_data); 148fbc83b7fSMagnus Damm irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq); 149fbc83b7fSMagnus Damm set_irq_flags(virq, IRQF_VALID); /* kill me now */ 150fbc83b7fSMagnus Damm return 0; 151fbc83b7fSMagnus Damm } 152fbc83b7fSMagnus Damm 153fbc83b7fSMagnus Damm static struct irq_domain_ops irqc_irq_domain_ops = { 154fbc83b7fSMagnus Damm .map = irqc_irq_domain_map, 1553b8dfa7cSMagnus Damm .xlate = irq_domain_xlate_twocell, 156fbc83b7fSMagnus Damm }; 157fbc83b7fSMagnus Damm 158fbc83b7fSMagnus Damm static int irqc_probe(struct platform_device *pdev) 159fbc83b7fSMagnus Damm { 160fbc83b7fSMagnus Damm struct renesas_irqc_config *pdata = pdev->dev.platform_data; 161fbc83b7fSMagnus Damm struct irqc_priv *p; 162fbc83b7fSMagnus Damm struct resource *io; 163fbc83b7fSMagnus Damm struct resource *irq; 164fbc83b7fSMagnus Damm struct irq_chip *irq_chip; 165fbc83b7fSMagnus Damm const char *name = dev_name(&pdev->dev); 166fbc83b7fSMagnus Damm int ret; 167fbc83b7fSMagnus Damm int k; 168fbc83b7fSMagnus Damm 169fbc83b7fSMagnus Damm p = kzalloc(sizeof(*p), GFP_KERNEL); 170fbc83b7fSMagnus Damm if (!p) { 171fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to allocate driver data\n"); 172fbc83b7fSMagnus Damm ret = -ENOMEM; 173fbc83b7fSMagnus Damm goto err0; 174fbc83b7fSMagnus Damm } 175fbc83b7fSMagnus Damm 176fbc83b7fSMagnus Damm /* deal with driver instance configuration */ 177fbc83b7fSMagnus Damm if (pdata) 178fbc83b7fSMagnus Damm memcpy(&p->config, pdata, sizeof(*pdata)); 179fbc83b7fSMagnus Damm 180fbc83b7fSMagnus Damm p->pdev = pdev; 181fbc83b7fSMagnus Damm platform_set_drvdata(pdev, p); 182fbc83b7fSMagnus Damm 183fbc83b7fSMagnus Damm /* get hold of manadatory IOMEM */ 184fbc83b7fSMagnus Damm io = platform_get_resource(pdev, IORESOURCE_MEM, 0); 185fbc83b7fSMagnus Damm if (!io) { 186fbc83b7fSMagnus Damm dev_err(&pdev->dev, "not enough IOMEM resources\n"); 187fbc83b7fSMagnus Damm ret = -EINVAL; 188fbc83b7fSMagnus Damm goto err1; 189fbc83b7fSMagnus Damm } 190fbc83b7fSMagnus Damm 191fbc83b7fSMagnus Damm /* allow any number of IRQs between 1 and IRQC_IRQ_MAX */ 192fbc83b7fSMagnus Damm for (k = 0; k < IRQC_IRQ_MAX; k++) { 193fbc83b7fSMagnus Damm irq = platform_get_resource(pdev, IORESOURCE_IRQ, k); 194fbc83b7fSMagnus Damm if (!irq) 195fbc83b7fSMagnus Damm break; 196fbc83b7fSMagnus Damm 197fbc83b7fSMagnus Damm p->irq[k].p = p; 198fbc83b7fSMagnus Damm p->irq[k].requested_irq = irq->start; 199fbc83b7fSMagnus Damm } 200fbc83b7fSMagnus Damm 201fbc83b7fSMagnus Damm p->number_of_irqs = k; 202fbc83b7fSMagnus Damm if (p->number_of_irqs < 1) { 203fbc83b7fSMagnus Damm dev_err(&pdev->dev, "not enough IRQ resources\n"); 204fbc83b7fSMagnus Damm ret = -EINVAL; 205fbc83b7fSMagnus Damm goto err1; 206fbc83b7fSMagnus Damm } 207fbc83b7fSMagnus Damm 208fbc83b7fSMagnus Damm /* ioremap IOMEM and setup read/write callbacks */ 209fbc83b7fSMagnus Damm p->iomem = ioremap_nocache(io->start, resource_size(io)); 210fbc83b7fSMagnus Damm if (!p->iomem) { 211fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to remap IOMEM\n"); 212fbc83b7fSMagnus Damm ret = -ENXIO; 213fbc83b7fSMagnus Damm goto err2; 214fbc83b7fSMagnus Damm } 215fbc83b7fSMagnus Damm 216fbc83b7fSMagnus Damm p->cpu_int_base = p->iomem + IRQC_INT_CPU_BASE(0); /* SYS-SPI */ 217fbc83b7fSMagnus Damm 218fbc83b7fSMagnus Damm irq_chip = &p->irq_chip; 219fbc83b7fSMagnus Damm irq_chip->name = name; 220fbc83b7fSMagnus Damm irq_chip->irq_mask = irqc_irq_disable; 221fbc83b7fSMagnus Damm irq_chip->irq_unmask = irqc_irq_enable; 222fbc83b7fSMagnus Damm irq_chip->irq_set_type = irqc_irq_set_type; 2236a7e3b30SMagnus Damm irq_chip->flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND; 224fbc83b7fSMagnus Damm 225fbc83b7fSMagnus Damm p->irq_domain = irq_domain_add_simple(pdev->dev.of_node, 226fbc83b7fSMagnus Damm p->number_of_irqs, 227fbc83b7fSMagnus Damm p->config.irq_base, 228fbc83b7fSMagnus Damm &irqc_irq_domain_ops, p); 229fbc83b7fSMagnus Damm if (!p->irq_domain) { 230fbc83b7fSMagnus Damm ret = -ENXIO; 231fbc83b7fSMagnus Damm dev_err(&pdev->dev, "cannot initialize irq domain\n"); 232fbc83b7fSMagnus Damm goto err2; 233fbc83b7fSMagnus Damm } 234fbc83b7fSMagnus Damm 235fbc83b7fSMagnus Damm /* request interrupts one by one */ 236fbc83b7fSMagnus Damm for (k = 0; k < p->number_of_irqs; k++) { 237fbc83b7fSMagnus Damm if (request_irq(p->irq[k].requested_irq, irqc_irq_handler, 238fbc83b7fSMagnus Damm 0, name, &p->irq[k])) { 239fbc83b7fSMagnus Damm dev_err(&pdev->dev, "failed to request IRQ\n"); 240fbc83b7fSMagnus Damm ret = -ENOENT; 241fbc83b7fSMagnus Damm goto err3; 242fbc83b7fSMagnus Damm } 243fbc83b7fSMagnus Damm } 244fbc83b7fSMagnus Damm 245fbc83b7fSMagnus Damm dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs); 246fbc83b7fSMagnus Damm 247fbc83b7fSMagnus Damm /* warn in case of mismatch if irq base is specified */ 248fbc83b7fSMagnus Damm if (p->config.irq_base) { 249fbc83b7fSMagnus Damm if (p->config.irq_base != p->irq[0].domain_irq) 250fbc83b7fSMagnus Damm dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n", 251fbc83b7fSMagnus Damm p->config.irq_base, p->irq[0].domain_irq); 252fbc83b7fSMagnus Damm } 253fbc83b7fSMagnus Damm 254fbc83b7fSMagnus Damm return 0; 255fbc83b7fSMagnus Damm err3: 256dfaf820aSAxel Lin while (--k >= 0) 257dfaf820aSAxel Lin free_irq(p->irq[k].requested_irq, &p->irq[k]); 258fbc83b7fSMagnus Damm 259fbc83b7fSMagnus Damm irq_domain_remove(p->irq_domain); 260fbc83b7fSMagnus Damm err2: 261fbc83b7fSMagnus Damm iounmap(p->iomem); 262fbc83b7fSMagnus Damm err1: 263fbc83b7fSMagnus Damm kfree(p); 264fbc83b7fSMagnus Damm err0: 265fbc83b7fSMagnus Damm return ret; 266fbc83b7fSMagnus Damm } 267fbc83b7fSMagnus Damm 268fbc83b7fSMagnus Damm static int irqc_remove(struct platform_device *pdev) 269fbc83b7fSMagnus Damm { 270fbc83b7fSMagnus Damm struct irqc_priv *p = platform_get_drvdata(pdev); 271fbc83b7fSMagnus Damm int k; 272fbc83b7fSMagnus Damm 273fbc83b7fSMagnus Damm for (k = 0; k < p->number_of_irqs; k++) 274fbc83b7fSMagnus Damm free_irq(p->irq[k].requested_irq, &p->irq[k]); 275fbc83b7fSMagnus Damm 276fbc83b7fSMagnus Damm irq_domain_remove(p->irq_domain); 277fbc83b7fSMagnus Damm iounmap(p->iomem); 278fbc83b7fSMagnus Damm kfree(p); 279fbc83b7fSMagnus Damm return 0; 280fbc83b7fSMagnus Damm } 281fbc83b7fSMagnus Damm 2823b8dfa7cSMagnus Damm static const struct of_device_id irqc_dt_ids[] = { 2833b8dfa7cSMagnus Damm { .compatible = "renesas,irqc", }, 2843b8dfa7cSMagnus Damm {}, 2853b8dfa7cSMagnus Damm }; 2863b8dfa7cSMagnus Damm MODULE_DEVICE_TABLE(of, irqc_dt_ids); 2873b8dfa7cSMagnus Damm 288fbc83b7fSMagnus Damm static struct platform_driver irqc_device_driver = { 289fbc83b7fSMagnus Damm .probe = irqc_probe, 290fbc83b7fSMagnus Damm .remove = irqc_remove, 291fbc83b7fSMagnus Damm .driver = { 292fbc83b7fSMagnus Damm .name = "renesas_irqc", 2933b8dfa7cSMagnus Damm .of_match_table = irqc_dt_ids, 294fbc83b7fSMagnus Damm } 295fbc83b7fSMagnus Damm }; 296fbc83b7fSMagnus Damm 297fbc83b7fSMagnus Damm static int __init irqc_init(void) 298fbc83b7fSMagnus Damm { 299fbc83b7fSMagnus Damm return platform_driver_register(&irqc_device_driver); 300fbc83b7fSMagnus Damm } 301fbc83b7fSMagnus Damm postcore_initcall(irqc_init); 302fbc83b7fSMagnus Damm 303fbc83b7fSMagnus Damm static void __exit irqc_exit(void) 304fbc83b7fSMagnus Damm { 305fbc83b7fSMagnus Damm platform_driver_unregister(&irqc_device_driver); 306fbc83b7fSMagnus Damm } 307fbc83b7fSMagnus Damm module_exit(irqc_exit); 308fbc83b7fSMagnus Damm 309fbc83b7fSMagnus Damm MODULE_AUTHOR("Magnus Damm"); 310fbc83b7fSMagnus Damm MODULE_DESCRIPTION("Renesas IRQC Driver"); 311fbc83b7fSMagnus Damm MODULE_LICENSE("GPL v2"); 312