xref: /openbmc/linux/drivers/irqchip/irq-mvebu-pic.c (revision 4f2c0a4acffbec01079c28f839422e64ddeff004)
1a109893bSThomas Petazzoni /*
2a109893bSThomas Petazzoni  * Copyright (C) 2016 Marvell
3a109893bSThomas Petazzoni  *
4a109893bSThomas Petazzoni  * Yehuda Yitschak <yehuday@marvell.com>
5a109893bSThomas Petazzoni  * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
6a109893bSThomas Petazzoni  *
7a109893bSThomas Petazzoni  * This file is licensed under the terms of the GNU General Public
8a109893bSThomas Petazzoni  * License version 2.  This program is licensed "as is" without any
9a109893bSThomas Petazzoni  * warranty of any kind, whether express or implied.
10a109893bSThomas Petazzoni  */
11a109893bSThomas Petazzoni 
12a109893bSThomas Petazzoni #include <linux/interrupt.h>
13a109893bSThomas Petazzoni #include <linux/io.h>
14a109893bSThomas Petazzoni #include <linux/irq.h>
15a109893bSThomas Petazzoni #include <linux/irqchip.h>
16a109893bSThomas Petazzoni #include <linux/irqchip/chained_irq.h>
17a109893bSThomas Petazzoni #include <linux/irqdomain.h>
18a109893bSThomas Petazzoni #include <linux/module.h>
19a109893bSThomas Petazzoni #include <linux/of_irq.h>
20a109893bSThomas Petazzoni #include <linux/platform_device.h>
21*421f1623SMarc Zyngier #include <linux/seq_file.h>
22a109893bSThomas Petazzoni 
23a109893bSThomas Petazzoni #define PIC_CAUSE	       0x0
24a109893bSThomas Petazzoni #define PIC_MASK	       0x4
25a109893bSThomas Petazzoni 
26a109893bSThomas Petazzoni #define PIC_MAX_IRQS		32
27a109893bSThomas Petazzoni #define PIC_MAX_IRQ_MASK	((1UL << PIC_MAX_IRQS) - 1)
28a109893bSThomas Petazzoni 
29a109893bSThomas Petazzoni struct mvebu_pic {
30a109893bSThomas Petazzoni 	void __iomem *base;
31a109893bSThomas Petazzoni 	u32 parent_irq;
32a109893bSThomas Petazzoni 	struct irq_domain *domain;
33*421f1623SMarc Zyngier 	struct platform_device *pdev;
34a109893bSThomas Petazzoni };
35a109893bSThomas Petazzoni 
mvebu_pic_reset(struct mvebu_pic * pic)36a109893bSThomas Petazzoni static void mvebu_pic_reset(struct mvebu_pic *pic)
37a109893bSThomas Petazzoni {
38a109893bSThomas Petazzoni 	/* ACK and mask all interrupts */
39a109893bSThomas Petazzoni 	writel(0, pic->base + PIC_MASK);
40a109893bSThomas Petazzoni 	writel(PIC_MAX_IRQ_MASK, pic->base + PIC_CAUSE);
41a109893bSThomas Petazzoni }
42a109893bSThomas Petazzoni 
mvebu_pic_eoi_irq(struct irq_data * d)43a109893bSThomas Petazzoni static void mvebu_pic_eoi_irq(struct irq_data *d)
44a109893bSThomas Petazzoni {
45a109893bSThomas Petazzoni 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
46a109893bSThomas Petazzoni 
47a109893bSThomas Petazzoni 	writel(1 << d->hwirq, pic->base + PIC_CAUSE);
48a109893bSThomas Petazzoni }
49a109893bSThomas Petazzoni 
mvebu_pic_mask_irq(struct irq_data * d)50a109893bSThomas Petazzoni static void mvebu_pic_mask_irq(struct irq_data *d)
51a109893bSThomas Petazzoni {
52a109893bSThomas Petazzoni 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
53a109893bSThomas Petazzoni 	u32 reg;
54a109893bSThomas Petazzoni 
55a109893bSThomas Petazzoni 	reg =  readl(pic->base + PIC_MASK);
56a109893bSThomas Petazzoni 	reg |= (1 << d->hwirq);
57a109893bSThomas Petazzoni 	writel(reg, pic->base + PIC_MASK);
58a109893bSThomas Petazzoni }
59a109893bSThomas Petazzoni 
mvebu_pic_unmask_irq(struct irq_data * d)60a109893bSThomas Petazzoni static void mvebu_pic_unmask_irq(struct irq_data *d)
61a109893bSThomas Petazzoni {
62a109893bSThomas Petazzoni 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
63a109893bSThomas Petazzoni 	u32 reg;
64a109893bSThomas Petazzoni 
65a109893bSThomas Petazzoni 	reg = readl(pic->base + PIC_MASK);
66a109893bSThomas Petazzoni 	reg &= ~(1 << d->hwirq);
67a109893bSThomas Petazzoni 	writel(reg, pic->base + PIC_MASK);
68a109893bSThomas Petazzoni }
69a109893bSThomas Petazzoni 
mvebu_pic_print_chip(struct irq_data * d,struct seq_file * p)70*421f1623SMarc Zyngier static void mvebu_pic_print_chip(struct irq_data *d, struct seq_file *p)
71*421f1623SMarc Zyngier {
72*421f1623SMarc Zyngier 	struct mvebu_pic *pic = irq_data_get_irq_chip_data(d);
73*421f1623SMarc Zyngier 
74*421f1623SMarc Zyngier 	seq_printf(p, dev_name(&pic->pdev->dev));
75*421f1623SMarc Zyngier }
76*421f1623SMarc Zyngier 
77*421f1623SMarc Zyngier static const struct irq_chip mvebu_pic_chip = {
78*421f1623SMarc Zyngier 	.irq_mask	= mvebu_pic_mask_irq,
79*421f1623SMarc Zyngier 	.irq_unmask	= mvebu_pic_unmask_irq,
80*421f1623SMarc Zyngier 	.irq_eoi	= mvebu_pic_eoi_irq,
81*421f1623SMarc Zyngier 	.irq_print_chip	= mvebu_pic_print_chip,
82*421f1623SMarc Zyngier };
83*421f1623SMarc Zyngier 
mvebu_pic_irq_map(struct irq_domain * domain,unsigned int virq,irq_hw_number_t hwirq)84a109893bSThomas Petazzoni static int mvebu_pic_irq_map(struct irq_domain *domain, unsigned int virq,
85a109893bSThomas Petazzoni 			     irq_hw_number_t hwirq)
86a109893bSThomas Petazzoni {
87a109893bSThomas Petazzoni 	struct mvebu_pic *pic = domain->host_data;
88a109893bSThomas Petazzoni 
89a109893bSThomas Petazzoni 	irq_set_percpu_devid(virq);
90a109893bSThomas Petazzoni 	irq_set_chip_data(virq, pic);
91*421f1623SMarc Zyngier 	irq_set_chip_and_handler(virq, &mvebu_pic_chip, handle_percpu_devid_irq);
92a109893bSThomas Petazzoni 	irq_set_status_flags(virq, IRQ_LEVEL);
93a109893bSThomas Petazzoni 	irq_set_probe(virq);
94a109893bSThomas Petazzoni 
95a109893bSThomas Petazzoni 	return 0;
96a109893bSThomas Petazzoni }
97a109893bSThomas Petazzoni 
98a109893bSThomas Petazzoni static const struct irq_domain_ops mvebu_pic_domain_ops = {
99a109893bSThomas Petazzoni 	.map = mvebu_pic_irq_map,
100a109893bSThomas Petazzoni 	.xlate = irq_domain_xlate_onecell,
101a109893bSThomas Petazzoni };
102a109893bSThomas Petazzoni 
mvebu_pic_handle_cascade_irq(struct irq_desc * desc)103a109893bSThomas Petazzoni static void mvebu_pic_handle_cascade_irq(struct irq_desc *desc)
104a109893bSThomas Petazzoni {
105a109893bSThomas Petazzoni 	struct mvebu_pic *pic = irq_desc_get_handler_data(desc);
106a109893bSThomas Petazzoni 	struct irq_chip *chip = irq_desc_get_chip(desc);
107a109893bSThomas Petazzoni 	unsigned long irqmap, irqn;
108a109893bSThomas Petazzoni 
109a109893bSThomas Petazzoni 	irqmap = readl_relaxed(pic->base + PIC_CAUSE);
110a109893bSThomas Petazzoni 	chained_irq_enter(chip, desc);
111a109893bSThomas Petazzoni 
112046a6ee2SMarc Zyngier 	for_each_set_bit(irqn, &irqmap, BITS_PER_LONG)
113046a6ee2SMarc Zyngier 		generic_handle_domain_irq(pic->domain, irqn);
114a109893bSThomas Petazzoni 
115a109893bSThomas Petazzoni 	chained_irq_exit(chip, desc);
116a109893bSThomas Petazzoni }
117a109893bSThomas Petazzoni 
mvebu_pic_enable_percpu_irq(void * data)118a109893bSThomas Petazzoni static void mvebu_pic_enable_percpu_irq(void *data)
119a109893bSThomas Petazzoni {
120a109893bSThomas Petazzoni 	struct mvebu_pic *pic = data;
121a109893bSThomas Petazzoni 
122a109893bSThomas Petazzoni 	mvebu_pic_reset(pic);
123a109893bSThomas Petazzoni 	enable_percpu_irq(pic->parent_irq, IRQ_TYPE_NONE);
124a109893bSThomas Petazzoni }
125a109893bSThomas Petazzoni 
mvebu_pic_disable_percpu_irq(void * data)126a109893bSThomas Petazzoni static void mvebu_pic_disable_percpu_irq(void *data)
127a109893bSThomas Petazzoni {
128a109893bSThomas Petazzoni 	struct mvebu_pic *pic = data;
129a109893bSThomas Petazzoni 
130a109893bSThomas Petazzoni 	disable_percpu_irq(pic->parent_irq);
131a109893bSThomas Petazzoni }
132a109893bSThomas Petazzoni 
mvebu_pic_probe(struct platform_device * pdev)133a109893bSThomas Petazzoni static int mvebu_pic_probe(struct platform_device *pdev)
134a109893bSThomas Petazzoni {
135a109893bSThomas Petazzoni 	struct device_node *node = pdev->dev.of_node;
136a109893bSThomas Petazzoni 	struct mvebu_pic *pic;
137a109893bSThomas Petazzoni 
138a109893bSThomas Petazzoni 	pic = devm_kzalloc(&pdev->dev, sizeof(struct mvebu_pic), GFP_KERNEL);
139a109893bSThomas Petazzoni 	if (!pic)
140a109893bSThomas Petazzoni 		return -ENOMEM;
141a109893bSThomas Petazzoni 
142*421f1623SMarc Zyngier 	pic->pdev = pdev;
143bacdbd71SCai Huoqing 	pic->base = devm_platform_ioremap_resource(pdev, 0);
144a109893bSThomas Petazzoni 	if (IS_ERR(pic->base))
145a109893bSThomas Petazzoni 		return PTR_ERR(pic->base);
146a109893bSThomas Petazzoni 
147a109893bSThomas Petazzoni 	pic->parent_irq = irq_of_parse_and_map(node, 0);
148a109893bSThomas Petazzoni 	if (pic->parent_irq <= 0) {
149a109893bSThomas Petazzoni 		dev_err(&pdev->dev, "Failed to parse parent interrupt\n");
150a109893bSThomas Petazzoni 		return -EINVAL;
151a109893bSThomas Petazzoni 	}
152a109893bSThomas Petazzoni 
153a109893bSThomas Petazzoni 	pic->domain = irq_domain_add_linear(node, PIC_MAX_IRQS,
154a109893bSThomas Petazzoni 					    &mvebu_pic_domain_ops, pic);
155a109893bSThomas Petazzoni 	if (!pic->domain) {
156a109893bSThomas Petazzoni 		dev_err(&pdev->dev, "Failed to allocate irq domain\n");
157a109893bSThomas Petazzoni 		return -ENOMEM;
158a109893bSThomas Petazzoni 	}
159a109893bSThomas Petazzoni 
160a109893bSThomas Petazzoni 	irq_set_chained_handler(pic->parent_irq, mvebu_pic_handle_cascade_irq);
161a109893bSThomas Petazzoni 	irq_set_handler_data(pic->parent_irq, pic);
162a109893bSThomas Petazzoni 
163a109893bSThomas Petazzoni 	on_each_cpu(mvebu_pic_enable_percpu_irq, pic, 1);
164a109893bSThomas Petazzoni 
165a109893bSThomas Petazzoni 	platform_set_drvdata(pdev, pic);
166a109893bSThomas Petazzoni 
167a109893bSThomas Petazzoni 	return 0;
168a109893bSThomas Petazzoni }
169a109893bSThomas Petazzoni 
mvebu_pic_remove(struct platform_device * pdev)170a109893bSThomas Petazzoni static int mvebu_pic_remove(struct platform_device *pdev)
171a109893bSThomas Petazzoni {
172a109893bSThomas Petazzoni 	struct mvebu_pic *pic = platform_get_drvdata(pdev);
173a109893bSThomas Petazzoni 
174a109893bSThomas Petazzoni 	on_each_cpu(mvebu_pic_disable_percpu_irq, pic, 1);
175a109893bSThomas Petazzoni 	irq_domain_remove(pic->domain);
176a109893bSThomas Petazzoni 
177a109893bSThomas Petazzoni 	return 0;
178a109893bSThomas Petazzoni }
179a109893bSThomas Petazzoni 
180a109893bSThomas Petazzoni static const struct of_device_id mvebu_pic_of_match[] = {
181a109893bSThomas Petazzoni 	{ .compatible = "marvell,armada-8k-pic", },
182a109893bSThomas Petazzoni 	{},
183a109893bSThomas Petazzoni };
184a109893bSThomas Petazzoni MODULE_DEVICE_TABLE(of, mvebu_pic_of_match);
185a109893bSThomas Petazzoni 
186a109893bSThomas Petazzoni static struct platform_driver mvebu_pic_driver = {
187a109893bSThomas Petazzoni 	.probe  = mvebu_pic_probe,
188a109893bSThomas Petazzoni 	.remove = mvebu_pic_remove,
189a109893bSThomas Petazzoni 	.driver = {
190a109893bSThomas Petazzoni 		.name = "mvebu-pic",
191a109893bSThomas Petazzoni 		.of_match_table = mvebu_pic_of_match,
192a109893bSThomas Petazzoni 	},
193a109893bSThomas Petazzoni };
194a109893bSThomas Petazzoni module_platform_driver(mvebu_pic_driver);
195a109893bSThomas Petazzoni 
196a109893bSThomas Petazzoni MODULE_AUTHOR("Yehuda Yitschak <yehuday@marvell.com>");
197a109893bSThomas Petazzoni MODULE_AUTHOR("Thomas Petazzoni <thomas.petazzoni@free-electrons.com>");
198a109893bSThomas Petazzoni MODULE_LICENSE("GPL v2");
199a109893bSThomas Petazzoni MODULE_ALIAS("platform:mvebu_pic");
200a109893bSThomas Petazzoni 
201