xref: /openbmc/linux/drivers/irqchip/irq-mtk-cirq.c (revision a359f757965aafd0f58570de95dc6bc06cf12a9c)
11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
29dbbbd33SYoulin Pei /*
39dbbbd33SYoulin Pei  * Copyright (c) 2016 MediaTek Inc.
49dbbbd33SYoulin Pei  * Author: Youlin.Pei <youlin.pei@mediatek.com>
59dbbbd33SYoulin Pei  */
69dbbbd33SYoulin Pei 
79dbbbd33SYoulin Pei #include <linux/interrupt.h>
89dbbbd33SYoulin Pei #include <linux/io.h>
99dbbbd33SYoulin Pei #include <linux/irq.h>
109dbbbd33SYoulin Pei #include <linux/irqchip.h>
119dbbbd33SYoulin Pei #include <linux/irqdomain.h>
129dbbbd33SYoulin Pei #include <linux/of.h>
139dbbbd33SYoulin Pei #include <linux/of_irq.h>
149dbbbd33SYoulin Pei #include <linux/of_address.h>
159dbbbd33SYoulin Pei #include <linux/slab.h>
169dbbbd33SYoulin Pei #include <linux/syscore_ops.h>
179dbbbd33SYoulin Pei 
189dbbbd33SYoulin Pei #define CIRQ_ACK	0x40
199dbbbd33SYoulin Pei #define CIRQ_MASK_SET	0xc0
209dbbbd33SYoulin Pei #define CIRQ_MASK_CLR	0x100
219dbbbd33SYoulin Pei #define CIRQ_SENS_SET	0x180
229dbbbd33SYoulin Pei #define CIRQ_SENS_CLR	0x1c0
239dbbbd33SYoulin Pei #define CIRQ_POL_SET	0x240
249dbbbd33SYoulin Pei #define CIRQ_POL_CLR	0x280
259dbbbd33SYoulin Pei #define CIRQ_CONTROL	0x300
269dbbbd33SYoulin Pei 
279dbbbd33SYoulin Pei #define CIRQ_EN	0x1
289dbbbd33SYoulin Pei #define CIRQ_EDGE	0x2
299dbbbd33SYoulin Pei #define CIRQ_FLUSH	0x4
309dbbbd33SYoulin Pei 
319dbbbd33SYoulin Pei struct mtk_cirq_chip_data {
329dbbbd33SYoulin Pei 	void __iomem *base;
339dbbbd33SYoulin Pei 	unsigned int ext_irq_start;
349dbbbd33SYoulin Pei 	unsigned int ext_irq_end;
359dbbbd33SYoulin Pei 	struct irq_domain *domain;
369dbbbd33SYoulin Pei };
379dbbbd33SYoulin Pei 
389dbbbd33SYoulin Pei static struct mtk_cirq_chip_data *cirq_data;
399dbbbd33SYoulin Pei 
409dbbbd33SYoulin Pei static void mtk_cirq_write_mask(struct irq_data *data, unsigned int offset)
419dbbbd33SYoulin Pei {
429dbbbd33SYoulin Pei 	struct mtk_cirq_chip_data *chip_data = data->chip_data;
439dbbbd33SYoulin Pei 	unsigned int cirq_num = data->hwirq;
449dbbbd33SYoulin Pei 	u32 mask = 1 << (cirq_num % 32);
459dbbbd33SYoulin Pei 
469dbbbd33SYoulin Pei 	writel_relaxed(mask, chip_data->base + offset + (cirq_num / 32) * 4);
479dbbbd33SYoulin Pei }
489dbbbd33SYoulin Pei 
499dbbbd33SYoulin Pei static void mtk_cirq_mask(struct irq_data *data)
509dbbbd33SYoulin Pei {
519dbbbd33SYoulin Pei 	mtk_cirq_write_mask(data, CIRQ_MASK_SET);
529dbbbd33SYoulin Pei 	irq_chip_mask_parent(data);
539dbbbd33SYoulin Pei }
549dbbbd33SYoulin Pei 
559dbbbd33SYoulin Pei static void mtk_cirq_unmask(struct irq_data *data)
569dbbbd33SYoulin Pei {
579dbbbd33SYoulin Pei 	mtk_cirq_write_mask(data, CIRQ_MASK_CLR);
589dbbbd33SYoulin Pei 	irq_chip_unmask_parent(data);
599dbbbd33SYoulin Pei }
609dbbbd33SYoulin Pei 
619dbbbd33SYoulin Pei static int mtk_cirq_set_type(struct irq_data *data, unsigned int type)
629dbbbd33SYoulin Pei {
639dbbbd33SYoulin Pei 	int ret;
649dbbbd33SYoulin Pei 
659dbbbd33SYoulin Pei 	switch (type & IRQ_TYPE_SENSE_MASK) {
669dbbbd33SYoulin Pei 	case IRQ_TYPE_EDGE_FALLING:
679dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_POL_CLR);
689dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_SENS_CLR);
699dbbbd33SYoulin Pei 		break;
709dbbbd33SYoulin Pei 	case IRQ_TYPE_EDGE_RISING:
719dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_POL_SET);
729dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_SENS_CLR);
739dbbbd33SYoulin Pei 		break;
749dbbbd33SYoulin Pei 	case IRQ_TYPE_LEVEL_LOW:
759dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_POL_CLR);
769dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_SENS_SET);
779dbbbd33SYoulin Pei 		break;
789dbbbd33SYoulin Pei 	case IRQ_TYPE_LEVEL_HIGH:
799dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_POL_SET);
809dbbbd33SYoulin Pei 		mtk_cirq_write_mask(data, CIRQ_SENS_SET);
819dbbbd33SYoulin Pei 		break;
829dbbbd33SYoulin Pei 	default:
839dbbbd33SYoulin Pei 		break;
849dbbbd33SYoulin Pei 	}
859dbbbd33SYoulin Pei 
869dbbbd33SYoulin Pei 	data = data->parent_data;
879dbbbd33SYoulin Pei 	ret = data->chip->irq_set_type(data, type);
889dbbbd33SYoulin Pei 	return ret;
899dbbbd33SYoulin Pei }
909dbbbd33SYoulin Pei 
919dbbbd33SYoulin Pei static struct irq_chip mtk_cirq_chip = {
929dbbbd33SYoulin Pei 	.name			= "MT_CIRQ",
939dbbbd33SYoulin Pei 	.irq_mask		= mtk_cirq_mask,
949dbbbd33SYoulin Pei 	.irq_unmask		= mtk_cirq_unmask,
959dbbbd33SYoulin Pei 	.irq_eoi		= irq_chip_eoi_parent,
969dbbbd33SYoulin Pei 	.irq_set_type		= mtk_cirq_set_type,
979dbbbd33SYoulin Pei 	.irq_retrigger		= irq_chip_retrigger_hierarchy,
989dbbbd33SYoulin Pei #ifdef CONFIG_SMP
999dbbbd33SYoulin Pei 	.irq_set_affinity	= irq_chip_set_affinity_parent,
1009dbbbd33SYoulin Pei #endif
1019dbbbd33SYoulin Pei };
1029dbbbd33SYoulin Pei 
1039dbbbd33SYoulin Pei static int mtk_cirq_domain_translate(struct irq_domain *d,
1049dbbbd33SYoulin Pei 				     struct irq_fwspec *fwspec,
1059dbbbd33SYoulin Pei 				     unsigned long *hwirq,
1069dbbbd33SYoulin Pei 				     unsigned int *type)
1079dbbbd33SYoulin Pei {
1089dbbbd33SYoulin Pei 	if (is_of_node(fwspec->fwnode)) {
1099dbbbd33SYoulin Pei 		if (fwspec->param_count != 3)
1109dbbbd33SYoulin Pei 			return -EINVAL;
1119dbbbd33SYoulin Pei 
1129dbbbd33SYoulin Pei 		/* No PPI should point to this domain */
1139dbbbd33SYoulin Pei 		if (fwspec->param[0] != 0)
1149dbbbd33SYoulin Pei 			return -EINVAL;
1159dbbbd33SYoulin Pei 
1169dbbbd33SYoulin Pei 		/* cirq support irq number check */
1179dbbbd33SYoulin Pei 		if (fwspec->param[1] < cirq_data->ext_irq_start ||
1189dbbbd33SYoulin Pei 		    fwspec->param[1] > cirq_data->ext_irq_end)
1199dbbbd33SYoulin Pei 			return -EINVAL;
1209dbbbd33SYoulin Pei 
1219dbbbd33SYoulin Pei 		*hwirq = fwspec->param[1] - cirq_data->ext_irq_start;
1229dbbbd33SYoulin Pei 		*type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK;
1239dbbbd33SYoulin Pei 		return 0;
1249dbbbd33SYoulin Pei 	}
1259dbbbd33SYoulin Pei 
1269dbbbd33SYoulin Pei 	return -EINVAL;
1279dbbbd33SYoulin Pei }
1289dbbbd33SYoulin Pei 
1299dbbbd33SYoulin Pei static int mtk_cirq_domain_alloc(struct irq_domain *domain, unsigned int virq,
1309dbbbd33SYoulin Pei 				 unsigned int nr_irqs, void *arg)
1319dbbbd33SYoulin Pei {
1329dbbbd33SYoulin Pei 	int ret;
1339dbbbd33SYoulin Pei 	irq_hw_number_t hwirq;
1349dbbbd33SYoulin Pei 	unsigned int type;
1359dbbbd33SYoulin Pei 	struct irq_fwspec *fwspec = arg;
1369dbbbd33SYoulin Pei 	struct irq_fwspec parent_fwspec = *fwspec;
1379dbbbd33SYoulin Pei 
1389dbbbd33SYoulin Pei 	ret = mtk_cirq_domain_translate(domain, fwspec, &hwirq, &type);
1399dbbbd33SYoulin Pei 	if (ret)
1409dbbbd33SYoulin Pei 		return ret;
1419dbbbd33SYoulin Pei 
1429dbbbd33SYoulin Pei 	if (WARN_ON(nr_irqs != 1))
1439dbbbd33SYoulin Pei 		return -EINVAL;
1449dbbbd33SYoulin Pei 
1459dbbbd33SYoulin Pei 	irq_domain_set_hwirq_and_chip(domain, virq, hwirq,
1469dbbbd33SYoulin Pei 				      &mtk_cirq_chip,
1479dbbbd33SYoulin Pei 				      domain->host_data);
1489dbbbd33SYoulin Pei 
1499dbbbd33SYoulin Pei 	parent_fwspec.fwnode = domain->parent->fwnode;
1509dbbbd33SYoulin Pei 	return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs,
1519dbbbd33SYoulin Pei 					    &parent_fwspec);
1529dbbbd33SYoulin Pei }
1539dbbbd33SYoulin Pei 
1549dbbbd33SYoulin Pei static const struct irq_domain_ops cirq_domain_ops = {
1559dbbbd33SYoulin Pei 	.translate	= mtk_cirq_domain_translate,
1569dbbbd33SYoulin Pei 	.alloc		= mtk_cirq_domain_alloc,
1579dbbbd33SYoulin Pei 	.free		= irq_domain_free_irqs_common,
1589dbbbd33SYoulin Pei };
1599dbbbd33SYoulin Pei 
1609dbbbd33SYoulin Pei #ifdef CONFIG_PM_SLEEP
1619dbbbd33SYoulin Pei static int mtk_cirq_suspend(void)
1629dbbbd33SYoulin Pei {
1639dbbbd33SYoulin Pei 	u32 value, mask;
1649dbbbd33SYoulin Pei 	unsigned int irq, hwirq_num;
1659dbbbd33SYoulin Pei 	bool pending, masked;
1669dbbbd33SYoulin Pei 	int i, pendret, maskret;
1679dbbbd33SYoulin Pei 
1689dbbbd33SYoulin Pei 	/*
1699dbbbd33SYoulin Pei 	 * When external interrupts happened, CIRQ will record the status
1709dbbbd33SYoulin Pei 	 * even CIRQ is not enabled. When execute flush command, CIRQ will
1719dbbbd33SYoulin Pei 	 * resend the signals according to the status. So if don't clear the
1729dbbbd33SYoulin Pei 	 * status, CIRQ will resend the wrong signals.
1739dbbbd33SYoulin Pei 	 *
1749dbbbd33SYoulin Pei 	 * arch_suspend_disable_irqs() will be called before CIRQ suspend
1759dbbbd33SYoulin Pei 	 * callback. If clear all the status simply, the external interrupts
1769dbbbd33SYoulin Pei 	 * which happened between arch_suspend_disable_irqs and CIRQ suspend
1779dbbbd33SYoulin Pei 	 * callback will be lost. Using following steps to avoid this issue;
1789dbbbd33SYoulin Pei 	 *
1799dbbbd33SYoulin Pei 	 * - Iterate over all the CIRQ supported interrupts;
1809dbbbd33SYoulin Pei 	 * - For each interrupt, inspect its pending and masked status at GIC
1819dbbbd33SYoulin Pei 	 *   level;
1829dbbbd33SYoulin Pei 	 * - If pending and unmasked, it happened between
1839dbbbd33SYoulin Pei 	 *   arch_suspend_disable_irqs and CIRQ suspend callback, don't ACK
1849dbbbd33SYoulin Pei 	 *   it. Otherwise, ACK it.
1859dbbbd33SYoulin Pei 	 */
1869dbbbd33SYoulin Pei 	hwirq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1;
1879dbbbd33SYoulin Pei 	for (i = 0; i < hwirq_num; i++) {
1889dbbbd33SYoulin Pei 		irq = irq_find_mapping(cirq_data->domain, i);
1899dbbbd33SYoulin Pei 		if (irq) {
1909dbbbd33SYoulin Pei 			pendret = irq_get_irqchip_state(irq,
1919dbbbd33SYoulin Pei 							IRQCHIP_STATE_PENDING,
1929dbbbd33SYoulin Pei 							&pending);
1939dbbbd33SYoulin Pei 
1949dbbbd33SYoulin Pei 			maskret = irq_get_irqchip_state(irq,
1959dbbbd33SYoulin Pei 							IRQCHIP_STATE_MASKED,
1969dbbbd33SYoulin Pei 							&masked);
1979dbbbd33SYoulin Pei 
1989dbbbd33SYoulin Pei 			if (pendret == 0 && maskret == 0 &&
1999dbbbd33SYoulin Pei 			    (pending && !masked))
2009dbbbd33SYoulin Pei 				continue;
2019dbbbd33SYoulin Pei 		}
2029dbbbd33SYoulin Pei 
2039dbbbd33SYoulin Pei 		mask = 1 << (i % 32);
2049dbbbd33SYoulin Pei 		writel_relaxed(mask, cirq_data->base + CIRQ_ACK + (i / 32) * 4);
2059dbbbd33SYoulin Pei 	}
2069dbbbd33SYoulin Pei 
2079dbbbd33SYoulin Pei 	/* set edge_only mode, record edge-triggerd interrupts */
2089dbbbd33SYoulin Pei 	/* enable cirq */
2099dbbbd33SYoulin Pei 	value = readl_relaxed(cirq_data->base + CIRQ_CONTROL);
2109dbbbd33SYoulin Pei 	value |= (CIRQ_EDGE | CIRQ_EN);
2119dbbbd33SYoulin Pei 	writel_relaxed(value, cirq_data->base + CIRQ_CONTROL);
2129dbbbd33SYoulin Pei 
2139dbbbd33SYoulin Pei 	return 0;
2149dbbbd33SYoulin Pei }
2159dbbbd33SYoulin Pei 
2169dbbbd33SYoulin Pei static void mtk_cirq_resume(void)
2179dbbbd33SYoulin Pei {
2189dbbbd33SYoulin Pei 	u32 value;
2199dbbbd33SYoulin Pei 
220*a359f757SIngo Molnar 	/* flush recorded interrupts, will send signals to parent controller */
2219dbbbd33SYoulin Pei 	value = readl_relaxed(cirq_data->base + CIRQ_CONTROL);
2229dbbbd33SYoulin Pei 	writel_relaxed(value | CIRQ_FLUSH, cirq_data->base + CIRQ_CONTROL);
2239dbbbd33SYoulin Pei 
2249dbbbd33SYoulin Pei 	/* disable cirq */
2259dbbbd33SYoulin Pei 	value = readl_relaxed(cirq_data->base + CIRQ_CONTROL);
2269dbbbd33SYoulin Pei 	value &= ~(CIRQ_EDGE | CIRQ_EN);
2279dbbbd33SYoulin Pei 	writel_relaxed(value, cirq_data->base + CIRQ_CONTROL);
2289dbbbd33SYoulin Pei }
2299dbbbd33SYoulin Pei 
2309dbbbd33SYoulin Pei static struct syscore_ops mtk_cirq_syscore_ops = {
2319dbbbd33SYoulin Pei 	.suspend	= mtk_cirq_suspend,
2329dbbbd33SYoulin Pei 	.resume		= mtk_cirq_resume,
2339dbbbd33SYoulin Pei };
2349dbbbd33SYoulin Pei 
2359dbbbd33SYoulin Pei static void mtk_cirq_syscore_init(void)
2369dbbbd33SYoulin Pei {
2379dbbbd33SYoulin Pei 	register_syscore_ops(&mtk_cirq_syscore_ops);
2389dbbbd33SYoulin Pei }
2399dbbbd33SYoulin Pei #else
2409dbbbd33SYoulin Pei static inline void mtk_cirq_syscore_init(void) {}
2419dbbbd33SYoulin Pei #endif
2429dbbbd33SYoulin Pei 
2439dbbbd33SYoulin Pei static int __init mtk_cirq_of_init(struct device_node *node,
2449dbbbd33SYoulin Pei 				   struct device_node *parent)
2459dbbbd33SYoulin Pei {
2469dbbbd33SYoulin Pei 	struct irq_domain *domain, *domain_parent;
2479dbbbd33SYoulin Pei 	unsigned int irq_num;
2489dbbbd33SYoulin Pei 	int ret;
2499dbbbd33SYoulin Pei 
2509dbbbd33SYoulin Pei 	domain_parent = irq_find_host(parent);
2519dbbbd33SYoulin Pei 	if (!domain_parent) {
2529dbbbd33SYoulin Pei 		pr_err("mtk_cirq: interrupt-parent not found\n");
2539dbbbd33SYoulin Pei 		return -EINVAL;
2549dbbbd33SYoulin Pei 	}
2559dbbbd33SYoulin Pei 
2569dbbbd33SYoulin Pei 	cirq_data = kzalloc(sizeof(*cirq_data), GFP_KERNEL);
2579dbbbd33SYoulin Pei 	if (!cirq_data)
2589dbbbd33SYoulin Pei 		return -ENOMEM;
2599dbbbd33SYoulin Pei 
2609dbbbd33SYoulin Pei 	cirq_data->base = of_iomap(node, 0);
2619dbbbd33SYoulin Pei 	if (!cirq_data->base) {
2629dbbbd33SYoulin Pei 		pr_err("mtk_cirq: unable to map cirq register\n");
2639dbbbd33SYoulin Pei 		ret = -ENXIO;
2649dbbbd33SYoulin Pei 		goto out_free;
2659dbbbd33SYoulin Pei 	}
2669dbbbd33SYoulin Pei 
2679dbbbd33SYoulin Pei 	ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 0,
2689dbbbd33SYoulin Pei 					 &cirq_data->ext_irq_start);
2699dbbbd33SYoulin Pei 	if (ret)
2709dbbbd33SYoulin Pei 		goto out_unmap;
2719dbbbd33SYoulin Pei 
2729dbbbd33SYoulin Pei 	ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 1,
2739dbbbd33SYoulin Pei 					 &cirq_data->ext_irq_end);
2749dbbbd33SYoulin Pei 	if (ret)
2759dbbbd33SYoulin Pei 		goto out_unmap;
2769dbbbd33SYoulin Pei 
2779dbbbd33SYoulin Pei 	irq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1;
2789dbbbd33SYoulin Pei 	domain = irq_domain_add_hierarchy(domain_parent, 0,
2799dbbbd33SYoulin Pei 					  irq_num, node,
2809dbbbd33SYoulin Pei 					  &cirq_domain_ops, cirq_data);
2819dbbbd33SYoulin Pei 	if (!domain) {
2829dbbbd33SYoulin Pei 		ret = -ENOMEM;
2839dbbbd33SYoulin Pei 		goto out_unmap;
2849dbbbd33SYoulin Pei 	}
2859dbbbd33SYoulin Pei 	cirq_data->domain = domain;
2869dbbbd33SYoulin Pei 
2879dbbbd33SYoulin Pei 	mtk_cirq_syscore_init();
2889dbbbd33SYoulin Pei 
2899dbbbd33SYoulin Pei 	return 0;
2909dbbbd33SYoulin Pei 
2919dbbbd33SYoulin Pei out_unmap:
2929dbbbd33SYoulin Pei 	iounmap(cirq_data->base);
2939dbbbd33SYoulin Pei out_free:
2949dbbbd33SYoulin Pei 	kfree(cirq_data);
2959dbbbd33SYoulin Pei 	return ret;
2969dbbbd33SYoulin Pei }
2979dbbbd33SYoulin Pei 
298a150dac5SMarc Zyngier IRQCHIP_DECLARE(mtk_cirq, "mediatek,mtk-cirq", mtk_cirq_of_init);
299