1*9dbbbd33SYoulin Pei /* 2*9dbbbd33SYoulin Pei * Copyright (c) 2016 MediaTek Inc. 3*9dbbbd33SYoulin Pei * Author: Youlin.Pei <youlin.pei@mediatek.com> 4*9dbbbd33SYoulin Pei * 5*9dbbbd33SYoulin Pei * This program is free software; you can redistribute it and/or modify 6*9dbbbd33SYoulin Pei * it under the terms of the GNU General Public License version 2 as 7*9dbbbd33SYoulin Pei * published by the Free Software Foundation. 8*9dbbbd33SYoulin Pei * 9*9dbbbd33SYoulin Pei * This program is distributed in the hope that it will be useful, 10*9dbbbd33SYoulin Pei * but WITHOUT ANY WARRANTY; without even the implied warranty of 11*9dbbbd33SYoulin Pei * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 12*9dbbbd33SYoulin Pei * GNU General Public License for more details. 13*9dbbbd33SYoulin Pei */ 14*9dbbbd33SYoulin Pei 15*9dbbbd33SYoulin Pei #include <linux/interrupt.h> 16*9dbbbd33SYoulin Pei #include <linux/io.h> 17*9dbbbd33SYoulin Pei #include <linux/irq.h> 18*9dbbbd33SYoulin Pei #include <linux/irqchip.h> 19*9dbbbd33SYoulin Pei #include <linux/irqdomain.h> 20*9dbbbd33SYoulin Pei #include <linux/of.h> 21*9dbbbd33SYoulin Pei #include <linux/of_irq.h> 22*9dbbbd33SYoulin Pei #include <linux/of_address.h> 23*9dbbbd33SYoulin Pei #include <linux/slab.h> 24*9dbbbd33SYoulin Pei #include <linux/syscore_ops.h> 25*9dbbbd33SYoulin Pei 26*9dbbbd33SYoulin Pei #define CIRQ_ACK 0x40 27*9dbbbd33SYoulin Pei #define CIRQ_MASK_SET 0xc0 28*9dbbbd33SYoulin Pei #define CIRQ_MASK_CLR 0x100 29*9dbbbd33SYoulin Pei #define CIRQ_SENS_SET 0x180 30*9dbbbd33SYoulin Pei #define CIRQ_SENS_CLR 0x1c0 31*9dbbbd33SYoulin Pei #define CIRQ_POL_SET 0x240 32*9dbbbd33SYoulin Pei #define CIRQ_POL_CLR 0x280 33*9dbbbd33SYoulin Pei #define CIRQ_CONTROL 0x300 34*9dbbbd33SYoulin Pei 35*9dbbbd33SYoulin Pei #define CIRQ_EN 0x1 36*9dbbbd33SYoulin Pei #define CIRQ_EDGE 0x2 37*9dbbbd33SYoulin Pei #define CIRQ_FLUSH 0x4 38*9dbbbd33SYoulin Pei 39*9dbbbd33SYoulin Pei struct mtk_cirq_chip_data { 40*9dbbbd33SYoulin Pei void __iomem *base; 41*9dbbbd33SYoulin Pei unsigned int ext_irq_start; 42*9dbbbd33SYoulin Pei unsigned int ext_irq_end; 43*9dbbbd33SYoulin Pei struct irq_domain *domain; 44*9dbbbd33SYoulin Pei }; 45*9dbbbd33SYoulin Pei 46*9dbbbd33SYoulin Pei static struct mtk_cirq_chip_data *cirq_data; 47*9dbbbd33SYoulin Pei 48*9dbbbd33SYoulin Pei static void mtk_cirq_write_mask(struct irq_data *data, unsigned int offset) 49*9dbbbd33SYoulin Pei { 50*9dbbbd33SYoulin Pei struct mtk_cirq_chip_data *chip_data = data->chip_data; 51*9dbbbd33SYoulin Pei unsigned int cirq_num = data->hwirq; 52*9dbbbd33SYoulin Pei u32 mask = 1 << (cirq_num % 32); 53*9dbbbd33SYoulin Pei 54*9dbbbd33SYoulin Pei writel_relaxed(mask, chip_data->base + offset + (cirq_num / 32) * 4); 55*9dbbbd33SYoulin Pei } 56*9dbbbd33SYoulin Pei 57*9dbbbd33SYoulin Pei static void mtk_cirq_mask(struct irq_data *data) 58*9dbbbd33SYoulin Pei { 59*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_MASK_SET); 60*9dbbbd33SYoulin Pei irq_chip_mask_parent(data); 61*9dbbbd33SYoulin Pei } 62*9dbbbd33SYoulin Pei 63*9dbbbd33SYoulin Pei static void mtk_cirq_unmask(struct irq_data *data) 64*9dbbbd33SYoulin Pei { 65*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_MASK_CLR); 66*9dbbbd33SYoulin Pei irq_chip_unmask_parent(data); 67*9dbbbd33SYoulin Pei } 68*9dbbbd33SYoulin Pei 69*9dbbbd33SYoulin Pei static int mtk_cirq_set_type(struct irq_data *data, unsigned int type) 70*9dbbbd33SYoulin Pei { 71*9dbbbd33SYoulin Pei int ret; 72*9dbbbd33SYoulin Pei 73*9dbbbd33SYoulin Pei switch (type & IRQ_TYPE_SENSE_MASK) { 74*9dbbbd33SYoulin Pei case IRQ_TYPE_EDGE_FALLING: 75*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_CLR); 76*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_CLR); 77*9dbbbd33SYoulin Pei break; 78*9dbbbd33SYoulin Pei case IRQ_TYPE_EDGE_RISING: 79*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_SET); 80*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_CLR); 81*9dbbbd33SYoulin Pei break; 82*9dbbbd33SYoulin Pei case IRQ_TYPE_LEVEL_LOW: 83*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_CLR); 84*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_SET); 85*9dbbbd33SYoulin Pei break; 86*9dbbbd33SYoulin Pei case IRQ_TYPE_LEVEL_HIGH: 87*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_SET); 88*9dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_SET); 89*9dbbbd33SYoulin Pei break; 90*9dbbbd33SYoulin Pei default: 91*9dbbbd33SYoulin Pei break; 92*9dbbbd33SYoulin Pei } 93*9dbbbd33SYoulin Pei 94*9dbbbd33SYoulin Pei data = data->parent_data; 95*9dbbbd33SYoulin Pei ret = data->chip->irq_set_type(data, type); 96*9dbbbd33SYoulin Pei return ret; 97*9dbbbd33SYoulin Pei } 98*9dbbbd33SYoulin Pei 99*9dbbbd33SYoulin Pei static struct irq_chip mtk_cirq_chip = { 100*9dbbbd33SYoulin Pei .name = "MT_CIRQ", 101*9dbbbd33SYoulin Pei .irq_mask = mtk_cirq_mask, 102*9dbbbd33SYoulin Pei .irq_unmask = mtk_cirq_unmask, 103*9dbbbd33SYoulin Pei .irq_eoi = irq_chip_eoi_parent, 104*9dbbbd33SYoulin Pei .irq_set_type = mtk_cirq_set_type, 105*9dbbbd33SYoulin Pei .irq_retrigger = irq_chip_retrigger_hierarchy, 106*9dbbbd33SYoulin Pei #ifdef CONFIG_SMP 107*9dbbbd33SYoulin Pei .irq_set_affinity = irq_chip_set_affinity_parent, 108*9dbbbd33SYoulin Pei #endif 109*9dbbbd33SYoulin Pei }; 110*9dbbbd33SYoulin Pei 111*9dbbbd33SYoulin Pei static int mtk_cirq_domain_translate(struct irq_domain *d, 112*9dbbbd33SYoulin Pei struct irq_fwspec *fwspec, 113*9dbbbd33SYoulin Pei unsigned long *hwirq, 114*9dbbbd33SYoulin Pei unsigned int *type) 115*9dbbbd33SYoulin Pei { 116*9dbbbd33SYoulin Pei if (is_of_node(fwspec->fwnode)) { 117*9dbbbd33SYoulin Pei if (fwspec->param_count != 3) 118*9dbbbd33SYoulin Pei return -EINVAL; 119*9dbbbd33SYoulin Pei 120*9dbbbd33SYoulin Pei /* No PPI should point to this domain */ 121*9dbbbd33SYoulin Pei if (fwspec->param[0] != 0) 122*9dbbbd33SYoulin Pei return -EINVAL; 123*9dbbbd33SYoulin Pei 124*9dbbbd33SYoulin Pei /* cirq support irq number check */ 125*9dbbbd33SYoulin Pei if (fwspec->param[1] < cirq_data->ext_irq_start || 126*9dbbbd33SYoulin Pei fwspec->param[1] > cirq_data->ext_irq_end) 127*9dbbbd33SYoulin Pei return -EINVAL; 128*9dbbbd33SYoulin Pei 129*9dbbbd33SYoulin Pei *hwirq = fwspec->param[1] - cirq_data->ext_irq_start; 130*9dbbbd33SYoulin Pei *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; 131*9dbbbd33SYoulin Pei return 0; 132*9dbbbd33SYoulin Pei } 133*9dbbbd33SYoulin Pei 134*9dbbbd33SYoulin Pei return -EINVAL; 135*9dbbbd33SYoulin Pei } 136*9dbbbd33SYoulin Pei 137*9dbbbd33SYoulin Pei static int mtk_cirq_domain_alloc(struct irq_domain *domain, unsigned int virq, 138*9dbbbd33SYoulin Pei unsigned int nr_irqs, void *arg) 139*9dbbbd33SYoulin Pei { 140*9dbbbd33SYoulin Pei int ret; 141*9dbbbd33SYoulin Pei irq_hw_number_t hwirq; 142*9dbbbd33SYoulin Pei unsigned int type; 143*9dbbbd33SYoulin Pei struct irq_fwspec *fwspec = arg; 144*9dbbbd33SYoulin Pei struct irq_fwspec parent_fwspec = *fwspec; 145*9dbbbd33SYoulin Pei 146*9dbbbd33SYoulin Pei ret = mtk_cirq_domain_translate(domain, fwspec, &hwirq, &type); 147*9dbbbd33SYoulin Pei if (ret) 148*9dbbbd33SYoulin Pei return ret; 149*9dbbbd33SYoulin Pei 150*9dbbbd33SYoulin Pei if (WARN_ON(nr_irqs != 1)) 151*9dbbbd33SYoulin Pei return -EINVAL; 152*9dbbbd33SYoulin Pei 153*9dbbbd33SYoulin Pei irq_domain_set_hwirq_and_chip(domain, virq, hwirq, 154*9dbbbd33SYoulin Pei &mtk_cirq_chip, 155*9dbbbd33SYoulin Pei domain->host_data); 156*9dbbbd33SYoulin Pei 157*9dbbbd33SYoulin Pei parent_fwspec.fwnode = domain->parent->fwnode; 158*9dbbbd33SYoulin Pei return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, 159*9dbbbd33SYoulin Pei &parent_fwspec); 160*9dbbbd33SYoulin Pei } 161*9dbbbd33SYoulin Pei 162*9dbbbd33SYoulin Pei static const struct irq_domain_ops cirq_domain_ops = { 163*9dbbbd33SYoulin Pei .translate = mtk_cirq_domain_translate, 164*9dbbbd33SYoulin Pei .alloc = mtk_cirq_domain_alloc, 165*9dbbbd33SYoulin Pei .free = irq_domain_free_irqs_common, 166*9dbbbd33SYoulin Pei }; 167*9dbbbd33SYoulin Pei 168*9dbbbd33SYoulin Pei #ifdef CONFIG_PM_SLEEP 169*9dbbbd33SYoulin Pei static int mtk_cirq_suspend(void) 170*9dbbbd33SYoulin Pei { 171*9dbbbd33SYoulin Pei u32 value, mask; 172*9dbbbd33SYoulin Pei unsigned int irq, hwirq_num; 173*9dbbbd33SYoulin Pei bool pending, masked; 174*9dbbbd33SYoulin Pei int i, pendret, maskret; 175*9dbbbd33SYoulin Pei 176*9dbbbd33SYoulin Pei /* 177*9dbbbd33SYoulin Pei * When external interrupts happened, CIRQ will record the status 178*9dbbbd33SYoulin Pei * even CIRQ is not enabled. When execute flush command, CIRQ will 179*9dbbbd33SYoulin Pei * resend the signals according to the status. So if don't clear the 180*9dbbbd33SYoulin Pei * status, CIRQ will resend the wrong signals. 181*9dbbbd33SYoulin Pei * 182*9dbbbd33SYoulin Pei * arch_suspend_disable_irqs() will be called before CIRQ suspend 183*9dbbbd33SYoulin Pei * callback. If clear all the status simply, the external interrupts 184*9dbbbd33SYoulin Pei * which happened between arch_suspend_disable_irqs and CIRQ suspend 185*9dbbbd33SYoulin Pei * callback will be lost. Using following steps to avoid this issue; 186*9dbbbd33SYoulin Pei * 187*9dbbbd33SYoulin Pei * - Iterate over all the CIRQ supported interrupts; 188*9dbbbd33SYoulin Pei * - For each interrupt, inspect its pending and masked status at GIC 189*9dbbbd33SYoulin Pei * level; 190*9dbbbd33SYoulin Pei * - If pending and unmasked, it happened between 191*9dbbbd33SYoulin Pei * arch_suspend_disable_irqs and CIRQ suspend callback, don't ACK 192*9dbbbd33SYoulin Pei * it. Otherwise, ACK it. 193*9dbbbd33SYoulin Pei */ 194*9dbbbd33SYoulin Pei hwirq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1; 195*9dbbbd33SYoulin Pei for (i = 0; i < hwirq_num; i++) { 196*9dbbbd33SYoulin Pei irq = irq_find_mapping(cirq_data->domain, i); 197*9dbbbd33SYoulin Pei if (irq) { 198*9dbbbd33SYoulin Pei pendret = irq_get_irqchip_state(irq, 199*9dbbbd33SYoulin Pei IRQCHIP_STATE_PENDING, 200*9dbbbd33SYoulin Pei &pending); 201*9dbbbd33SYoulin Pei 202*9dbbbd33SYoulin Pei maskret = irq_get_irqchip_state(irq, 203*9dbbbd33SYoulin Pei IRQCHIP_STATE_MASKED, 204*9dbbbd33SYoulin Pei &masked); 205*9dbbbd33SYoulin Pei 206*9dbbbd33SYoulin Pei if (pendret == 0 && maskret == 0 && 207*9dbbbd33SYoulin Pei (pending && !masked)) 208*9dbbbd33SYoulin Pei continue; 209*9dbbbd33SYoulin Pei } 210*9dbbbd33SYoulin Pei 211*9dbbbd33SYoulin Pei mask = 1 << (i % 32); 212*9dbbbd33SYoulin Pei writel_relaxed(mask, cirq_data->base + CIRQ_ACK + (i / 32) * 4); 213*9dbbbd33SYoulin Pei } 214*9dbbbd33SYoulin Pei 215*9dbbbd33SYoulin Pei /* set edge_only mode, record edge-triggerd interrupts */ 216*9dbbbd33SYoulin Pei /* enable cirq */ 217*9dbbbd33SYoulin Pei value = readl_relaxed(cirq_data->base + CIRQ_CONTROL); 218*9dbbbd33SYoulin Pei value |= (CIRQ_EDGE | CIRQ_EN); 219*9dbbbd33SYoulin Pei writel_relaxed(value, cirq_data->base + CIRQ_CONTROL); 220*9dbbbd33SYoulin Pei 221*9dbbbd33SYoulin Pei return 0; 222*9dbbbd33SYoulin Pei } 223*9dbbbd33SYoulin Pei 224*9dbbbd33SYoulin Pei static void mtk_cirq_resume(void) 225*9dbbbd33SYoulin Pei { 226*9dbbbd33SYoulin Pei u32 value; 227*9dbbbd33SYoulin Pei 228*9dbbbd33SYoulin Pei /* flush recored interrupts, will send signals to parent controller */ 229*9dbbbd33SYoulin Pei value = readl_relaxed(cirq_data->base + CIRQ_CONTROL); 230*9dbbbd33SYoulin Pei writel_relaxed(value | CIRQ_FLUSH, cirq_data->base + CIRQ_CONTROL); 231*9dbbbd33SYoulin Pei 232*9dbbbd33SYoulin Pei /* disable cirq */ 233*9dbbbd33SYoulin Pei value = readl_relaxed(cirq_data->base + CIRQ_CONTROL); 234*9dbbbd33SYoulin Pei value &= ~(CIRQ_EDGE | CIRQ_EN); 235*9dbbbd33SYoulin Pei writel_relaxed(value, cirq_data->base + CIRQ_CONTROL); 236*9dbbbd33SYoulin Pei } 237*9dbbbd33SYoulin Pei 238*9dbbbd33SYoulin Pei static struct syscore_ops mtk_cirq_syscore_ops = { 239*9dbbbd33SYoulin Pei .suspend = mtk_cirq_suspend, 240*9dbbbd33SYoulin Pei .resume = mtk_cirq_resume, 241*9dbbbd33SYoulin Pei }; 242*9dbbbd33SYoulin Pei 243*9dbbbd33SYoulin Pei static void mtk_cirq_syscore_init(void) 244*9dbbbd33SYoulin Pei { 245*9dbbbd33SYoulin Pei register_syscore_ops(&mtk_cirq_syscore_ops); 246*9dbbbd33SYoulin Pei } 247*9dbbbd33SYoulin Pei #else 248*9dbbbd33SYoulin Pei static inline void mtk_cirq_syscore_init(void) {} 249*9dbbbd33SYoulin Pei #endif 250*9dbbbd33SYoulin Pei 251*9dbbbd33SYoulin Pei static int __init mtk_cirq_of_init(struct device_node *node, 252*9dbbbd33SYoulin Pei struct device_node *parent) 253*9dbbbd33SYoulin Pei { 254*9dbbbd33SYoulin Pei struct irq_domain *domain, *domain_parent; 255*9dbbbd33SYoulin Pei unsigned int irq_num; 256*9dbbbd33SYoulin Pei int ret; 257*9dbbbd33SYoulin Pei 258*9dbbbd33SYoulin Pei domain_parent = irq_find_host(parent); 259*9dbbbd33SYoulin Pei if (!domain_parent) { 260*9dbbbd33SYoulin Pei pr_err("mtk_cirq: interrupt-parent not found\n"); 261*9dbbbd33SYoulin Pei return -EINVAL; 262*9dbbbd33SYoulin Pei } 263*9dbbbd33SYoulin Pei 264*9dbbbd33SYoulin Pei cirq_data = kzalloc(sizeof(*cirq_data), GFP_KERNEL); 265*9dbbbd33SYoulin Pei if (!cirq_data) 266*9dbbbd33SYoulin Pei return -ENOMEM; 267*9dbbbd33SYoulin Pei 268*9dbbbd33SYoulin Pei cirq_data->base = of_iomap(node, 0); 269*9dbbbd33SYoulin Pei if (!cirq_data->base) { 270*9dbbbd33SYoulin Pei pr_err("mtk_cirq: unable to map cirq register\n"); 271*9dbbbd33SYoulin Pei ret = -ENXIO; 272*9dbbbd33SYoulin Pei goto out_free; 273*9dbbbd33SYoulin Pei } 274*9dbbbd33SYoulin Pei 275*9dbbbd33SYoulin Pei ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 0, 276*9dbbbd33SYoulin Pei &cirq_data->ext_irq_start); 277*9dbbbd33SYoulin Pei if (ret) 278*9dbbbd33SYoulin Pei goto out_unmap; 279*9dbbbd33SYoulin Pei 280*9dbbbd33SYoulin Pei ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 1, 281*9dbbbd33SYoulin Pei &cirq_data->ext_irq_end); 282*9dbbbd33SYoulin Pei if (ret) 283*9dbbbd33SYoulin Pei goto out_unmap; 284*9dbbbd33SYoulin Pei 285*9dbbbd33SYoulin Pei irq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1; 286*9dbbbd33SYoulin Pei domain = irq_domain_add_hierarchy(domain_parent, 0, 287*9dbbbd33SYoulin Pei irq_num, node, 288*9dbbbd33SYoulin Pei &cirq_domain_ops, cirq_data); 289*9dbbbd33SYoulin Pei if (!domain) { 290*9dbbbd33SYoulin Pei ret = -ENOMEM; 291*9dbbbd33SYoulin Pei goto out_unmap; 292*9dbbbd33SYoulin Pei } 293*9dbbbd33SYoulin Pei cirq_data->domain = domain; 294*9dbbbd33SYoulin Pei 295*9dbbbd33SYoulin Pei mtk_cirq_syscore_init(); 296*9dbbbd33SYoulin Pei 297*9dbbbd33SYoulin Pei return 0; 298*9dbbbd33SYoulin Pei 299*9dbbbd33SYoulin Pei out_unmap: 300*9dbbbd33SYoulin Pei iounmap(cirq_data->base); 301*9dbbbd33SYoulin Pei out_free: 302*9dbbbd33SYoulin Pei kfree(cirq_data); 303*9dbbbd33SYoulin Pei return ret; 304*9dbbbd33SYoulin Pei } 305*9dbbbd33SYoulin Pei 306*9dbbbd33SYoulin Pei IRQCHIP_DECLARE(mtk_cirq, "mediatek,mtk-cirq", mtk_cirq_of_init); 307