11802d0beSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only 29dbbbd33SYoulin Pei /* 39dbbbd33SYoulin Pei * Copyright (c) 2016 MediaTek Inc. 49dbbbd33SYoulin Pei * Author: Youlin.Pei <youlin.pei@mediatek.com> 59dbbbd33SYoulin Pei */ 69dbbbd33SYoulin Pei 79dbbbd33SYoulin Pei #include <linux/interrupt.h> 89dbbbd33SYoulin Pei #include <linux/io.h> 99dbbbd33SYoulin Pei #include <linux/irq.h> 109dbbbd33SYoulin Pei #include <linux/irqchip.h> 119dbbbd33SYoulin Pei #include <linux/irqdomain.h> 129dbbbd33SYoulin Pei #include <linux/of.h> 139dbbbd33SYoulin Pei #include <linux/of_irq.h> 149dbbbd33SYoulin Pei #include <linux/of_address.h> 159dbbbd33SYoulin Pei #include <linux/slab.h> 169dbbbd33SYoulin Pei #include <linux/syscore_ops.h> 179dbbbd33SYoulin Pei 18*45ac0195SAngeloGioacchino Del Regno enum mtk_cirq_regoffs_index { 19*45ac0195SAngeloGioacchino Del Regno CIRQ_STA, 20*45ac0195SAngeloGioacchino Del Regno CIRQ_ACK, 21*45ac0195SAngeloGioacchino Del Regno CIRQ_MASK_SET, 22*45ac0195SAngeloGioacchino Del Regno CIRQ_MASK_CLR, 23*45ac0195SAngeloGioacchino Del Regno CIRQ_SENS_SET, 24*45ac0195SAngeloGioacchino Del Regno CIRQ_SENS_CLR, 25*45ac0195SAngeloGioacchino Del Regno CIRQ_POL_SET, 26*45ac0195SAngeloGioacchino Del Regno CIRQ_POL_CLR, 27*45ac0195SAngeloGioacchino Del Regno CIRQ_CONTROL 28*45ac0195SAngeloGioacchino Del Regno }; 29*45ac0195SAngeloGioacchino Del Regno 30*45ac0195SAngeloGioacchino Del Regno static const u32 mtk_cirq_regoffs_v1[] = { 31*45ac0195SAngeloGioacchino Del Regno [CIRQ_STA] = 0x0, 32*45ac0195SAngeloGioacchino Del Regno [CIRQ_ACK] = 0x40, 33*45ac0195SAngeloGioacchino Del Regno [CIRQ_MASK_SET] = 0xc0, 34*45ac0195SAngeloGioacchino Del Regno [CIRQ_MASK_CLR] = 0x100, 35*45ac0195SAngeloGioacchino Del Regno [CIRQ_SENS_SET] = 0x180, 36*45ac0195SAngeloGioacchino Del Regno [CIRQ_SENS_CLR] = 0x1c0, 37*45ac0195SAngeloGioacchino Del Regno [CIRQ_POL_SET] = 0x240, 38*45ac0195SAngeloGioacchino Del Regno [CIRQ_POL_CLR] = 0x280, 39*45ac0195SAngeloGioacchino Del Regno [CIRQ_CONTROL] = 0x300, 40*45ac0195SAngeloGioacchino Del Regno }; 419dbbbd33SYoulin Pei 429dbbbd33SYoulin Pei #define CIRQ_EN 0x1 439dbbbd33SYoulin Pei #define CIRQ_EDGE 0x2 449dbbbd33SYoulin Pei #define CIRQ_FLUSH 0x4 459dbbbd33SYoulin Pei 469dbbbd33SYoulin Pei struct mtk_cirq_chip_data { 479dbbbd33SYoulin Pei void __iomem *base; 489dbbbd33SYoulin Pei unsigned int ext_irq_start; 499dbbbd33SYoulin Pei unsigned int ext_irq_end; 50*45ac0195SAngeloGioacchino Del Regno const u32 *offsets; 519dbbbd33SYoulin Pei struct irq_domain *domain; 529dbbbd33SYoulin Pei }; 539dbbbd33SYoulin Pei 549dbbbd33SYoulin Pei static struct mtk_cirq_chip_data *cirq_data; 559dbbbd33SYoulin Pei 56*45ac0195SAngeloGioacchino Del Regno static void __iomem *mtk_cirq_reg(struct mtk_cirq_chip_data *chip_data, 57*45ac0195SAngeloGioacchino Del Regno enum mtk_cirq_regoffs_index idx) 58*45ac0195SAngeloGioacchino Del Regno { 59*45ac0195SAngeloGioacchino Del Regno return chip_data->base + chip_data->offsets[idx]; 60*45ac0195SAngeloGioacchino Del Regno } 61*45ac0195SAngeloGioacchino Del Regno 62*45ac0195SAngeloGioacchino Del Regno static void __iomem *mtk_cirq_irq_reg(struct mtk_cirq_chip_data *chip_data, 63*45ac0195SAngeloGioacchino Del Regno enum mtk_cirq_regoffs_index idx, 64*45ac0195SAngeloGioacchino Del Regno unsigned int cirq_num) 65*45ac0195SAngeloGioacchino Del Regno { 66*45ac0195SAngeloGioacchino Del Regno return mtk_cirq_reg(chip_data, idx) + (cirq_num / 32) * 4; 67*45ac0195SAngeloGioacchino Del Regno } 68*45ac0195SAngeloGioacchino Del Regno 69*45ac0195SAngeloGioacchino Del Regno static void mtk_cirq_write_mask(struct irq_data *data, enum mtk_cirq_regoffs_index idx) 709dbbbd33SYoulin Pei { 719dbbbd33SYoulin Pei struct mtk_cirq_chip_data *chip_data = data->chip_data; 729dbbbd33SYoulin Pei unsigned int cirq_num = data->hwirq; 739dbbbd33SYoulin Pei u32 mask = 1 << (cirq_num % 32); 749dbbbd33SYoulin Pei 75*45ac0195SAngeloGioacchino Del Regno writel_relaxed(mask, mtk_cirq_irq_reg(chip_data, idx, cirq_num)); 769dbbbd33SYoulin Pei } 779dbbbd33SYoulin Pei 789dbbbd33SYoulin Pei static void mtk_cirq_mask(struct irq_data *data) 799dbbbd33SYoulin Pei { 809dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_MASK_SET); 819dbbbd33SYoulin Pei irq_chip_mask_parent(data); 829dbbbd33SYoulin Pei } 839dbbbd33SYoulin Pei 849dbbbd33SYoulin Pei static void mtk_cirq_unmask(struct irq_data *data) 859dbbbd33SYoulin Pei { 869dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_MASK_CLR); 879dbbbd33SYoulin Pei irq_chip_unmask_parent(data); 889dbbbd33SYoulin Pei } 899dbbbd33SYoulin Pei 909dbbbd33SYoulin Pei static int mtk_cirq_set_type(struct irq_data *data, unsigned int type) 919dbbbd33SYoulin Pei { 929dbbbd33SYoulin Pei int ret; 939dbbbd33SYoulin Pei 949dbbbd33SYoulin Pei switch (type & IRQ_TYPE_SENSE_MASK) { 959dbbbd33SYoulin Pei case IRQ_TYPE_EDGE_FALLING: 969dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_CLR); 979dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_CLR); 989dbbbd33SYoulin Pei break; 999dbbbd33SYoulin Pei case IRQ_TYPE_EDGE_RISING: 1009dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_SET); 1019dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_CLR); 1029dbbbd33SYoulin Pei break; 1039dbbbd33SYoulin Pei case IRQ_TYPE_LEVEL_LOW: 1049dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_CLR); 1059dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_SET); 1069dbbbd33SYoulin Pei break; 1079dbbbd33SYoulin Pei case IRQ_TYPE_LEVEL_HIGH: 1089dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_POL_SET); 1099dbbbd33SYoulin Pei mtk_cirq_write_mask(data, CIRQ_SENS_SET); 1109dbbbd33SYoulin Pei break; 1119dbbbd33SYoulin Pei default: 1129dbbbd33SYoulin Pei break; 1139dbbbd33SYoulin Pei } 1149dbbbd33SYoulin Pei 1159dbbbd33SYoulin Pei data = data->parent_data; 1169dbbbd33SYoulin Pei ret = data->chip->irq_set_type(data, type); 1179dbbbd33SYoulin Pei return ret; 1189dbbbd33SYoulin Pei } 1199dbbbd33SYoulin Pei 1209dbbbd33SYoulin Pei static struct irq_chip mtk_cirq_chip = { 1219dbbbd33SYoulin Pei .name = "MT_CIRQ", 1229dbbbd33SYoulin Pei .irq_mask = mtk_cirq_mask, 1239dbbbd33SYoulin Pei .irq_unmask = mtk_cirq_unmask, 1249dbbbd33SYoulin Pei .irq_eoi = irq_chip_eoi_parent, 1259dbbbd33SYoulin Pei .irq_set_type = mtk_cirq_set_type, 1269dbbbd33SYoulin Pei .irq_retrigger = irq_chip_retrigger_hierarchy, 1279dbbbd33SYoulin Pei #ifdef CONFIG_SMP 1289dbbbd33SYoulin Pei .irq_set_affinity = irq_chip_set_affinity_parent, 1299dbbbd33SYoulin Pei #endif 1309dbbbd33SYoulin Pei }; 1319dbbbd33SYoulin Pei 1329dbbbd33SYoulin Pei static int mtk_cirq_domain_translate(struct irq_domain *d, 1339dbbbd33SYoulin Pei struct irq_fwspec *fwspec, 1349dbbbd33SYoulin Pei unsigned long *hwirq, 1359dbbbd33SYoulin Pei unsigned int *type) 1369dbbbd33SYoulin Pei { 1379dbbbd33SYoulin Pei if (is_of_node(fwspec->fwnode)) { 1389dbbbd33SYoulin Pei if (fwspec->param_count != 3) 1399dbbbd33SYoulin Pei return -EINVAL; 1409dbbbd33SYoulin Pei 1419dbbbd33SYoulin Pei /* No PPI should point to this domain */ 1429dbbbd33SYoulin Pei if (fwspec->param[0] != 0) 1439dbbbd33SYoulin Pei return -EINVAL; 1449dbbbd33SYoulin Pei 1459dbbbd33SYoulin Pei /* cirq support irq number check */ 1469dbbbd33SYoulin Pei if (fwspec->param[1] < cirq_data->ext_irq_start || 1479dbbbd33SYoulin Pei fwspec->param[1] > cirq_data->ext_irq_end) 1489dbbbd33SYoulin Pei return -EINVAL; 1499dbbbd33SYoulin Pei 1509dbbbd33SYoulin Pei *hwirq = fwspec->param[1] - cirq_data->ext_irq_start; 1519dbbbd33SYoulin Pei *type = fwspec->param[2] & IRQ_TYPE_SENSE_MASK; 1529dbbbd33SYoulin Pei return 0; 1539dbbbd33SYoulin Pei } 1549dbbbd33SYoulin Pei 1559dbbbd33SYoulin Pei return -EINVAL; 1569dbbbd33SYoulin Pei } 1579dbbbd33SYoulin Pei 1589dbbbd33SYoulin Pei static int mtk_cirq_domain_alloc(struct irq_domain *domain, unsigned int virq, 1599dbbbd33SYoulin Pei unsigned int nr_irqs, void *arg) 1609dbbbd33SYoulin Pei { 1619dbbbd33SYoulin Pei int ret; 1629dbbbd33SYoulin Pei irq_hw_number_t hwirq; 1639dbbbd33SYoulin Pei unsigned int type; 1649dbbbd33SYoulin Pei struct irq_fwspec *fwspec = arg; 1659dbbbd33SYoulin Pei struct irq_fwspec parent_fwspec = *fwspec; 1669dbbbd33SYoulin Pei 1679dbbbd33SYoulin Pei ret = mtk_cirq_domain_translate(domain, fwspec, &hwirq, &type); 1689dbbbd33SYoulin Pei if (ret) 1699dbbbd33SYoulin Pei return ret; 1709dbbbd33SYoulin Pei 1719dbbbd33SYoulin Pei if (WARN_ON(nr_irqs != 1)) 1729dbbbd33SYoulin Pei return -EINVAL; 1739dbbbd33SYoulin Pei 1749dbbbd33SYoulin Pei irq_domain_set_hwirq_and_chip(domain, virq, hwirq, 1759dbbbd33SYoulin Pei &mtk_cirq_chip, 1769dbbbd33SYoulin Pei domain->host_data); 1779dbbbd33SYoulin Pei 1789dbbbd33SYoulin Pei parent_fwspec.fwnode = domain->parent->fwnode; 1799dbbbd33SYoulin Pei return irq_domain_alloc_irqs_parent(domain, virq, nr_irqs, 1809dbbbd33SYoulin Pei &parent_fwspec); 1819dbbbd33SYoulin Pei } 1829dbbbd33SYoulin Pei 1839dbbbd33SYoulin Pei static const struct irq_domain_ops cirq_domain_ops = { 1849dbbbd33SYoulin Pei .translate = mtk_cirq_domain_translate, 1859dbbbd33SYoulin Pei .alloc = mtk_cirq_domain_alloc, 1869dbbbd33SYoulin Pei .free = irq_domain_free_irqs_common, 1879dbbbd33SYoulin Pei }; 1889dbbbd33SYoulin Pei 1899dbbbd33SYoulin Pei #ifdef CONFIG_PM_SLEEP 1909dbbbd33SYoulin Pei static int mtk_cirq_suspend(void) 1919dbbbd33SYoulin Pei { 192*45ac0195SAngeloGioacchino Del Regno void __iomem *reg; 1939dbbbd33SYoulin Pei u32 value, mask; 1949dbbbd33SYoulin Pei unsigned int irq, hwirq_num; 1959dbbbd33SYoulin Pei bool pending, masked; 1969dbbbd33SYoulin Pei int i, pendret, maskret; 1979dbbbd33SYoulin Pei 1989dbbbd33SYoulin Pei /* 1999dbbbd33SYoulin Pei * When external interrupts happened, CIRQ will record the status 2009dbbbd33SYoulin Pei * even CIRQ is not enabled. When execute flush command, CIRQ will 2019dbbbd33SYoulin Pei * resend the signals according to the status. So if don't clear the 2029dbbbd33SYoulin Pei * status, CIRQ will resend the wrong signals. 2039dbbbd33SYoulin Pei * 2049dbbbd33SYoulin Pei * arch_suspend_disable_irqs() will be called before CIRQ suspend 2059dbbbd33SYoulin Pei * callback. If clear all the status simply, the external interrupts 2069dbbbd33SYoulin Pei * which happened between arch_suspend_disable_irqs and CIRQ suspend 2079dbbbd33SYoulin Pei * callback will be lost. Using following steps to avoid this issue; 2089dbbbd33SYoulin Pei * 2099dbbbd33SYoulin Pei * - Iterate over all the CIRQ supported interrupts; 2109dbbbd33SYoulin Pei * - For each interrupt, inspect its pending and masked status at GIC 2119dbbbd33SYoulin Pei * level; 2129dbbbd33SYoulin Pei * - If pending and unmasked, it happened between 2139dbbbd33SYoulin Pei * arch_suspend_disable_irqs and CIRQ suspend callback, don't ACK 2149dbbbd33SYoulin Pei * it. Otherwise, ACK it. 2159dbbbd33SYoulin Pei */ 2169dbbbd33SYoulin Pei hwirq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1; 2179dbbbd33SYoulin Pei for (i = 0; i < hwirq_num; i++) { 2189dbbbd33SYoulin Pei irq = irq_find_mapping(cirq_data->domain, i); 2199dbbbd33SYoulin Pei if (irq) { 2209dbbbd33SYoulin Pei pendret = irq_get_irqchip_state(irq, 2219dbbbd33SYoulin Pei IRQCHIP_STATE_PENDING, 2229dbbbd33SYoulin Pei &pending); 2239dbbbd33SYoulin Pei 2249dbbbd33SYoulin Pei maskret = irq_get_irqchip_state(irq, 2259dbbbd33SYoulin Pei IRQCHIP_STATE_MASKED, 2269dbbbd33SYoulin Pei &masked); 2279dbbbd33SYoulin Pei 2289dbbbd33SYoulin Pei if (pendret == 0 && maskret == 0 && 2299dbbbd33SYoulin Pei (pending && !masked)) 2309dbbbd33SYoulin Pei continue; 2319dbbbd33SYoulin Pei } 2329dbbbd33SYoulin Pei 233*45ac0195SAngeloGioacchino Del Regno reg = mtk_cirq_irq_reg(cirq_data, CIRQ_ACK, i); 2349dbbbd33SYoulin Pei mask = 1 << (i % 32); 235*45ac0195SAngeloGioacchino Del Regno writel_relaxed(mask, reg); 2369dbbbd33SYoulin Pei } 2379dbbbd33SYoulin Pei 2389dbbbd33SYoulin Pei /* set edge_only mode, record edge-triggerd interrupts */ 2399dbbbd33SYoulin Pei /* enable cirq */ 240*45ac0195SAngeloGioacchino Del Regno reg = mtk_cirq_reg(cirq_data, CIRQ_CONTROL); 241*45ac0195SAngeloGioacchino Del Regno value = readl_relaxed(reg); 2429dbbbd33SYoulin Pei value |= (CIRQ_EDGE | CIRQ_EN); 243*45ac0195SAngeloGioacchino Del Regno writel_relaxed(value, reg); 2449dbbbd33SYoulin Pei 2459dbbbd33SYoulin Pei return 0; 2469dbbbd33SYoulin Pei } 2479dbbbd33SYoulin Pei 2489dbbbd33SYoulin Pei static void mtk_cirq_resume(void) 2499dbbbd33SYoulin Pei { 250*45ac0195SAngeloGioacchino Del Regno void __iomem *reg = mtk_cirq_reg(cirq_data, CIRQ_CONTROL); 2519dbbbd33SYoulin Pei u32 value; 2529dbbbd33SYoulin Pei 253a359f757SIngo Molnar /* flush recorded interrupts, will send signals to parent controller */ 254*45ac0195SAngeloGioacchino Del Regno value = readl_relaxed(reg); 255*45ac0195SAngeloGioacchino Del Regno writel_relaxed(value | CIRQ_FLUSH, reg); 2569dbbbd33SYoulin Pei 2579dbbbd33SYoulin Pei /* disable cirq */ 258*45ac0195SAngeloGioacchino Del Regno value = readl_relaxed(reg); 2599dbbbd33SYoulin Pei value &= ~(CIRQ_EDGE | CIRQ_EN); 260*45ac0195SAngeloGioacchino Del Regno writel_relaxed(value, reg); 2619dbbbd33SYoulin Pei } 2629dbbbd33SYoulin Pei 2639dbbbd33SYoulin Pei static struct syscore_ops mtk_cirq_syscore_ops = { 2649dbbbd33SYoulin Pei .suspend = mtk_cirq_suspend, 2659dbbbd33SYoulin Pei .resume = mtk_cirq_resume, 2669dbbbd33SYoulin Pei }; 2679dbbbd33SYoulin Pei 2689dbbbd33SYoulin Pei static void mtk_cirq_syscore_init(void) 2699dbbbd33SYoulin Pei { 2709dbbbd33SYoulin Pei register_syscore_ops(&mtk_cirq_syscore_ops); 2719dbbbd33SYoulin Pei } 2729dbbbd33SYoulin Pei #else 2739dbbbd33SYoulin Pei static inline void mtk_cirq_syscore_init(void) {} 2749dbbbd33SYoulin Pei #endif 2759dbbbd33SYoulin Pei 276*45ac0195SAngeloGioacchino Del Regno static const struct of_device_id mtk_cirq_of_match[] = { 277*45ac0195SAngeloGioacchino Del Regno { .compatible = "mediatek,mt2701-cirq", .data = &mtk_cirq_regoffs_v1 }, 278*45ac0195SAngeloGioacchino Del Regno { .compatible = "mediatek,mt8135-cirq", .data = &mtk_cirq_regoffs_v1 }, 279*45ac0195SAngeloGioacchino Del Regno { .compatible = "mediatek,mt8173-cirq", .data = &mtk_cirq_regoffs_v1 }, 280*45ac0195SAngeloGioacchino Del Regno { /* sentinel */ } 281*45ac0195SAngeloGioacchino Del Regno }; 282*45ac0195SAngeloGioacchino Del Regno 2839dbbbd33SYoulin Pei static int __init mtk_cirq_of_init(struct device_node *node, 2849dbbbd33SYoulin Pei struct device_node *parent) 2859dbbbd33SYoulin Pei { 2869dbbbd33SYoulin Pei struct irq_domain *domain, *domain_parent; 287*45ac0195SAngeloGioacchino Del Regno const struct of_device_id *match; 2889dbbbd33SYoulin Pei unsigned int irq_num; 2899dbbbd33SYoulin Pei int ret; 2909dbbbd33SYoulin Pei 2919dbbbd33SYoulin Pei domain_parent = irq_find_host(parent); 2929dbbbd33SYoulin Pei if (!domain_parent) { 2939dbbbd33SYoulin Pei pr_err("mtk_cirq: interrupt-parent not found\n"); 2949dbbbd33SYoulin Pei return -EINVAL; 2959dbbbd33SYoulin Pei } 2969dbbbd33SYoulin Pei 2979dbbbd33SYoulin Pei cirq_data = kzalloc(sizeof(*cirq_data), GFP_KERNEL); 2989dbbbd33SYoulin Pei if (!cirq_data) 2999dbbbd33SYoulin Pei return -ENOMEM; 3009dbbbd33SYoulin Pei 3019dbbbd33SYoulin Pei cirq_data->base = of_iomap(node, 0); 3029dbbbd33SYoulin Pei if (!cirq_data->base) { 3039dbbbd33SYoulin Pei pr_err("mtk_cirq: unable to map cirq register\n"); 3049dbbbd33SYoulin Pei ret = -ENXIO; 3059dbbbd33SYoulin Pei goto out_free; 3069dbbbd33SYoulin Pei } 3079dbbbd33SYoulin Pei 3089dbbbd33SYoulin Pei ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 0, 3099dbbbd33SYoulin Pei &cirq_data->ext_irq_start); 3109dbbbd33SYoulin Pei if (ret) 3119dbbbd33SYoulin Pei goto out_unmap; 3129dbbbd33SYoulin Pei 3139dbbbd33SYoulin Pei ret = of_property_read_u32_index(node, "mediatek,ext-irq-range", 1, 3149dbbbd33SYoulin Pei &cirq_data->ext_irq_end); 3159dbbbd33SYoulin Pei if (ret) 3169dbbbd33SYoulin Pei goto out_unmap; 3179dbbbd33SYoulin Pei 318*45ac0195SAngeloGioacchino Del Regno match = of_match_node(mtk_cirq_of_match, node); 319*45ac0195SAngeloGioacchino Del Regno if (!match) { 320*45ac0195SAngeloGioacchino Del Regno ret = -ENODEV; 321*45ac0195SAngeloGioacchino Del Regno goto out_unmap; 322*45ac0195SAngeloGioacchino Del Regno } 323*45ac0195SAngeloGioacchino Del Regno cirq_data->offsets = match->data; 324*45ac0195SAngeloGioacchino Del Regno 3259dbbbd33SYoulin Pei irq_num = cirq_data->ext_irq_end - cirq_data->ext_irq_start + 1; 3269dbbbd33SYoulin Pei domain = irq_domain_add_hierarchy(domain_parent, 0, 3279dbbbd33SYoulin Pei irq_num, node, 3289dbbbd33SYoulin Pei &cirq_domain_ops, cirq_data); 3299dbbbd33SYoulin Pei if (!domain) { 3309dbbbd33SYoulin Pei ret = -ENOMEM; 3319dbbbd33SYoulin Pei goto out_unmap; 3329dbbbd33SYoulin Pei } 3339dbbbd33SYoulin Pei cirq_data->domain = domain; 3349dbbbd33SYoulin Pei 3359dbbbd33SYoulin Pei mtk_cirq_syscore_init(); 3369dbbbd33SYoulin Pei 3379dbbbd33SYoulin Pei return 0; 3389dbbbd33SYoulin Pei 3399dbbbd33SYoulin Pei out_unmap: 3409dbbbd33SYoulin Pei iounmap(cirq_data->base); 3419dbbbd33SYoulin Pei out_free: 3429dbbbd33SYoulin Pei kfree(cirq_data); 3439dbbbd33SYoulin Pei return ret; 3449dbbbd33SYoulin Pei } 3459dbbbd33SYoulin Pei 346a150dac5SMarc Zyngier IRQCHIP_DECLARE(mtk_cirq, "mediatek,mtk-cirq", mtk_cirq_of_init); 347