1c052d13cSHaojian Zhuang /* 2c052d13cSHaojian Zhuang * linux/arch/arm/mach-mmp/irq.c 3c052d13cSHaojian Zhuang * 4c052d13cSHaojian Zhuang * Generic IRQ handling, GPIO IRQ demultiplexing, etc. 5c052d13cSHaojian Zhuang * Copyright (C) 2008 - 2012 Marvell Technology Group Ltd. 6c052d13cSHaojian Zhuang * 7c052d13cSHaojian Zhuang * Author: Bin Yang <bin.yang@marvell.com> 8c052d13cSHaojian Zhuang * Haojian Zhuang <haojian.zhuang@gmail.com> 9c052d13cSHaojian Zhuang * 10c052d13cSHaojian Zhuang * This program is free software; you can redistribute it and/or modify 11c052d13cSHaojian Zhuang * it under the terms of the GNU General Public License version 2 as 12c052d13cSHaojian Zhuang * published by the Free Software Foundation. 13c052d13cSHaojian Zhuang */ 14c052d13cSHaojian Zhuang 15c052d13cSHaojian Zhuang #include <linux/module.h> 16c052d13cSHaojian Zhuang #include <linux/init.h> 17c052d13cSHaojian Zhuang #include <linux/irq.h> 18c052d13cSHaojian Zhuang #include <linux/irqdomain.h> 19c052d13cSHaojian Zhuang #include <linux/io.h> 20c052d13cSHaojian Zhuang #include <linux/ioport.h> 21c052d13cSHaojian Zhuang #include <linux/of_address.h> 22c052d13cSHaojian Zhuang #include <linux/of_irq.h> 23c052d13cSHaojian Zhuang 240f374561SHaojian Zhuang #include <asm/exception.h> 250f374561SHaojian Zhuang #include <asm/mach/irq.h> 260f374561SHaojian Zhuang 27c052d13cSHaojian Zhuang #include <mach/irqs.h> 28c052d13cSHaojian Zhuang 290f374561SHaojian Zhuang #include "irqchip.h" 300f374561SHaojian Zhuang 31c052d13cSHaojian Zhuang #define MAX_ICU_NR 16 32c052d13cSHaojian Zhuang 330f374561SHaojian Zhuang #define PJ1_INT_SEL 0x10c 340f374561SHaojian Zhuang #define PJ4_INT_SEL 0x104 350f374561SHaojian Zhuang 360f374561SHaojian Zhuang /* bit fields in PJ1_INT_SEL and PJ4_INT_SEL */ 370f374561SHaojian Zhuang #define SEL_INT_PENDING (1 << 6) 380f374561SHaojian Zhuang #define SEL_INT_NUM_MASK 0x3f 390f374561SHaojian Zhuang 40c052d13cSHaojian Zhuang struct icu_chip_data { 41c052d13cSHaojian Zhuang int nr_irqs; 42c052d13cSHaojian Zhuang unsigned int virq_base; 43c052d13cSHaojian Zhuang unsigned int cascade_irq; 44c052d13cSHaojian Zhuang void __iomem *reg_status; 45c052d13cSHaojian Zhuang void __iomem *reg_mask; 46c052d13cSHaojian Zhuang unsigned int conf_enable; 47c052d13cSHaojian Zhuang unsigned int conf_disable; 48c052d13cSHaojian Zhuang unsigned int conf_mask; 49c052d13cSHaojian Zhuang unsigned int clr_mfp_irq_base; 50c052d13cSHaojian Zhuang unsigned int clr_mfp_hwirq; 51c052d13cSHaojian Zhuang struct irq_domain *domain; 52c052d13cSHaojian Zhuang }; 53c052d13cSHaojian Zhuang 54c052d13cSHaojian Zhuang struct mmp_intc_conf { 55c052d13cSHaojian Zhuang unsigned int conf_enable; 56c052d13cSHaojian Zhuang unsigned int conf_disable; 57c052d13cSHaojian Zhuang unsigned int conf_mask; 58c052d13cSHaojian Zhuang }; 59c052d13cSHaojian Zhuang 600f374561SHaojian Zhuang static void __iomem *mmp_icu_base; 61c052d13cSHaojian Zhuang static struct icu_chip_data icu_data[MAX_ICU_NR]; 62c052d13cSHaojian Zhuang static int max_icu_nr; 63c052d13cSHaojian Zhuang 64c052d13cSHaojian Zhuang extern void mmp2_clear_pmic_int(void); 65c052d13cSHaojian Zhuang 66c052d13cSHaojian Zhuang static void icu_mask_ack_irq(struct irq_data *d) 67c052d13cSHaojian Zhuang { 68c052d13cSHaojian Zhuang struct irq_domain *domain = d->domain; 69c052d13cSHaojian Zhuang struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data; 70c052d13cSHaojian Zhuang int hwirq; 71c052d13cSHaojian Zhuang u32 r; 72c052d13cSHaojian Zhuang 73c052d13cSHaojian Zhuang hwirq = d->irq - data->virq_base; 74c052d13cSHaojian Zhuang if (data == &icu_data[0]) { 75c052d13cSHaojian Zhuang r = readl_relaxed(mmp_icu_base + (hwirq << 2)); 76c052d13cSHaojian Zhuang r &= ~data->conf_mask; 77c052d13cSHaojian Zhuang r |= data->conf_disable; 78c052d13cSHaojian Zhuang writel_relaxed(r, mmp_icu_base + (hwirq << 2)); 79c052d13cSHaojian Zhuang } else { 80c052d13cSHaojian Zhuang #ifdef CONFIG_CPU_MMP2 81c052d13cSHaojian Zhuang if ((data->virq_base == data->clr_mfp_irq_base) 82c052d13cSHaojian Zhuang && (hwirq == data->clr_mfp_hwirq)) 83c052d13cSHaojian Zhuang mmp2_clear_pmic_int(); 84c052d13cSHaojian Zhuang #endif 85c052d13cSHaojian Zhuang r = readl_relaxed(data->reg_mask) | (1 << hwirq); 86c052d13cSHaojian Zhuang writel_relaxed(r, data->reg_mask); 87c052d13cSHaojian Zhuang } 88c052d13cSHaojian Zhuang } 89c052d13cSHaojian Zhuang 90c052d13cSHaojian Zhuang static void icu_mask_irq(struct irq_data *d) 91c052d13cSHaojian Zhuang { 92c052d13cSHaojian Zhuang struct irq_domain *domain = d->domain; 93c052d13cSHaojian Zhuang struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data; 94c052d13cSHaojian Zhuang int hwirq; 95c052d13cSHaojian Zhuang u32 r; 96c052d13cSHaojian Zhuang 97c052d13cSHaojian Zhuang hwirq = d->irq - data->virq_base; 98c052d13cSHaojian Zhuang if (data == &icu_data[0]) { 99c052d13cSHaojian Zhuang r = readl_relaxed(mmp_icu_base + (hwirq << 2)); 100c052d13cSHaojian Zhuang r &= ~data->conf_mask; 101c052d13cSHaojian Zhuang r |= data->conf_disable; 102c052d13cSHaojian Zhuang writel_relaxed(r, mmp_icu_base + (hwirq << 2)); 103c052d13cSHaojian Zhuang } else { 104c052d13cSHaojian Zhuang r = readl_relaxed(data->reg_mask) | (1 << hwirq); 105c052d13cSHaojian Zhuang writel_relaxed(r, data->reg_mask); 106c052d13cSHaojian Zhuang } 107c052d13cSHaojian Zhuang } 108c052d13cSHaojian Zhuang 109c052d13cSHaojian Zhuang static void icu_unmask_irq(struct irq_data *d) 110c052d13cSHaojian Zhuang { 111c052d13cSHaojian Zhuang struct irq_domain *domain = d->domain; 112c052d13cSHaojian Zhuang struct icu_chip_data *data = (struct icu_chip_data *)domain->host_data; 113c052d13cSHaojian Zhuang int hwirq; 114c052d13cSHaojian Zhuang u32 r; 115c052d13cSHaojian Zhuang 116c052d13cSHaojian Zhuang hwirq = d->irq - data->virq_base; 117c052d13cSHaojian Zhuang if (data == &icu_data[0]) { 118c052d13cSHaojian Zhuang r = readl_relaxed(mmp_icu_base + (hwirq << 2)); 119c052d13cSHaojian Zhuang r &= ~data->conf_mask; 120c052d13cSHaojian Zhuang r |= data->conf_enable; 121c052d13cSHaojian Zhuang writel_relaxed(r, mmp_icu_base + (hwirq << 2)); 122c052d13cSHaojian Zhuang } else { 123c052d13cSHaojian Zhuang r = readl_relaxed(data->reg_mask) & ~(1 << hwirq); 124c052d13cSHaojian Zhuang writel_relaxed(r, data->reg_mask); 125c052d13cSHaojian Zhuang } 126c052d13cSHaojian Zhuang } 127c052d13cSHaojian Zhuang 128*0f102b6cSHaojian Zhuang struct irq_chip icu_irq_chip = { 129c052d13cSHaojian Zhuang .name = "icu_irq", 130c052d13cSHaojian Zhuang .irq_mask = icu_mask_irq, 131c052d13cSHaojian Zhuang .irq_mask_ack = icu_mask_ack_irq, 132c052d13cSHaojian Zhuang .irq_unmask = icu_unmask_irq, 133c052d13cSHaojian Zhuang }; 134c052d13cSHaojian Zhuang 135c052d13cSHaojian Zhuang static void icu_mux_irq_demux(unsigned int irq, struct irq_desc *desc) 136c052d13cSHaojian Zhuang { 137c052d13cSHaojian Zhuang struct irq_domain *domain; 138c052d13cSHaojian Zhuang struct icu_chip_data *data; 139c052d13cSHaojian Zhuang int i; 140c052d13cSHaojian Zhuang unsigned long mask, status, n; 141c052d13cSHaojian Zhuang 142c052d13cSHaojian Zhuang for (i = 1; i < max_icu_nr; i++) { 143c052d13cSHaojian Zhuang if (irq == icu_data[i].cascade_irq) { 144c052d13cSHaojian Zhuang domain = icu_data[i].domain; 145c052d13cSHaojian Zhuang data = (struct icu_chip_data *)domain->host_data; 146c052d13cSHaojian Zhuang break; 147c052d13cSHaojian Zhuang } 148c052d13cSHaojian Zhuang } 149c052d13cSHaojian Zhuang if (i >= max_icu_nr) { 150c052d13cSHaojian Zhuang pr_err("Spurious irq %d in MMP INTC\n", irq); 151c052d13cSHaojian Zhuang return; 152c052d13cSHaojian Zhuang } 153c052d13cSHaojian Zhuang 154c052d13cSHaojian Zhuang mask = readl_relaxed(data->reg_mask); 155c052d13cSHaojian Zhuang while (1) { 156c052d13cSHaojian Zhuang status = readl_relaxed(data->reg_status) & ~mask; 157c052d13cSHaojian Zhuang if (status == 0) 158c052d13cSHaojian Zhuang break; 159c052d13cSHaojian Zhuang for_each_set_bit(n, &status, BITS_PER_LONG) { 160c052d13cSHaojian Zhuang generic_handle_irq(icu_data[i].virq_base + n); 161c052d13cSHaojian Zhuang } 162c052d13cSHaojian Zhuang } 163c052d13cSHaojian Zhuang } 164c052d13cSHaojian Zhuang 165c052d13cSHaojian Zhuang static int mmp_irq_domain_map(struct irq_domain *d, unsigned int irq, 166c052d13cSHaojian Zhuang irq_hw_number_t hw) 167c052d13cSHaojian Zhuang { 168c052d13cSHaojian Zhuang irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq); 169c052d13cSHaojian Zhuang set_irq_flags(irq, IRQF_VALID); 170c052d13cSHaojian Zhuang return 0; 171c052d13cSHaojian Zhuang } 172c052d13cSHaojian Zhuang 173c052d13cSHaojian Zhuang static int mmp_irq_domain_xlate(struct irq_domain *d, struct device_node *node, 174c052d13cSHaojian Zhuang const u32 *intspec, unsigned int intsize, 175c052d13cSHaojian Zhuang unsigned long *out_hwirq, 176c052d13cSHaojian Zhuang unsigned int *out_type) 177c052d13cSHaojian Zhuang { 178c052d13cSHaojian Zhuang *out_hwirq = intspec[0]; 179c052d13cSHaojian Zhuang return 0; 180c052d13cSHaojian Zhuang } 181c052d13cSHaojian Zhuang 182c052d13cSHaojian Zhuang const struct irq_domain_ops mmp_irq_domain_ops = { 183c052d13cSHaojian Zhuang .map = mmp_irq_domain_map, 184c052d13cSHaojian Zhuang .xlate = mmp_irq_domain_xlate, 185c052d13cSHaojian Zhuang }; 186c052d13cSHaojian Zhuang 187c052d13cSHaojian Zhuang static struct mmp_intc_conf mmp_conf = { 188c052d13cSHaojian Zhuang .conf_enable = 0x51, 189c052d13cSHaojian Zhuang .conf_disable = 0x0, 190c052d13cSHaojian Zhuang .conf_mask = 0x7f, 191c052d13cSHaojian Zhuang }; 192c052d13cSHaojian Zhuang 193c052d13cSHaojian Zhuang static struct mmp_intc_conf mmp2_conf = { 194c052d13cSHaojian Zhuang .conf_enable = 0x20, 195c052d13cSHaojian Zhuang .conf_disable = 0x0, 196c052d13cSHaojian Zhuang .conf_mask = 0x7f, 197c052d13cSHaojian Zhuang }; 198c052d13cSHaojian Zhuang 1990f374561SHaojian Zhuang static asmlinkage void __exception_irq_entry 2000f374561SHaojian Zhuang mmp_handle_irq(struct pt_regs *regs) 2010f374561SHaojian Zhuang { 2020f374561SHaojian Zhuang int irq, hwirq; 2030f374561SHaojian Zhuang 2040f374561SHaojian Zhuang hwirq = readl_relaxed(mmp_icu_base + PJ1_INT_SEL); 2050f374561SHaojian Zhuang if (!(hwirq & SEL_INT_PENDING)) 2060f374561SHaojian Zhuang return; 2070f374561SHaojian Zhuang hwirq &= SEL_INT_NUM_MASK; 2080f374561SHaojian Zhuang irq = irq_find_mapping(icu_data[0].domain, hwirq); 2090f374561SHaojian Zhuang handle_IRQ(irq, regs); 2100f374561SHaojian Zhuang } 2110f374561SHaojian Zhuang 2120f374561SHaojian Zhuang static asmlinkage void __exception_irq_entry 2130f374561SHaojian Zhuang mmp2_handle_irq(struct pt_regs *regs) 2140f374561SHaojian Zhuang { 2150f374561SHaojian Zhuang int irq, hwirq; 2160f374561SHaojian Zhuang 2170f374561SHaojian Zhuang hwirq = readl_relaxed(mmp_icu_base + PJ4_INT_SEL); 2180f374561SHaojian Zhuang if (!(hwirq & SEL_INT_PENDING)) 2190f374561SHaojian Zhuang return; 2200f374561SHaojian Zhuang hwirq &= SEL_INT_NUM_MASK; 2210f374561SHaojian Zhuang irq = irq_find_mapping(icu_data[0].domain, hwirq); 2220f374561SHaojian Zhuang handle_IRQ(irq, regs); 2230f374561SHaojian Zhuang } 2240f374561SHaojian Zhuang 225c052d13cSHaojian Zhuang /* MMP (ARMv5) */ 226c052d13cSHaojian Zhuang void __init icu_init_irq(void) 227c052d13cSHaojian Zhuang { 228c052d13cSHaojian Zhuang int irq; 229c052d13cSHaojian Zhuang 230c052d13cSHaojian Zhuang max_icu_nr = 1; 231c052d13cSHaojian Zhuang mmp_icu_base = ioremap(0xd4282000, 0x1000); 232c052d13cSHaojian Zhuang icu_data[0].conf_enable = mmp_conf.conf_enable; 233c052d13cSHaojian Zhuang icu_data[0].conf_disable = mmp_conf.conf_disable; 234c052d13cSHaojian Zhuang icu_data[0].conf_mask = mmp_conf.conf_mask; 235c052d13cSHaojian Zhuang icu_data[0].nr_irqs = 64; 236c052d13cSHaojian Zhuang icu_data[0].virq_base = 0; 237c052d13cSHaojian Zhuang icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0, 238c052d13cSHaojian Zhuang &irq_domain_simple_ops, 239c052d13cSHaojian Zhuang &icu_data[0]); 240c052d13cSHaojian Zhuang for (irq = 0; irq < 64; irq++) { 241c052d13cSHaojian Zhuang icu_mask_irq(irq_get_irq_data(irq)); 242c052d13cSHaojian Zhuang irq_set_chip_and_handler(irq, &icu_irq_chip, handle_level_irq); 243c052d13cSHaojian Zhuang set_irq_flags(irq, IRQF_VALID); 244c052d13cSHaojian Zhuang } 245c052d13cSHaojian Zhuang irq_set_default_host(icu_data[0].domain); 2460f374561SHaojian Zhuang set_handle_irq(mmp_handle_irq); 247c052d13cSHaojian Zhuang } 248c052d13cSHaojian Zhuang 249c052d13cSHaojian Zhuang /* MMP2 (ARMv7) */ 250c052d13cSHaojian Zhuang void __init mmp2_init_icu(void) 251c052d13cSHaojian Zhuang { 252c052d13cSHaojian Zhuang int irq; 253c052d13cSHaojian Zhuang 254c052d13cSHaojian Zhuang max_icu_nr = 8; 255c052d13cSHaojian Zhuang mmp_icu_base = ioremap(0xd4282000, 0x1000); 256c052d13cSHaojian Zhuang icu_data[0].conf_enable = mmp2_conf.conf_enable; 257c052d13cSHaojian Zhuang icu_data[0].conf_disable = mmp2_conf.conf_disable; 258c052d13cSHaojian Zhuang icu_data[0].conf_mask = mmp2_conf.conf_mask; 259c052d13cSHaojian Zhuang icu_data[0].nr_irqs = 64; 260c052d13cSHaojian Zhuang icu_data[0].virq_base = 0; 261c052d13cSHaojian Zhuang icu_data[0].domain = irq_domain_add_legacy(NULL, 64, 0, 0, 262c052d13cSHaojian Zhuang &irq_domain_simple_ops, 263c052d13cSHaojian Zhuang &icu_data[0]); 264c052d13cSHaojian Zhuang icu_data[1].reg_status = mmp_icu_base + 0x150; 265c052d13cSHaojian Zhuang icu_data[1].reg_mask = mmp_icu_base + 0x168; 266c052d13cSHaojian Zhuang icu_data[1].clr_mfp_irq_base = IRQ_MMP2_PMIC_BASE; 267c052d13cSHaojian Zhuang icu_data[1].clr_mfp_hwirq = IRQ_MMP2_PMIC - IRQ_MMP2_PMIC_BASE; 268c052d13cSHaojian Zhuang icu_data[1].nr_irqs = 2; 269c052d13cSHaojian Zhuang icu_data[1].cascade_irq = 4; 270c052d13cSHaojian Zhuang icu_data[1].virq_base = IRQ_MMP2_PMIC_BASE; 271c052d13cSHaojian Zhuang icu_data[1].domain = irq_domain_add_legacy(NULL, icu_data[1].nr_irqs, 272c052d13cSHaojian Zhuang icu_data[1].virq_base, 0, 273c052d13cSHaojian Zhuang &irq_domain_simple_ops, 274c052d13cSHaojian Zhuang &icu_data[1]); 275c052d13cSHaojian Zhuang icu_data[2].reg_status = mmp_icu_base + 0x154; 276c052d13cSHaojian Zhuang icu_data[2].reg_mask = mmp_icu_base + 0x16c; 277c052d13cSHaojian Zhuang icu_data[2].nr_irqs = 2; 278c052d13cSHaojian Zhuang icu_data[2].cascade_irq = 5; 279c052d13cSHaojian Zhuang icu_data[2].virq_base = IRQ_MMP2_RTC_BASE; 280c052d13cSHaojian Zhuang icu_data[2].domain = irq_domain_add_legacy(NULL, icu_data[2].nr_irqs, 281c052d13cSHaojian Zhuang icu_data[2].virq_base, 0, 282c052d13cSHaojian Zhuang &irq_domain_simple_ops, 283c052d13cSHaojian Zhuang &icu_data[2]); 284c052d13cSHaojian Zhuang icu_data[3].reg_status = mmp_icu_base + 0x180; 285c052d13cSHaojian Zhuang icu_data[3].reg_mask = mmp_icu_base + 0x17c; 286c052d13cSHaojian Zhuang icu_data[3].nr_irqs = 3; 287c052d13cSHaojian Zhuang icu_data[3].cascade_irq = 9; 288c052d13cSHaojian Zhuang icu_data[3].virq_base = IRQ_MMP2_KEYPAD_BASE; 289c052d13cSHaojian Zhuang icu_data[3].domain = irq_domain_add_legacy(NULL, icu_data[3].nr_irqs, 290c052d13cSHaojian Zhuang icu_data[3].virq_base, 0, 291c052d13cSHaojian Zhuang &irq_domain_simple_ops, 292c052d13cSHaojian Zhuang &icu_data[3]); 293c052d13cSHaojian Zhuang icu_data[4].reg_status = mmp_icu_base + 0x158; 294c052d13cSHaojian Zhuang icu_data[4].reg_mask = mmp_icu_base + 0x170; 295c052d13cSHaojian Zhuang icu_data[4].nr_irqs = 5; 296c052d13cSHaojian Zhuang icu_data[4].cascade_irq = 17; 297c052d13cSHaojian Zhuang icu_data[4].virq_base = IRQ_MMP2_TWSI_BASE; 298c052d13cSHaojian Zhuang icu_data[4].domain = irq_domain_add_legacy(NULL, icu_data[4].nr_irqs, 299c052d13cSHaojian Zhuang icu_data[4].virq_base, 0, 300c052d13cSHaojian Zhuang &irq_domain_simple_ops, 301c052d13cSHaojian Zhuang &icu_data[4]); 302c052d13cSHaojian Zhuang icu_data[5].reg_status = mmp_icu_base + 0x15c; 303c052d13cSHaojian Zhuang icu_data[5].reg_mask = mmp_icu_base + 0x174; 304c052d13cSHaojian Zhuang icu_data[5].nr_irqs = 15; 305c052d13cSHaojian Zhuang icu_data[5].cascade_irq = 35; 306c052d13cSHaojian Zhuang icu_data[5].virq_base = IRQ_MMP2_MISC_BASE; 307c052d13cSHaojian Zhuang icu_data[5].domain = irq_domain_add_legacy(NULL, icu_data[5].nr_irqs, 308c052d13cSHaojian Zhuang icu_data[5].virq_base, 0, 309c052d13cSHaojian Zhuang &irq_domain_simple_ops, 310c052d13cSHaojian Zhuang &icu_data[5]); 311c052d13cSHaojian Zhuang icu_data[6].reg_status = mmp_icu_base + 0x160; 312c052d13cSHaojian Zhuang icu_data[6].reg_mask = mmp_icu_base + 0x178; 313c052d13cSHaojian Zhuang icu_data[6].nr_irqs = 2; 314c052d13cSHaojian Zhuang icu_data[6].cascade_irq = 51; 315c052d13cSHaojian Zhuang icu_data[6].virq_base = IRQ_MMP2_MIPI_HSI1_BASE; 316c052d13cSHaojian Zhuang icu_data[6].domain = irq_domain_add_legacy(NULL, icu_data[6].nr_irqs, 317c052d13cSHaojian Zhuang icu_data[6].virq_base, 0, 318c052d13cSHaojian Zhuang &irq_domain_simple_ops, 319c052d13cSHaojian Zhuang &icu_data[6]); 320c052d13cSHaojian Zhuang icu_data[7].reg_status = mmp_icu_base + 0x188; 321c052d13cSHaojian Zhuang icu_data[7].reg_mask = mmp_icu_base + 0x184; 322c052d13cSHaojian Zhuang icu_data[7].nr_irqs = 2; 323c052d13cSHaojian Zhuang icu_data[7].cascade_irq = 55; 324c052d13cSHaojian Zhuang icu_data[7].virq_base = IRQ_MMP2_MIPI_HSI0_BASE; 325c052d13cSHaojian Zhuang icu_data[7].domain = irq_domain_add_legacy(NULL, icu_data[7].nr_irqs, 326c052d13cSHaojian Zhuang icu_data[7].virq_base, 0, 327c052d13cSHaojian Zhuang &irq_domain_simple_ops, 328c052d13cSHaojian Zhuang &icu_data[7]); 329c052d13cSHaojian Zhuang for (irq = 0; irq < IRQ_MMP2_MUX_END; irq++) { 330c052d13cSHaojian Zhuang icu_mask_irq(irq_get_irq_data(irq)); 331c052d13cSHaojian Zhuang switch (irq) { 332c052d13cSHaojian Zhuang case IRQ_MMP2_PMIC_MUX: 333c052d13cSHaojian Zhuang case IRQ_MMP2_RTC_MUX: 334c052d13cSHaojian Zhuang case IRQ_MMP2_KEYPAD_MUX: 335c052d13cSHaojian Zhuang case IRQ_MMP2_TWSI_MUX: 336c052d13cSHaojian Zhuang case IRQ_MMP2_MISC_MUX: 337c052d13cSHaojian Zhuang case IRQ_MMP2_MIPI_HSI1_MUX: 338c052d13cSHaojian Zhuang case IRQ_MMP2_MIPI_HSI0_MUX: 339c052d13cSHaojian Zhuang irq_set_chip(irq, &icu_irq_chip); 340c052d13cSHaojian Zhuang irq_set_chained_handler(irq, icu_mux_irq_demux); 341c052d13cSHaojian Zhuang break; 342c052d13cSHaojian Zhuang default: 343c052d13cSHaojian Zhuang irq_set_chip_and_handler(irq, &icu_irq_chip, 344c052d13cSHaojian Zhuang handle_level_irq); 345c052d13cSHaojian Zhuang break; 346c052d13cSHaojian Zhuang } 347c052d13cSHaojian Zhuang set_irq_flags(irq, IRQF_VALID); 348c052d13cSHaojian Zhuang } 349c052d13cSHaojian Zhuang irq_set_default_host(icu_data[0].domain); 3500f374561SHaojian Zhuang set_handle_irq(mmp2_handle_irq); 351c052d13cSHaojian Zhuang } 352c052d13cSHaojian Zhuang 353c052d13cSHaojian Zhuang #ifdef CONFIG_OF 3540f374561SHaojian Zhuang static int __init mmp_init_bases(struct device_node *node) 355c052d13cSHaojian Zhuang { 3560f374561SHaojian Zhuang int ret, nr_irqs, irq, i = 0; 357c052d13cSHaojian Zhuang 358c052d13cSHaojian Zhuang ret = of_property_read_u32(node, "mrvl,intc-nr-irqs", &nr_irqs); 359c052d13cSHaojian Zhuang if (ret) { 360c052d13cSHaojian Zhuang pr_err("Not found mrvl,intc-nr-irqs property\n"); 3610f374561SHaojian Zhuang return ret; 362c052d13cSHaojian Zhuang } 363c052d13cSHaojian Zhuang 364c052d13cSHaojian Zhuang mmp_icu_base = of_iomap(node, 0); 365c052d13cSHaojian Zhuang if (!mmp_icu_base) { 366c052d13cSHaojian Zhuang pr_err("Failed to get interrupt controller register\n"); 3670f374561SHaojian Zhuang return -ENOMEM; 368c052d13cSHaojian Zhuang } 369c052d13cSHaojian Zhuang 370c052d13cSHaojian Zhuang icu_data[0].virq_base = 0; 3710f374561SHaojian Zhuang icu_data[0].domain = irq_domain_add_linear(node, nr_irqs, 372c052d13cSHaojian Zhuang &mmp_irq_domain_ops, 373c052d13cSHaojian Zhuang &icu_data[0]); 3740f374561SHaojian Zhuang for (irq = 0; irq < nr_irqs; irq++) { 3750f374561SHaojian Zhuang ret = irq_create_mapping(icu_data[0].domain, irq); 3760f374561SHaojian Zhuang if (!ret) { 3770f374561SHaojian Zhuang pr_err("Failed to mapping hwirq\n"); 3780f374561SHaojian Zhuang goto err; 379c052d13cSHaojian Zhuang } 3800f374561SHaojian Zhuang if (!irq) 3810f374561SHaojian Zhuang icu_data[0].virq_base = ret; 3820f374561SHaojian Zhuang } 3830f374561SHaojian Zhuang icu_data[0].nr_irqs = nr_irqs; 3840f374561SHaojian Zhuang return 0; 3850f374561SHaojian Zhuang err: 3860f374561SHaojian Zhuang if (icu_data[0].virq_base) { 3870f374561SHaojian Zhuang for (i = 0; i < irq; i++) 3880f374561SHaojian Zhuang irq_dispose_mapping(icu_data[0].virq_base + i); 3890f374561SHaojian Zhuang } 3900f374561SHaojian Zhuang irq_domain_remove(icu_data[0].domain); 3910f374561SHaojian Zhuang iounmap(mmp_icu_base); 3920f374561SHaojian Zhuang return -EINVAL; 3930f374561SHaojian Zhuang } 3940f374561SHaojian Zhuang 3950f374561SHaojian Zhuang static int __init mmp_of_init(struct device_node *node, 3960f374561SHaojian Zhuang struct device_node *parent) 3970f374561SHaojian Zhuang { 3980f374561SHaojian Zhuang int ret; 3990f374561SHaojian Zhuang 4000f374561SHaojian Zhuang ret = mmp_init_bases(node); 4010f374561SHaojian Zhuang if (ret < 0) 4020f374561SHaojian Zhuang return ret; 4030f374561SHaojian Zhuang 4040f374561SHaojian Zhuang icu_data[0].conf_enable = mmp_conf.conf_enable; 4050f374561SHaojian Zhuang icu_data[0].conf_disable = mmp_conf.conf_disable; 4060f374561SHaojian Zhuang icu_data[0].conf_mask = mmp_conf.conf_mask; 4070f374561SHaojian Zhuang irq_set_default_host(icu_data[0].domain); 4080f374561SHaojian Zhuang set_handle_irq(mmp_handle_irq); 4090f374561SHaojian Zhuang max_icu_nr = 1; 4100f374561SHaojian Zhuang return 0; 4110f374561SHaojian Zhuang } 4120f374561SHaojian Zhuang IRQCHIP_DECLARE(mmp_intc, "mrvl,mmp-intc", mmp_of_init); 4130f374561SHaojian Zhuang 4140f374561SHaojian Zhuang static int __init mmp2_of_init(struct device_node *node, 4150f374561SHaojian Zhuang struct device_node *parent) 4160f374561SHaojian Zhuang { 4170f374561SHaojian Zhuang int ret; 4180f374561SHaojian Zhuang 4190f374561SHaojian Zhuang ret = mmp_init_bases(node); 4200f374561SHaojian Zhuang if (ret < 0) 4210f374561SHaojian Zhuang return ret; 4220f374561SHaojian Zhuang 4230f374561SHaojian Zhuang icu_data[0].conf_enable = mmp2_conf.conf_enable; 4240f374561SHaojian Zhuang icu_data[0].conf_disable = mmp2_conf.conf_disable; 4250f374561SHaojian Zhuang icu_data[0].conf_mask = mmp2_conf.conf_mask; 4260f374561SHaojian Zhuang irq_set_default_host(icu_data[0].domain); 4270f374561SHaojian Zhuang set_handle_irq(mmp2_handle_irq); 4280f374561SHaojian Zhuang max_icu_nr = 1; 4290f374561SHaojian Zhuang return 0; 4300f374561SHaojian Zhuang } 4310f374561SHaojian Zhuang IRQCHIP_DECLARE(mmp2_intc, "mrvl,mmp2-intc", mmp2_of_init); 4320f374561SHaojian Zhuang 4330f374561SHaojian Zhuang static int __init mmp2_mux_of_init(struct device_node *node, 4340f374561SHaojian Zhuang struct device_node *parent) 4350f374561SHaojian Zhuang { 4360f374561SHaojian Zhuang struct resource res; 4370f374561SHaojian Zhuang int i, ret, irq, j = 0; 4380f374561SHaojian Zhuang u32 nr_irqs, mfp_irq; 4390f374561SHaojian Zhuang 4400f374561SHaojian Zhuang if (!parent) 4410f374561SHaojian Zhuang return -ENODEV; 4420f374561SHaojian Zhuang 4430f374561SHaojian Zhuang i = max_icu_nr; 4440f374561SHaojian Zhuang ret = of_property_read_u32(node, "mrvl,intc-nr-irqs", 4450f374561SHaojian Zhuang &nr_irqs); 4460f374561SHaojian Zhuang if (ret) { 4470f374561SHaojian Zhuang pr_err("Not found mrvl,intc-nr-irqs property\n"); 4480f374561SHaojian Zhuang return -EINVAL; 4490f374561SHaojian Zhuang } 4500f374561SHaojian Zhuang ret = of_address_to_resource(node, 0, &res); 4510f374561SHaojian Zhuang if (ret < 0) { 4520f374561SHaojian Zhuang pr_err("Not found reg property\n"); 4530f374561SHaojian Zhuang return -EINVAL; 4540f374561SHaojian Zhuang } 4550f374561SHaojian Zhuang icu_data[i].reg_status = mmp_icu_base + res.start; 4560f374561SHaojian Zhuang ret = of_address_to_resource(node, 1, &res); 4570f374561SHaojian Zhuang if (ret < 0) { 4580f374561SHaojian Zhuang pr_err("Not found reg property\n"); 4590f374561SHaojian Zhuang return -EINVAL; 4600f374561SHaojian Zhuang } 4610f374561SHaojian Zhuang icu_data[i].reg_mask = mmp_icu_base + res.start; 4620f374561SHaojian Zhuang icu_data[i].cascade_irq = irq_of_parse_and_map(node, 0); 4630f374561SHaojian Zhuang if (!icu_data[i].cascade_irq) 4640f374561SHaojian Zhuang return -EINVAL; 4650f374561SHaojian Zhuang 4660f374561SHaojian Zhuang icu_data[i].virq_base = 0; 4670f374561SHaojian Zhuang icu_data[i].domain = irq_domain_add_linear(node, nr_irqs, 4680f374561SHaojian Zhuang &mmp_irq_domain_ops, 4690f374561SHaojian Zhuang &icu_data[i]); 4700f374561SHaojian Zhuang for (irq = 0; irq < nr_irqs; irq++) { 4710f374561SHaojian Zhuang ret = irq_create_mapping(icu_data[i].domain, irq); 4720f374561SHaojian Zhuang if (!ret) { 4730f374561SHaojian Zhuang pr_err("Failed to mapping hwirq\n"); 4740f374561SHaojian Zhuang goto err; 4750f374561SHaojian Zhuang } 4760f374561SHaojian Zhuang if (!irq) 4770f374561SHaojian Zhuang icu_data[i].virq_base = ret; 4780f374561SHaojian Zhuang } 4790f374561SHaojian Zhuang icu_data[i].nr_irqs = nr_irqs; 4800f374561SHaojian Zhuang if (!of_property_read_u32(node, "mrvl,clr-mfp-irq", 4810f374561SHaojian Zhuang &mfp_irq)) { 4820f374561SHaojian Zhuang icu_data[i].clr_mfp_irq_base = icu_data[i].virq_base; 4830f374561SHaojian Zhuang icu_data[i].clr_mfp_hwirq = mfp_irq; 4840f374561SHaojian Zhuang } 4850f374561SHaojian Zhuang irq_set_chained_handler(icu_data[i].cascade_irq, 4860f374561SHaojian Zhuang icu_mux_irq_demux); 4870f374561SHaojian Zhuang max_icu_nr++; 4880f374561SHaojian Zhuang return 0; 4890f374561SHaojian Zhuang err: 4900f374561SHaojian Zhuang if (icu_data[i].virq_base) { 4910f374561SHaojian Zhuang for (j = 0; j < irq; j++) 4920f374561SHaojian Zhuang irq_dispose_mapping(icu_data[i].virq_base + j); 4930f374561SHaojian Zhuang } 4940f374561SHaojian Zhuang irq_domain_remove(icu_data[i].domain); 4950f374561SHaojian Zhuang return -EINVAL; 4960f374561SHaojian Zhuang } 4970f374561SHaojian Zhuang IRQCHIP_DECLARE(mmp2_mux_intc, "mrvl,mmp2-mux-intc", mmp2_mux_of_init); 498c052d13cSHaojian Zhuang #endif 499