12874c5fdSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-or-later
267e38cf2SRalf Baechle /*
367e38cf2SRalf Baechle * Copyright 2001 MontaVista Software Inc.
467e38cf2SRalf Baechle * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
567e38cf2SRalf Baechle *
667e38cf2SRalf Baechle * Copyright (C) 2001 Ralf Baechle
767e38cf2SRalf Baechle * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved.
867e38cf2SRalf Baechle * Author: Maciej W. Rozycki <macro@mips.com>
967e38cf2SRalf Baechle *
1067e38cf2SRalf Baechle * This file define the irq handler for MIPS CPU interrupts.
1167e38cf2SRalf Baechle */
1267e38cf2SRalf Baechle
1367e38cf2SRalf Baechle /*
1467e38cf2SRalf Baechle * Almost all MIPS CPUs define 8 interrupt sources. They are typically
1567e38cf2SRalf Baechle * level triggered (i.e., cannot be cleared from CPU; must be cleared from
163838a547SPaul Burton * device).
1767e38cf2SRalf Baechle *
183838a547SPaul Burton * The first two are software interrupts (i.e. not exposed as pins) which
193838a547SPaul Burton * may be used for IPIs in multi-threaded single-core systems.
2067e38cf2SRalf Baechle *
213838a547SPaul Burton * The last one is usually the CPU timer interrupt if the counter register
223838a547SPaul Burton * is present, or for old CPUs with an external FPU by convention it's the
233838a547SPaul Burton * FPU exception interrupt.
2467e38cf2SRalf Baechle */
2567e38cf2SRalf Baechle #include <linux/init.h>
2667e38cf2SRalf Baechle #include <linux/interrupt.h>
2767e38cf2SRalf Baechle #include <linux/kernel.h>
2867e38cf2SRalf Baechle #include <linux/irq.h>
2941a83e06SJoel Porquet #include <linux/irqchip.h>
3067e38cf2SRalf Baechle #include <linux/irqdomain.h>
3167e38cf2SRalf Baechle
3267e38cf2SRalf Baechle #include <asm/irq_cpu.h>
3367e38cf2SRalf Baechle #include <asm/mipsregs.h>
3467e38cf2SRalf Baechle #include <asm/mipsmtregs.h>
3567e38cf2SRalf Baechle #include <asm/setup.h>
3667e38cf2SRalf Baechle
37131735afSPaul Burton static struct irq_domain *irq_domain;
383838a547SPaul Burton static struct irq_domain *ipi_domain;
39131735afSPaul Burton
unmask_mips_irq(struct irq_data * d)4067e38cf2SRalf Baechle static inline void unmask_mips_irq(struct irq_data *d)
4167e38cf2SRalf Baechle {
42131735afSPaul Burton set_c0_status(IE_SW0 << d->hwirq);
4367e38cf2SRalf Baechle irq_enable_hazard();
4467e38cf2SRalf Baechle }
4567e38cf2SRalf Baechle
mask_mips_irq(struct irq_data * d)4667e38cf2SRalf Baechle static inline void mask_mips_irq(struct irq_data *d)
4767e38cf2SRalf Baechle {
48131735afSPaul Burton clear_c0_status(IE_SW0 << d->hwirq);
4967e38cf2SRalf Baechle irq_disable_hazard();
5067e38cf2SRalf Baechle }
5167e38cf2SRalf Baechle
5267e38cf2SRalf Baechle static struct irq_chip mips_cpu_irq_controller = {
5367e38cf2SRalf Baechle .name = "MIPS",
5467e38cf2SRalf Baechle .irq_ack = mask_mips_irq,
5567e38cf2SRalf Baechle .irq_mask = mask_mips_irq,
5667e38cf2SRalf Baechle .irq_mask_ack = mask_mips_irq,
5767e38cf2SRalf Baechle .irq_unmask = unmask_mips_irq,
5867e38cf2SRalf Baechle .irq_eoi = unmask_mips_irq,
5967e38cf2SRalf Baechle .irq_disable = mask_mips_irq,
6067e38cf2SRalf Baechle .irq_enable = unmask_mips_irq,
6167e38cf2SRalf Baechle };
6267e38cf2SRalf Baechle
6367e38cf2SRalf Baechle /*
6467e38cf2SRalf Baechle * Basically the same as above but taking care of all the MT stuff
6567e38cf2SRalf Baechle */
6667e38cf2SRalf Baechle
mips_mt_cpu_irq_startup(struct irq_data * d)6767e38cf2SRalf Baechle static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d)
6867e38cf2SRalf Baechle {
6967e38cf2SRalf Baechle unsigned int vpflags = dvpe();
7067e38cf2SRalf Baechle
71131735afSPaul Burton clear_c0_cause(C_SW0 << d->hwirq);
7267e38cf2SRalf Baechle evpe(vpflags);
7367e38cf2SRalf Baechle unmask_mips_irq(d);
7467e38cf2SRalf Baechle return 0;
7567e38cf2SRalf Baechle }
7667e38cf2SRalf Baechle
7767e38cf2SRalf Baechle /*
7867e38cf2SRalf Baechle * While we ack the interrupt interrupts are disabled and thus we don't need
7967e38cf2SRalf Baechle * to deal with concurrency issues. Same for mips_cpu_irq_end.
8067e38cf2SRalf Baechle */
mips_mt_cpu_irq_ack(struct irq_data * d)8167e38cf2SRalf Baechle static void mips_mt_cpu_irq_ack(struct irq_data *d)
8267e38cf2SRalf Baechle {
8367e38cf2SRalf Baechle unsigned int vpflags = dvpe();
84131735afSPaul Burton clear_c0_cause(C_SW0 << d->hwirq);
8567e38cf2SRalf Baechle evpe(vpflags);
8667e38cf2SRalf Baechle mask_mips_irq(d);
8767e38cf2SRalf Baechle }
8867e38cf2SRalf Baechle
893838a547SPaul Burton #ifdef CONFIG_GENERIC_IRQ_IPI
903838a547SPaul Burton
mips_mt_send_ipi(struct irq_data * d,unsigned int cpu)913838a547SPaul Burton static void mips_mt_send_ipi(struct irq_data *d, unsigned int cpu)
923838a547SPaul Burton {
933838a547SPaul Burton irq_hw_number_t hwirq = irqd_to_hwirq(d);
943838a547SPaul Burton unsigned long flags;
953838a547SPaul Burton int vpflags;
963838a547SPaul Burton
973838a547SPaul Burton local_irq_save(flags);
983838a547SPaul Burton
993838a547SPaul Burton /* We can only send IPIs to VPEs within the local core */
100fe7a38c6SPaul Burton WARN_ON(!cpus_are_siblings(smp_processor_id(), cpu));
1013838a547SPaul Burton
1023838a547SPaul Burton vpflags = dvpe();
1033838a547SPaul Burton settc(cpu_vpe_id(&cpu_data[cpu]));
1043838a547SPaul Burton write_vpe_c0_cause(read_vpe_c0_cause() | (C_SW0 << hwirq));
1053838a547SPaul Burton evpe(vpflags);
1063838a547SPaul Burton
1073838a547SPaul Burton local_irq_restore(flags);
1083838a547SPaul Burton }
1093838a547SPaul Burton
1103838a547SPaul Burton #endif /* CONFIG_GENERIC_IRQ_IPI */
1113838a547SPaul Burton
11267e38cf2SRalf Baechle static struct irq_chip mips_mt_cpu_irq_controller = {
11367e38cf2SRalf Baechle .name = "MIPS",
11467e38cf2SRalf Baechle .irq_startup = mips_mt_cpu_irq_startup,
11567e38cf2SRalf Baechle .irq_ack = mips_mt_cpu_irq_ack,
11667e38cf2SRalf Baechle .irq_mask = mask_mips_irq,
11767e38cf2SRalf Baechle .irq_mask_ack = mips_mt_cpu_irq_ack,
11867e38cf2SRalf Baechle .irq_unmask = unmask_mips_irq,
11967e38cf2SRalf Baechle .irq_eoi = unmask_mips_irq,
12067e38cf2SRalf Baechle .irq_disable = mask_mips_irq,
12167e38cf2SRalf Baechle .irq_enable = unmask_mips_irq,
1223838a547SPaul Burton #ifdef CONFIG_GENERIC_IRQ_IPI
1233838a547SPaul Burton .ipi_send_single = mips_mt_send_ipi,
1243838a547SPaul Burton #endif
12567e38cf2SRalf Baechle };
12667e38cf2SRalf Baechle
plat_irq_dispatch(void)12767e38cf2SRalf Baechle asmlinkage void __weak plat_irq_dispatch(void)
12867e38cf2SRalf Baechle {
12967e38cf2SRalf Baechle unsigned long pending = read_c0_cause() & read_c0_status() & ST0_IM;
13067e38cf2SRalf Baechle int irq;
13167e38cf2SRalf Baechle
13267e38cf2SRalf Baechle if (!pending) {
13367e38cf2SRalf Baechle spurious_interrupt();
13467e38cf2SRalf Baechle return;
13567e38cf2SRalf Baechle }
13667e38cf2SRalf Baechle
13767e38cf2SRalf Baechle pending >>= CAUSEB_IP;
13867e38cf2SRalf Baechle while (pending) {
139*1fee9db9SMarc Zyngier struct irq_domain *d;
140*1fee9db9SMarc Zyngier
14167e38cf2SRalf Baechle irq = fls(pending) - 1;
1423838a547SPaul Burton if (IS_ENABLED(CONFIG_GENERIC_IRQ_IPI) && irq < 2)
143*1fee9db9SMarc Zyngier d = ipi_domain;
1443838a547SPaul Burton else
145*1fee9db9SMarc Zyngier d = irq_domain;
146*1fee9db9SMarc Zyngier
147*1fee9db9SMarc Zyngier do_domain_IRQ(d, irq);
14867e38cf2SRalf Baechle pending &= ~BIT(irq);
14967e38cf2SRalf Baechle }
15067e38cf2SRalf Baechle }
15167e38cf2SRalf Baechle
mips_cpu_intc_map(struct irq_domain * d,unsigned int irq,irq_hw_number_t hw)15267e38cf2SRalf Baechle static int mips_cpu_intc_map(struct irq_domain *d, unsigned int irq,
15367e38cf2SRalf Baechle irq_hw_number_t hw)
15467e38cf2SRalf Baechle {
15582faeffaSJulia Lawall struct irq_chip *chip;
15667e38cf2SRalf Baechle
15767e38cf2SRalf Baechle if (hw < 2 && cpu_has_mipsmt) {
15867e38cf2SRalf Baechle /* Software interrupts are used for MT/CMT IPI */
15967e38cf2SRalf Baechle chip = &mips_mt_cpu_irq_controller;
16067e38cf2SRalf Baechle } else {
16167e38cf2SRalf Baechle chip = &mips_cpu_irq_controller;
16267e38cf2SRalf Baechle }
16367e38cf2SRalf Baechle
16467e38cf2SRalf Baechle if (cpu_has_vint)
16567e38cf2SRalf Baechle set_vi_handler(hw, plat_irq_dispatch);
16667e38cf2SRalf Baechle
16767e38cf2SRalf Baechle irq_set_chip_and_handler(irq, chip, handle_percpu_irq);
16867e38cf2SRalf Baechle
16967e38cf2SRalf Baechle return 0;
17067e38cf2SRalf Baechle }
17167e38cf2SRalf Baechle
17267e38cf2SRalf Baechle static const struct irq_domain_ops mips_cpu_intc_irq_domain_ops = {
17367e38cf2SRalf Baechle .map = mips_cpu_intc_map,
17467e38cf2SRalf Baechle .xlate = irq_domain_xlate_onecell,
17567e38cf2SRalf Baechle };
17667e38cf2SRalf Baechle
1773838a547SPaul Burton #ifdef CONFIG_GENERIC_IRQ_IPI
1783838a547SPaul Burton
1793838a547SPaul Burton struct cpu_ipi_domain_state {
1803838a547SPaul Burton DECLARE_BITMAP(allocated, 2);
1813838a547SPaul Burton };
1823838a547SPaul Burton
mips_cpu_ipi_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * arg)1833838a547SPaul Burton static int mips_cpu_ipi_alloc(struct irq_domain *domain, unsigned int virq,
1843838a547SPaul Burton unsigned int nr_irqs, void *arg)
1853838a547SPaul Burton {
1863838a547SPaul Burton struct cpu_ipi_domain_state *state = domain->host_data;
1873838a547SPaul Burton unsigned int i, hwirq;
1883838a547SPaul Burton int ret;
1893838a547SPaul Burton
1903838a547SPaul Burton for (i = 0; i < nr_irqs; i++) {
1913838a547SPaul Burton hwirq = find_first_zero_bit(state->allocated, 2);
1923838a547SPaul Burton if (hwirq == 2)
1933838a547SPaul Burton return -EBUSY;
1943838a547SPaul Burton bitmap_set(state->allocated, hwirq, 1);
1953838a547SPaul Burton
1963838a547SPaul Burton ret = irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq,
1973838a547SPaul Burton &mips_mt_cpu_irq_controller,
1983838a547SPaul Burton NULL);
1993838a547SPaul Burton if (ret)
2003838a547SPaul Burton return ret;
2013838a547SPaul Burton
202599b3063SMathias Kresin ret = irq_domain_set_hwirq_and_chip(domain->parent, virq + i, hwirq,
203599b3063SMathias Kresin &mips_mt_cpu_irq_controller,
204599b3063SMathias Kresin NULL);
205599b3063SMathias Kresin
206599b3063SMathias Kresin if (ret)
207599b3063SMathias Kresin return ret;
208599b3063SMathias Kresin
2093838a547SPaul Burton ret = irq_set_irq_type(virq + i, IRQ_TYPE_LEVEL_HIGH);
2103838a547SPaul Burton if (ret)
2113838a547SPaul Burton return ret;
2123838a547SPaul Burton }
2133838a547SPaul Burton
2143838a547SPaul Burton return 0;
2153838a547SPaul Burton }
2163838a547SPaul Burton
mips_cpu_ipi_match(struct irq_domain * d,struct device_node * node,enum irq_domain_bus_token bus_token)2173838a547SPaul Burton static int mips_cpu_ipi_match(struct irq_domain *d, struct device_node *node,
2183838a547SPaul Burton enum irq_domain_bus_token bus_token)
2193838a547SPaul Burton {
2203838a547SPaul Burton bool is_ipi;
2213838a547SPaul Burton
2223838a547SPaul Burton switch (bus_token) {
2233838a547SPaul Burton case DOMAIN_BUS_IPI:
2243838a547SPaul Burton is_ipi = d->bus_token == bus_token;
2253838a547SPaul Burton return (!node || (to_of_node(d->fwnode) == node)) && is_ipi;
2263838a547SPaul Burton default:
2273838a547SPaul Burton return 0;
2283838a547SPaul Burton }
2293838a547SPaul Burton }
2303838a547SPaul Burton
2313838a547SPaul Burton static const struct irq_domain_ops mips_cpu_ipi_chip_ops = {
2323838a547SPaul Burton .alloc = mips_cpu_ipi_alloc,
2333838a547SPaul Burton .match = mips_cpu_ipi_match,
2343838a547SPaul Burton };
2353838a547SPaul Burton
mips_cpu_register_ipi_domain(struct device_node * of_node)2363838a547SPaul Burton static void mips_cpu_register_ipi_domain(struct device_node *of_node)
2373838a547SPaul Burton {
2383838a547SPaul Burton struct cpu_ipi_domain_state *ipi_domain_state;
2393838a547SPaul Burton
2403838a547SPaul Burton ipi_domain_state = kzalloc(sizeof(*ipi_domain_state), GFP_KERNEL);
2413838a547SPaul Burton ipi_domain = irq_domain_add_hierarchy(irq_domain,
2423838a547SPaul Burton IRQ_DOMAIN_FLAG_IPI_SINGLE,
2433838a547SPaul Burton 2, of_node,
2443838a547SPaul Burton &mips_cpu_ipi_chip_ops,
2453838a547SPaul Burton ipi_domain_state);
2463838a547SPaul Burton if (!ipi_domain)
2473838a547SPaul Burton panic("Failed to add MIPS CPU IPI domain");
24896f0d93aSMarc Zyngier irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI);
2493838a547SPaul Burton }
2503838a547SPaul Burton
2513838a547SPaul Burton #else /* !CONFIG_GENERIC_IRQ_IPI */
2523838a547SPaul Burton
mips_cpu_register_ipi_domain(struct device_node * of_node)2533838a547SPaul Burton static inline void mips_cpu_register_ipi_domain(struct device_node *of_node) {}
2543838a547SPaul Burton
2553838a547SPaul Burton #endif /* !CONFIG_GENERIC_IRQ_IPI */
2563838a547SPaul Burton
__mips_cpu_irq_init(struct device_node * of_node)25767e38cf2SRalf Baechle static void __init __mips_cpu_irq_init(struct device_node *of_node)
25867e38cf2SRalf Baechle {
25967e38cf2SRalf Baechle /* Mask interrupts. */
26067e38cf2SRalf Baechle clear_c0_status(ST0_IM);
26167e38cf2SRalf Baechle clear_c0_cause(CAUSEF_IP);
26267e38cf2SRalf Baechle
263131735afSPaul Burton irq_domain = irq_domain_add_legacy(of_node, 8, MIPS_CPU_IRQ_BASE, 0,
264131735afSPaul Burton &mips_cpu_intc_irq_domain_ops,
265131735afSPaul Burton NULL);
266131735afSPaul Burton if (!irq_domain)
26767e38cf2SRalf Baechle panic("Failed to add irqdomain for MIPS CPU");
2683838a547SPaul Burton
2693838a547SPaul Burton /*
2703838a547SPaul Burton * Only proceed to register the software interrupt IPI implementation
2713838a547SPaul Burton * for CPUs which implement the MIPS MT (multi-threading) ASE.
2723838a547SPaul Burton */
2733838a547SPaul Burton if (cpu_has_mipsmt)
2743838a547SPaul Burton mips_cpu_register_ipi_domain(of_node);
27567e38cf2SRalf Baechle }
27667e38cf2SRalf Baechle
mips_cpu_irq_init(void)27767e38cf2SRalf Baechle void __init mips_cpu_irq_init(void)
27867e38cf2SRalf Baechle {
27967e38cf2SRalf Baechle __mips_cpu_irq_init(NULL);
28067e38cf2SRalf Baechle }
28167e38cf2SRalf Baechle
mips_cpu_irq_of_init(struct device_node * of_node,struct device_node * parent)28267e38cf2SRalf Baechle int __init mips_cpu_irq_of_init(struct device_node *of_node,
28367e38cf2SRalf Baechle struct device_node *parent)
28467e38cf2SRalf Baechle {
28567e38cf2SRalf Baechle __mips_cpu_irq_init(of_node);
28667e38cf2SRalf Baechle return 0;
28767e38cf2SRalf Baechle }
288892b8cf0SPaul Burton IRQCHIP_DECLARE(cpu_intc, "mti,cpu-interrupt-controller", mips_cpu_irq_of_init);
289