1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2717c3dbcSMa Jun /*
364ec2ad3SHao Fang * Copyright (C) 2015 HiSilicon Limited, All Rights Reserved.
4717c3dbcSMa Jun * Author: Jun Ma <majun258@huawei.com>
5717c3dbcSMa Jun * Author: Yun Wu <wuyun.wu@huawei.com>
6717c3dbcSMa Jun */
7717c3dbcSMa Jun
8f907c515SHanjun Guo #include <linux/acpi.h>
99650c60eSMa Jun #include <linux/interrupt.h>
109650c60eSMa Jun #include <linux/irqchip.h>
11717c3dbcSMa Jun #include <linux/module.h>
129650c60eSMa Jun #include <linux/msi.h>
13717c3dbcSMa Jun #include <linux/of_address.h>
14717c3dbcSMa Jun #include <linux/of_irq.h>
15717c3dbcSMa Jun #include <linux/of_platform.h>
16717c3dbcSMa Jun #include <linux/platform_device.h>
17717c3dbcSMa Jun #include <linux/slab.h>
18717c3dbcSMa Jun
199650c60eSMa Jun /* Interrupt numbers per mbigen node supported */
209650c60eSMa Jun #define IRQS_PER_MBIGEN_NODE 128
219650c60eSMa Jun
229650c60eSMa Jun /* 64 irqs (Pin0-pin63) are reserved for each mbigen chip */
239650c60eSMa Jun #define RESERVED_IRQ_PER_MBIGEN_CHIP 64
249650c60eSMa Jun
259650c60eSMa Jun /* The maximum IRQ pin number of mbigen chip(start from 0) */
269650c60eSMa Jun #define MAXIMUM_IRQ_PIN_NUM 1407
279650c60eSMa Jun
28b9994883SRandy Dunlap /*
299650c60eSMa Jun * In mbigen vector register
309650c60eSMa Jun * bit[21:12]: event id value
319650c60eSMa Jun * bit[11:0]: device id
329650c60eSMa Jun */
339650c60eSMa Jun #define IRQ_EVENT_ID_SHIFT 12
349650c60eSMa Jun #define IRQ_EVENT_ID_MASK 0x3ff
359650c60eSMa Jun
369650c60eSMa Jun /* register range of each mbigen node */
379650c60eSMa Jun #define MBIGEN_NODE_OFFSET 0x1000
389650c60eSMa Jun
399650c60eSMa Jun /* offset of vector register in mbigen node */
409650c60eSMa Jun #define REG_MBIGEN_VEC_OFFSET 0x200
419650c60eSMa Jun
42b9994883SRandy Dunlap /*
43a6c2f87bSMa Jun * offset of clear register in mbigen node
44a6c2f87bSMa Jun * This register is used to clear the status
45a6c2f87bSMa Jun * of interrupt
46a6c2f87bSMa Jun */
47a6c2f87bSMa Jun #define REG_MBIGEN_CLEAR_OFFSET 0xa000
48a6c2f87bSMa Jun
49b9994883SRandy Dunlap /*
50a6c2f87bSMa Jun * offset of interrupt type register
51a6c2f87bSMa Jun * This register is used to configure interrupt
52a6c2f87bSMa Jun * trigger type
53a6c2f87bSMa Jun */
54a6c2f87bSMa Jun #define REG_MBIGEN_TYPE_OFFSET 0x0
55a6c2f87bSMa Jun
56a6c2f87bSMa Jun /**
57717c3dbcSMa Jun * struct mbigen_device - holds the information of mbigen device.
58717c3dbcSMa Jun *
59717c3dbcSMa Jun * @pdev: pointer to the platform device structure of mbigen chip.
60717c3dbcSMa Jun * @base: mapped address of this mbigen chip.
61717c3dbcSMa Jun */
62717c3dbcSMa Jun struct mbigen_device {
63717c3dbcSMa Jun struct platform_device *pdev;
64717c3dbcSMa Jun void __iomem *base;
65717c3dbcSMa Jun };
66717c3dbcSMa Jun
get_mbigen_node_offset(unsigned int nid)67*69508cc9SYipeng Zou static inline unsigned int get_mbigen_node_offset(unsigned int nid)
68*69508cc9SYipeng Zou {
69*69508cc9SYipeng Zou unsigned int offset = nid * MBIGEN_NODE_OFFSET;
70*69508cc9SYipeng Zou
71*69508cc9SYipeng Zou /*
72*69508cc9SYipeng Zou * To avoid touched clear register in unexpected way, we need to directly
73*69508cc9SYipeng Zou * skip clear register when access to more than 10 mbigen nodes.
74*69508cc9SYipeng Zou */
75*69508cc9SYipeng Zou if (nid >= (REG_MBIGEN_CLEAR_OFFSET / MBIGEN_NODE_OFFSET))
76*69508cc9SYipeng Zou offset += MBIGEN_NODE_OFFSET;
77*69508cc9SYipeng Zou
78*69508cc9SYipeng Zou return offset;
79*69508cc9SYipeng Zou }
80*69508cc9SYipeng Zou
get_mbigen_vec_reg(irq_hw_number_t hwirq)819650c60eSMa Jun static inline unsigned int get_mbigen_vec_reg(irq_hw_number_t hwirq)
829650c60eSMa Jun {
839650c60eSMa Jun unsigned int nid, pin;
849650c60eSMa Jun
859650c60eSMa Jun hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP;
869650c60eSMa Jun nid = hwirq / IRQS_PER_MBIGEN_NODE + 1;
879650c60eSMa Jun pin = hwirq % IRQS_PER_MBIGEN_NODE;
889650c60eSMa Jun
89*69508cc9SYipeng Zou return pin * 4 + get_mbigen_node_offset(nid) + REG_MBIGEN_VEC_OFFSET;
909650c60eSMa Jun }
919650c60eSMa Jun
get_mbigen_type_reg(irq_hw_number_t hwirq,u32 * mask,u32 * addr)92a6c2f87bSMa Jun static inline void get_mbigen_type_reg(irq_hw_number_t hwirq,
93a6c2f87bSMa Jun u32 *mask, u32 *addr)
94a6c2f87bSMa Jun {
95a6c2f87bSMa Jun unsigned int nid, irq_ofst, ofst;
96a6c2f87bSMa Jun
97a6c2f87bSMa Jun hwirq -= RESERVED_IRQ_PER_MBIGEN_CHIP;
98a6c2f87bSMa Jun nid = hwirq / IRQS_PER_MBIGEN_NODE + 1;
99a6c2f87bSMa Jun irq_ofst = hwirq % IRQS_PER_MBIGEN_NODE;
100a6c2f87bSMa Jun
101a6c2f87bSMa Jun *mask = 1 << (irq_ofst % 32);
102a6c2f87bSMa Jun ofst = irq_ofst / 32 * 4;
103a6c2f87bSMa Jun
104*69508cc9SYipeng Zou *addr = ofst + get_mbigen_node_offset(nid) + REG_MBIGEN_TYPE_OFFSET;
105a6c2f87bSMa Jun }
106a6c2f87bSMa Jun
get_mbigen_clear_reg(irq_hw_number_t hwirq,u32 * mask,u32 * addr)107a6c2f87bSMa Jun static inline void get_mbigen_clear_reg(irq_hw_number_t hwirq,
108a6c2f87bSMa Jun u32 *mask, u32 *addr)
109a6c2f87bSMa Jun {
1109459a04bSMaJun unsigned int ofst = (hwirq / 32) * 4;
111a6c2f87bSMa Jun
112a6c2f87bSMa Jun *mask = 1 << (hwirq % 32);
113a6c2f87bSMa Jun *addr = ofst + REG_MBIGEN_CLEAR_OFFSET;
114a6c2f87bSMa Jun }
115a6c2f87bSMa Jun
mbigen_eoi_irq(struct irq_data * data)116a6c2f87bSMa Jun static void mbigen_eoi_irq(struct irq_data *data)
117a6c2f87bSMa Jun {
118a6c2f87bSMa Jun void __iomem *base = data->chip_data;
119a6c2f87bSMa Jun u32 mask, addr;
120a6c2f87bSMa Jun
121a6c2f87bSMa Jun get_mbigen_clear_reg(data->hwirq, &mask, &addr);
122a6c2f87bSMa Jun
123a6c2f87bSMa Jun writel_relaxed(mask, base + addr);
124a6c2f87bSMa Jun
125a6c2f87bSMa Jun irq_chip_eoi_parent(data);
126a6c2f87bSMa Jun }
127a6c2f87bSMa Jun
mbigen_set_type(struct irq_data * data,unsigned int type)128a6c2f87bSMa Jun static int mbigen_set_type(struct irq_data *data, unsigned int type)
129a6c2f87bSMa Jun {
130a6c2f87bSMa Jun void __iomem *base = data->chip_data;
131a6c2f87bSMa Jun u32 mask, addr, val;
132a6c2f87bSMa Jun
133a6c2f87bSMa Jun if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
134a6c2f87bSMa Jun return -EINVAL;
135a6c2f87bSMa Jun
136a6c2f87bSMa Jun get_mbigen_type_reg(data->hwirq, &mask, &addr);
137a6c2f87bSMa Jun
138a6c2f87bSMa Jun val = readl_relaxed(base + addr);
139a6c2f87bSMa Jun
140a6c2f87bSMa Jun if (type == IRQ_TYPE_LEVEL_HIGH)
141a6c2f87bSMa Jun val |= mask;
142a6c2f87bSMa Jun else
143a6c2f87bSMa Jun val &= ~mask;
144a6c2f87bSMa Jun
145a6c2f87bSMa Jun writel_relaxed(val, base + addr);
146a6c2f87bSMa Jun
147a6c2f87bSMa Jun return 0;
148a6c2f87bSMa Jun }
149a6c2f87bSMa Jun
1509650c60eSMa Jun static struct irq_chip mbigen_irq_chip = {
1519650c60eSMa Jun .name = "mbigen-v2",
152a6c2f87bSMa Jun .irq_mask = irq_chip_mask_parent,
153a6c2f87bSMa Jun .irq_unmask = irq_chip_unmask_parent,
154a6c2f87bSMa Jun .irq_eoi = mbigen_eoi_irq,
155a6c2f87bSMa Jun .irq_set_type = mbigen_set_type,
156a6c2f87bSMa Jun .irq_set_affinity = irq_chip_set_affinity_parent,
1579650c60eSMa Jun };
1589650c60eSMa Jun
mbigen_write_msg(struct msi_desc * desc,struct msi_msg * msg)1599650c60eSMa Jun static void mbigen_write_msg(struct msi_desc *desc, struct msi_msg *msg)
1609650c60eSMa Jun {
1619650c60eSMa Jun struct irq_data *d = irq_get_irq_data(desc->irq);
1629650c60eSMa Jun void __iomem *base = d->chip_data;
1639650c60eSMa Jun u32 val;
1649650c60eSMa Jun
165fca269f2SJianguo Chen if (!msg->address_lo && !msg->address_hi)
166fca269f2SJianguo Chen return;
167fca269f2SJianguo Chen
1689650c60eSMa Jun base += get_mbigen_vec_reg(d->hwirq);
1699650c60eSMa Jun val = readl_relaxed(base);
1709650c60eSMa Jun
1719650c60eSMa Jun val &= ~(IRQ_EVENT_ID_MASK << IRQ_EVENT_ID_SHIFT);
1729650c60eSMa Jun val |= (msg->data << IRQ_EVENT_ID_SHIFT);
1739650c60eSMa Jun
1749650c60eSMa Jun /* The address of doorbell is encoded in mbigen register by default
1759650c60eSMa Jun * So,we don't need to program the doorbell address at here
1769650c60eSMa Jun */
1779650c60eSMa Jun writel_relaxed(val, base);
1789650c60eSMa Jun }
1799650c60eSMa Jun
mbigen_domain_translate(struct irq_domain * d,struct irq_fwspec * fwspec,unsigned long * hwirq,unsigned int * type)1809650c60eSMa Jun static int mbigen_domain_translate(struct irq_domain *d,
1819650c60eSMa Jun struct irq_fwspec *fwspec,
1829650c60eSMa Jun unsigned long *hwirq,
1839650c60eSMa Jun unsigned int *type)
1849650c60eSMa Jun {
185f907c515SHanjun Guo if (is_of_node(fwspec->fwnode) || is_acpi_device_node(fwspec->fwnode)) {
1869650c60eSMa Jun if (fwspec->param_count != 2)
1879650c60eSMa Jun return -EINVAL;
1889650c60eSMa Jun
1899650c60eSMa Jun if ((fwspec->param[0] > MAXIMUM_IRQ_PIN_NUM) ||
1909650c60eSMa Jun (fwspec->param[0] < RESERVED_IRQ_PER_MBIGEN_CHIP))
1919650c60eSMa Jun return -EINVAL;
1929650c60eSMa Jun else
1939650c60eSMa Jun *hwirq = fwspec->param[0];
1949650c60eSMa Jun
1959650c60eSMa Jun /* If there is no valid irq type, just use the default type */
1969650c60eSMa Jun if ((fwspec->param[1] == IRQ_TYPE_EDGE_RISING) ||
1979650c60eSMa Jun (fwspec->param[1] == IRQ_TYPE_LEVEL_HIGH))
1989650c60eSMa Jun *type = fwspec->param[1];
1999650c60eSMa Jun else
2009650c60eSMa Jun return -EINVAL;
2019650c60eSMa Jun
2029650c60eSMa Jun return 0;
2039650c60eSMa Jun }
2049650c60eSMa Jun return -EINVAL;
2059650c60eSMa Jun }
2069650c60eSMa Jun
mbigen_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)2079650c60eSMa Jun static int mbigen_irq_domain_alloc(struct irq_domain *domain,
2089650c60eSMa Jun unsigned int virq,
2099650c60eSMa Jun unsigned int nr_irqs,
2109650c60eSMa Jun void *args)
2119650c60eSMa Jun {
2129650c60eSMa Jun struct irq_fwspec *fwspec = args;
2139650c60eSMa Jun irq_hw_number_t hwirq;
2149650c60eSMa Jun unsigned int type;
2159650c60eSMa Jun struct mbigen_device *mgn_chip;
2169650c60eSMa Jun int i, err;
2179650c60eSMa Jun
2189650c60eSMa Jun err = mbigen_domain_translate(domain, fwspec, &hwirq, &type);
2199650c60eSMa Jun if (err)
2209650c60eSMa Jun return err;
2219650c60eSMa Jun
2229835cec6SThomas Gleixner err = platform_msi_device_domain_alloc(domain, virq, nr_irqs);
2239650c60eSMa Jun if (err)
2249650c60eSMa Jun return err;
2259650c60eSMa Jun
2269650c60eSMa Jun mgn_chip = platform_msi_get_host_data(domain);
2279650c60eSMa Jun
2289650c60eSMa Jun for (i = 0; i < nr_irqs; i++)
2299650c60eSMa Jun irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq + i,
2309650c60eSMa Jun &mbigen_irq_chip, mgn_chip->base);
2319650c60eSMa Jun
2329650c60eSMa Jun return 0;
2339650c60eSMa Jun }
2349650c60eSMa Jun
mbigen_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)235edfc23f6SZenghui Yu static void mbigen_irq_domain_free(struct irq_domain *domain, unsigned int virq,
236edfc23f6SZenghui Yu unsigned int nr_irqs)
237edfc23f6SZenghui Yu {
2389835cec6SThomas Gleixner platform_msi_device_domain_free(domain, virq, nr_irqs);
239edfc23f6SZenghui Yu }
240edfc23f6SZenghui Yu
241e183c2a3STobias Klauser static const struct irq_domain_ops mbigen_domain_ops = {
2429650c60eSMa Jun .translate = mbigen_domain_translate,
2439650c60eSMa Jun .alloc = mbigen_irq_domain_alloc,
244edfc23f6SZenghui Yu .free = mbigen_irq_domain_free,
2459650c60eSMa Jun };
2469650c60eSMa Jun
mbigen_of_create_domain(struct platform_device * pdev,struct mbigen_device * mgn_chip)24776e1f77fSKefeng Wang static int mbigen_of_create_domain(struct platform_device *pdev,
24876e1f77fSKefeng Wang struct mbigen_device *mgn_chip)
249717c3dbcSMa Jun {
250ed2a1002SMaJun struct platform_device *child;
2519650c60eSMa Jun struct irq_domain *domain;
252ed2a1002SMaJun struct device_node *np;
2539650c60eSMa Jun u32 num_pins;
254cddb536aSKefeng Wang int ret = 0;
255cddb536aSKefeng Wang
256ed2a1002SMaJun for_each_child_of_node(pdev->dev.of_node, np) {
257ed2a1002SMaJun if (!of_property_read_bool(np, "interrupt-controller"))
258ed2a1002SMaJun continue;
259ed2a1002SMaJun
260a9ab3386SChen Jun child = of_platform_device_create(np, NULL, NULL);
261321275f0SNishka Dasgupta if (!child) {
262cddb536aSKefeng Wang ret = -ENOMEM;
263cddb536aSKefeng Wang break;
264fea087fcSGreg Kroah-Hartman }
265ed2a1002SMaJun
266ed2a1002SMaJun if (of_property_read_u32(child->dev.of_node, "num-pins",
267ed2a1002SMaJun &num_pins) < 0) {
2689650c60eSMa Jun dev_err(&pdev->dev, "No num-pins property\n");
269cddb536aSKefeng Wang ret = -EINVAL;
270cddb536aSKefeng Wang break;
2719650c60eSMa Jun }
2729650c60eSMa Jun
273ed2a1002SMaJun domain = platform_msi_create_device_domain(&child->dev, num_pins,
2749650c60eSMa Jun mbigen_write_msg,
2759650c60eSMa Jun &mbigen_domain_ops,
2769650c60eSMa Jun mgn_chip);
277321275f0SNishka Dasgupta if (!domain) {
278cddb536aSKefeng Wang ret = -ENOMEM;
279cddb536aSKefeng Wang break;
280ed2a1002SMaJun }
281321275f0SNishka Dasgupta }
2829650c60eSMa Jun
283cddb536aSKefeng Wang if (ret)
284cddb536aSKefeng Wang of_node_put(np);
285cddb536aSKefeng Wang
286cddb536aSKefeng Wang return ret;
28776e1f77fSKefeng Wang }
28876e1f77fSKefeng Wang
289f907c515SHanjun Guo #ifdef CONFIG_ACPI
290c96d6abbSYang Yingliang static const struct acpi_device_id mbigen_acpi_match[] = {
291c96d6abbSYang Yingliang { "HISI0152", 0 },
292c96d6abbSYang Yingliang {}
293c96d6abbSYang Yingliang };
294c96d6abbSYang Yingliang MODULE_DEVICE_TABLE(acpi, mbigen_acpi_match);
295c96d6abbSYang Yingliang
mbigen_acpi_create_domain(struct platform_device * pdev,struct mbigen_device * mgn_chip)296f907c515SHanjun Guo static int mbigen_acpi_create_domain(struct platform_device *pdev,
297f907c515SHanjun Guo struct mbigen_device *mgn_chip)
298f907c515SHanjun Guo {
299f907c515SHanjun Guo struct irq_domain *domain;
300f907c515SHanjun Guo u32 num_pins = 0;
301f907c515SHanjun Guo int ret;
302f907c515SHanjun Guo
303f907c515SHanjun Guo /*
304f907c515SHanjun Guo * "num-pins" is the total number of interrupt pins implemented in
305f907c515SHanjun Guo * this mbigen instance, and mbigen is an interrupt controller
306f907c515SHanjun Guo * connected to ITS converting wired interrupts into MSI, so we
307f907c515SHanjun Guo * use "num-pins" to alloc MSI vectors which are needed by client
308f907c515SHanjun Guo * devices connected to it.
309f907c515SHanjun Guo *
310f907c515SHanjun Guo * Here is the DSDT device node used for mbigen in firmware:
311f907c515SHanjun Guo * Device(MBI0) {
312f907c515SHanjun Guo * Name(_HID, "HISI0152")
313f907c515SHanjun Guo * Name(_UID, Zero)
314f907c515SHanjun Guo * Name(_CRS, ResourceTemplate() {
315f907c515SHanjun Guo * Memory32Fixed(ReadWrite, 0xa0080000, 0x10000)
316f907c515SHanjun Guo * })
317f907c515SHanjun Guo *
318f907c515SHanjun Guo * Name(_DSD, Package () {
319f907c515SHanjun Guo * ToUUID("daffd814-6eba-4d8c-8a91-bc9bbf4aa301"),
320f907c515SHanjun Guo * Package () {
321f907c515SHanjun Guo * Package () {"num-pins", 378}
322f907c515SHanjun Guo * }
323f907c515SHanjun Guo * })
324f907c515SHanjun Guo * }
325f907c515SHanjun Guo */
326f907c515SHanjun Guo ret = device_property_read_u32(&pdev->dev, "num-pins", &num_pins);
327f907c515SHanjun Guo if (ret || num_pins == 0)
328f907c515SHanjun Guo return -EINVAL;
329f907c515SHanjun Guo
330f907c515SHanjun Guo domain = platform_msi_create_device_domain(&pdev->dev, num_pins,
331f907c515SHanjun Guo mbigen_write_msg,
332f907c515SHanjun Guo &mbigen_domain_ops,
333f907c515SHanjun Guo mgn_chip);
334f907c515SHanjun Guo if (!domain)
335f907c515SHanjun Guo return -ENOMEM;
336f907c515SHanjun Guo
337f907c515SHanjun Guo return 0;
338f907c515SHanjun Guo }
339f907c515SHanjun Guo #else
mbigen_acpi_create_domain(struct platform_device * pdev,struct mbigen_device * mgn_chip)340f907c515SHanjun Guo static inline int mbigen_acpi_create_domain(struct platform_device *pdev,
341f907c515SHanjun Guo struct mbigen_device *mgn_chip)
342f907c515SHanjun Guo {
343f907c515SHanjun Guo return -ENODEV;
344f907c515SHanjun Guo }
345f907c515SHanjun Guo #endif
346f907c515SHanjun Guo
mbigen_device_probe(struct platform_device * pdev)34776e1f77fSKefeng Wang static int mbigen_device_probe(struct platform_device *pdev)
34876e1f77fSKefeng Wang {
34976e1f77fSKefeng Wang struct mbigen_device *mgn_chip;
35076e1f77fSKefeng Wang struct resource *res;
35176e1f77fSKefeng Wang int err;
35276e1f77fSKefeng Wang
35376e1f77fSKefeng Wang mgn_chip = devm_kzalloc(&pdev->dev, sizeof(*mgn_chip), GFP_KERNEL);
35476e1f77fSKefeng Wang if (!mgn_chip)
35576e1f77fSKefeng Wang return -ENOMEM;
35676e1f77fSKefeng Wang
35776e1f77fSKefeng Wang mgn_chip->pdev = pdev;
35876e1f77fSKefeng Wang
35976e1f77fSKefeng Wang res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
360ad7cc3c0SHanjun Guo if (!res)
361ad7cc3c0SHanjun Guo return -EINVAL;
362ad7cc3c0SHanjun Guo
3635ba9b0a1SHanjun Guo mgn_chip->base = devm_ioremap(&pdev->dev, res->start,
3645ba9b0a1SHanjun Guo resource_size(res));
3655ba9b0a1SHanjun Guo if (!mgn_chip->base) {
3665ba9b0a1SHanjun Guo dev_err(&pdev->dev, "failed to ioremap %pR\n", res);
3675ba9b0a1SHanjun Guo return -ENOMEM;
3685ba9b0a1SHanjun Guo }
36976e1f77fSKefeng Wang
370f907c515SHanjun Guo if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node)
37176e1f77fSKefeng Wang err = mbigen_of_create_domain(pdev, mgn_chip);
372f907c515SHanjun Guo else if (ACPI_COMPANION(&pdev->dev))
373f907c515SHanjun Guo err = mbigen_acpi_create_domain(pdev, mgn_chip);
374f907c515SHanjun Guo else
375f907c515SHanjun Guo err = -EINVAL;
376f907c515SHanjun Guo
377f907c515SHanjun Guo if (err) {
3780bdd0047SKefeng Wang dev_err(&pdev->dev, "Failed to create mbi-gen irqdomain\n");
37976e1f77fSKefeng Wang return err;
380f907c515SHanjun Guo }
38176e1f77fSKefeng Wang
382717c3dbcSMa Jun platform_set_drvdata(pdev, mgn_chip);
383717c3dbcSMa Jun return 0;
384717c3dbcSMa Jun }
385717c3dbcSMa Jun
386717c3dbcSMa Jun static const struct of_device_id mbigen_of_match[] = {
387717c3dbcSMa Jun { .compatible = "hisilicon,mbigen-v2" },
388717c3dbcSMa Jun { /* END */ }
389717c3dbcSMa Jun };
390717c3dbcSMa Jun MODULE_DEVICE_TABLE(of, mbigen_of_match);
391717c3dbcSMa Jun
392717c3dbcSMa Jun static struct platform_driver mbigen_platform_driver = {
393717c3dbcSMa Jun .driver = {
394717c3dbcSMa Jun .name = "Hisilicon MBIGEN-V2",
395717c3dbcSMa Jun .of_match_table = mbigen_of_match,
396f907c515SHanjun Guo .acpi_match_table = ACPI_PTR(mbigen_acpi_match),
397d6152e6eSJohn Garry .suppress_bind_attrs = true,
398717c3dbcSMa Jun },
399717c3dbcSMa Jun .probe = mbigen_device_probe,
400717c3dbcSMa Jun };
401717c3dbcSMa Jun
402717c3dbcSMa Jun module_platform_driver(mbigen_platform_driver);
403717c3dbcSMa Jun
404717c3dbcSMa Jun MODULE_AUTHOR("Jun Ma <majun258@huawei.com>");
405717c3dbcSMa Jun MODULE_AUTHOR("Yun Wu <wuyun.wu@huawei.com>");
40664ec2ad3SHao Fang MODULE_DESCRIPTION("HiSilicon MBI Generator driver");
407