xref: /openbmc/linux/drivers/irqchip/irq-loongson-eiointc.c (revision a3f1132c4c6be3ab5af1a2ae1885deda81539277)
1dd281e1aSHuacai Chen // SPDX-License-Identifier: GPL-2.0
2dd281e1aSHuacai Chen /*
3dd281e1aSHuacai Chen  * Loongson Extend I/O Interrupt Controller support
4dd281e1aSHuacai Chen  *
5dd281e1aSHuacai Chen  * Copyright (C) 2020-2022 Loongson Technology Corporation Limited
6dd281e1aSHuacai Chen  */
7dd281e1aSHuacai Chen 
8dd281e1aSHuacai Chen #define pr_fmt(fmt) "eiointc: " fmt
9dd281e1aSHuacai Chen 
106cd2fb5bSRob Herring #include <linux/cpuhotplug.h>
11dd281e1aSHuacai Chen #include <linux/interrupt.h>
12dd281e1aSHuacai Chen #include <linux/irq.h>
13dd281e1aSHuacai Chen #include <linux/irqchip.h>
14dd281e1aSHuacai Chen #include <linux/irqdomain.h>
15dd281e1aSHuacai Chen #include <linux/irqchip/chained_irq.h>
16dd281e1aSHuacai Chen #include <linux/kernel.h>
17a90335c2SHuacai Chen #include <linux/syscore_ops.h>
18dd281e1aSHuacai Chen 
19dd281e1aSHuacai Chen #define EIOINTC_REG_NODEMAP	0x14a0
20dd281e1aSHuacai Chen #define EIOINTC_REG_IPMAP	0x14c0
21dd281e1aSHuacai Chen #define EIOINTC_REG_ENABLE	0x1600
22dd281e1aSHuacai Chen #define EIOINTC_REG_BOUNCE	0x1680
23dd281e1aSHuacai Chen #define EIOINTC_REG_ISR		0x1800
24dd281e1aSHuacai Chen #define EIOINTC_REG_ROUTE	0x1c00
25dd281e1aSHuacai Chen 
26dd281e1aSHuacai Chen #define VEC_REG_COUNT		4
27dd281e1aSHuacai Chen #define VEC_COUNT_PER_REG	64
28dd281e1aSHuacai Chen #define VEC_COUNT		(VEC_REG_COUNT * VEC_COUNT_PER_REG)
29dd281e1aSHuacai Chen #define VEC_REG_IDX(irq_id)	((irq_id) / VEC_COUNT_PER_REG)
30dd281e1aSHuacai Chen #define VEC_REG_BIT(irq_id)     ((irq_id) % VEC_COUNT_PER_REG)
31dd281e1aSHuacai Chen #define EIOINTC_ALL_ENABLE	0xffffffff
32dd281e1aSHuacai Chen 
33dd281e1aSHuacai Chen #define MAX_EIO_NODES		(NR_CPUS / CORES_PER_EIO_NODE)
34dd281e1aSHuacai Chen 
35dd281e1aSHuacai Chen static int nr_pics;
36dd281e1aSHuacai Chen 
37dd281e1aSHuacai Chen struct eiointc_priv {
38dd281e1aSHuacai Chen 	u32			node;
39*a3f1132cSBinbin Zhou 	u32			vec_count;
40dd281e1aSHuacai Chen 	nodemask_t		node_map;
41dd281e1aSHuacai Chen 	cpumask_t		cpuspan_map;
42dd281e1aSHuacai Chen 	struct fwnode_handle	*domain_handle;
43dd281e1aSHuacai Chen 	struct irq_domain	*eiointc_domain;
44dd281e1aSHuacai Chen };
45dd281e1aSHuacai Chen 
46dd281e1aSHuacai Chen static struct eiointc_priv *eiointc_priv[MAX_IO_PICS];
47dd281e1aSHuacai Chen 
48dd281e1aSHuacai Chen static void eiointc_enable(void)
49dd281e1aSHuacai Chen {
50dd281e1aSHuacai Chen 	uint64_t misc;
51dd281e1aSHuacai Chen 
52dd281e1aSHuacai Chen 	misc = iocsr_read64(LOONGARCH_IOCSR_MISC_FUNC);
53dd281e1aSHuacai Chen 	misc |= IOCSR_MISC_FUNC_EXT_IOI_EN;
54dd281e1aSHuacai Chen 	iocsr_write64(misc, LOONGARCH_IOCSR_MISC_FUNC);
55dd281e1aSHuacai Chen }
56dd281e1aSHuacai Chen 
57dd281e1aSHuacai Chen static int cpu_to_eio_node(int cpu)
58dd281e1aSHuacai Chen {
59dd281e1aSHuacai Chen 	return cpu_logical_map(cpu) / CORES_PER_EIO_NODE;
60dd281e1aSHuacai Chen }
61dd281e1aSHuacai Chen 
62dd281e1aSHuacai Chen static void eiointc_set_irq_route(int pos, unsigned int cpu, unsigned int mnode, nodemask_t *node_map)
63dd281e1aSHuacai Chen {
64dd281e1aSHuacai Chen 	int i, node, cpu_node, route_node;
65dd281e1aSHuacai Chen 	unsigned char coremap;
66dd281e1aSHuacai Chen 	uint32_t pos_off, data, data_byte, data_mask;
67dd281e1aSHuacai Chen 
68dd281e1aSHuacai Chen 	pos_off = pos & ~3;
69dd281e1aSHuacai Chen 	data_byte = pos & 3;
70dd281e1aSHuacai Chen 	data_mask = ~BIT_MASK(data_byte) & 0xf;
71dd281e1aSHuacai Chen 
72dd281e1aSHuacai Chen 	/* Calculate node and coremap of target irq */
73dd281e1aSHuacai Chen 	cpu_node = cpu_logical_map(cpu) / CORES_PER_EIO_NODE;
74dd281e1aSHuacai Chen 	coremap = BIT(cpu_logical_map(cpu) % CORES_PER_EIO_NODE);
75dd281e1aSHuacai Chen 
76dd281e1aSHuacai Chen 	for_each_online_cpu(i) {
77dd281e1aSHuacai Chen 		node = cpu_to_eio_node(i);
78dd281e1aSHuacai Chen 		if (!node_isset(node, *node_map))
79dd281e1aSHuacai Chen 			continue;
80dd281e1aSHuacai Chen 
81dd281e1aSHuacai Chen 		/* EIO node 0 is in charge of inter-node interrupt dispatch */
82dd281e1aSHuacai Chen 		route_node = (node == mnode) ? cpu_node : node;
83dd281e1aSHuacai Chen 		data = ((coremap | (route_node << 4)) << (data_byte * 8));
84dd281e1aSHuacai Chen 		csr_any_send(EIOINTC_REG_ROUTE + pos_off, data, data_mask, node * CORES_PER_EIO_NODE);
85dd281e1aSHuacai Chen 	}
86dd281e1aSHuacai Chen }
87dd281e1aSHuacai Chen 
88dd281e1aSHuacai Chen static DEFINE_RAW_SPINLOCK(affinity_lock);
89dd281e1aSHuacai Chen 
90dd281e1aSHuacai Chen static int eiointc_set_irq_affinity(struct irq_data *d, const struct cpumask *affinity, bool force)
91dd281e1aSHuacai Chen {
92dd281e1aSHuacai Chen 	unsigned int cpu;
93dd281e1aSHuacai Chen 	unsigned long flags;
94dd281e1aSHuacai Chen 	uint32_t vector, regaddr;
95dd281e1aSHuacai Chen 	struct cpumask intersect_affinity;
96dd281e1aSHuacai Chen 	struct eiointc_priv *priv = d->domain->host_data;
97dd281e1aSHuacai Chen 
98dd281e1aSHuacai Chen 	raw_spin_lock_irqsave(&affinity_lock, flags);
99dd281e1aSHuacai Chen 
100dd281e1aSHuacai Chen 	cpumask_and(&intersect_affinity, affinity, cpu_online_mask);
101dd281e1aSHuacai Chen 	cpumask_and(&intersect_affinity, &intersect_affinity, &priv->cpuspan_map);
102dd281e1aSHuacai Chen 
103dd281e1aSHuacai Chen 	if (cpumask_empty(&intersect_affinity)) {
104dd281e1aSHuacai Chen 		raw_spin_unlock_irqrestore(&affinity_lock, flags);
105dd281e1aSHuacai Chen 		return -EINVAL;
106dd281e1aSHuacai Chen 	}
107dd281e1aSHuacai Chen 	cpu = cpumask_first(&intersect_affinity);
108dd281e1aSHuacai Chen 
109dd281e1aSHuacai Chen 	vector = d->hwirq;
110dd281e1aSHuacai Chen 	regaddr = EIOINTC_REG_ENABLE + ((vector >> 5) << 2);
111dd281e1aSHuacai Chen 
112dd281e1aSHuacai Chen 	/* Mask target vector */
113e260cfe6SHuacai Chen 	csr_any_send(regaddr, EIOINTC_ALL_ENABLE & (~BIT(vector & 0x1F)),
114e260cfe6SHuacai Chen 			0x0, priv->node * CORES_PER_EIO_NODE);
115e260cfe6SHuacai Chen 
116dd281e1aSHuacai Chen 	/* Set route for target vector */
117dd281e1aSHuacai Chen 	eiointc_set_irq_route(vector, cpu, priv->node, &priv->node_map);
118e260cfe6SHuacai Chen 
119dd281e1aSHuacai Chen 	/* Unmask target vector */
120e260cfe6SHuacai Chen 	csr_any_send(regaddr, EIOINTC_ALL_ENABLE,
121e260cfe6SHuacai Chen 			0x0, priv->node * CORES_PER_EIO_NODE);
122dd281e1aSHuacai Chen 
123dd281e1aSHuacai Chen 	irq_data_update_effective_affinity(d, cpumask_of(cpu));
124dd281e1aSHuacai Chen 
125dd281e1aSHuacai Chen 	raw_spin_unlock_irqrestore(&affinity_lock, flags);
126dd281e1aSHuacai Chen 
127dd281e1aSHuacai Chen 	return IRQ_SET_MASK_OK;
128dd281e1aSHuacai Chen }
129dd281e1aSHuacai Chen 
130dd281e1aSHuacai Chen static int eiointc_index(int node)
131dd281e1aSHuacai Chen {
132dd281e1aSHuacai Chen 	int i;
133dd281e1aSHuacai Chen 
134dd281e1aSHuacai Chen 	for (i = 0; i < nr_pics; i++) {
135dd281e1aSHuacai Chen 		if (node_isset(node, eiointc_priv[i]->node_map))
136dd281e1aSHuacai Chen 			return i;
137dd281e1aSHuacai Chen 	}
138dd281e1aSHuacai Chen 
139dd281e1aSHuacai Chen 	return -1;
140dd281e1aSHuacai Chen }
141dd281e1aSHuacai Chen 
142dd281e1aSHuacai Chen static int eiointc_router_init(unsigned int cpu)
143dd281e1aSHuacai Chen {
144dd281e1aSHuacai Chen 	int i, bit;
145dd281e1aSHuacai Chen 	uint32_t data;
146dd281e1aSHuacai Chen 	uint32_t node = cpu_to_eio_node(cpu);
147dd281e1aSHuacai Chen 	uint32_t index = eiointc_index(node);
148dd281e1aSHuacai Chen 
149dd281e1aSHuacai Chen 	if (index < 0) {
150dd281e1aSHuacai Chen 		pr_err("Error: invalid nodemap!\n");
151dd281e1aSHuacai Chen 		return -1;
152dd281e1aSHuacai Chen 	}
153dd281e1aSHuacai Chen 
154dd281e1aSHuacai Chen 	if ((cpu_logical_map(cpu) % CORES_PER_EIO_NODE) == 0) {
155dd281e1aSHuacai Chen 		eiointc_enable();
156dd281e1aSHuacai Chen 
157*a3f1132cSBinbin Zhou 		for (i = 0; i < eiointc_priv[0]->vec_count / 32; i++) {
158dd281e1aSHuacai Chen 			data = (((1 << (i * 2 + 1)) << 16) | (1 << (i * 2)));
159dd281e1aSHuacai Chen 			iocsr_write32(data, EIOINTC_REG_NODEMAP + i * 4);
160dd281e1aSHuacai Chen 		}
161dd281e1aSHuacai Chen 
162*a3f1132cSBinbin Zhou 		for (i = 0; i < eiointc_priv[0]->vec_count / 32 / 4; i++) {
163dd281e1aSHuacai Chen 			bit = BIT(1 + index); /* Route to IP[1 + index] */
164dd281e1aSHuacai Chen 			data = bit | (bit << 8) | (bit << 16) | (bit << 24);
165dd281e1aSHuacai Chen 			iocsr_write32(data, EIOINTC_REG_IPMAP + i * 4);
166dd281e1aSHuacai Chen 		}
167dd281e1aSHuacai Chen 
168*a3f1132cSBinbin Zhou 		for (i = 0; i < eiointc_priv[0]->vec_count / 4; i++) {
169dd281e1aSHuacai Chen 			/* Route to Node-0 Core-0 */
170dd281e1aSHuacai Chen 			if (index == 0)
171dd281e1aSHuacai Chen 				bit = BIT(cpu_logical_map(0));
172dd281e1aSHuacai Chen 			else
173dd281e1aSHuacai Chen 				bit = (eiointc_priv[index]->node << 4) | 1;
174dd281e1aSHuacai Chen 
175dd281e1aSHuacai Chen 			data = bit | (bit << 8) | (bit << 16) | (bit << 24);
176dd281e1aSHuacai Chen 			iocsr_write32(data, EIOINTC_REG_ROUTE + i * 4);
177dd281e1aSHuacai Chen 		}
178dd281e1aSHuacai Chen 
179*a3f1132cSBinbin Zhou 		for (i = 0; i < eiointc_priv[0]->vec_count / 32; i++) {
180dd281e1aSHuacai Chen 			data = 0xffffffff;
181dd281e1aSHuacai Chen 			iocsr_write32(data, EIOINTC_REG_ENABLE + i * 4);
182dd281e1aSHuacai Chen 			iocsr_write32(data, EIOINTC_REG_BOUNCE + i * 4);
183dd281e1aSHuacai Chen 		}
184dd281e1aSHuacai Chen 	}
185dd281e1aSHuacai Chen 
186dd281e1aSHuacai Chen 	return 0;
187dd281e1aSHuacai Chen }
188dd281e1aSHuacai Chen 
189dd281e1aSHuacai Chen static void eiointc_irq_dispatch(struct irq_desc *desc)
190dd281e1aSHuacai Chen {
191dd281e1aSHuacai Chen 	int i;
192dd281e1aSHuacai Chen 	u64 pending;
193dd281e1aSHuacai Chen 	bool handled = false;
194dd281e1aSHuacai Chen 	struct irq_chip *chip = irq_desc_get_chip(desc);
195dd281e1aSHuacai Chen 	struct eiointc_priv *priv = irq_desc_get_handler_data(desc);
196dd281e1aSHuacai Chen 
197dd281e1aSHuacai Chen 	chained_irq_enter(chip, desc);
198dd281e1aSHuacai Chen 
199*a3f1132cSBinbin Zhou 	for (i = 0; i < eiointc_priv[0]->vec_count / VEC_COUNT_PER_REG; i++) {
200dd281e1aSHuacai Chen 		pending = iocsr_read64(EIOINTC_REG_ISR + (i << 3));
201dd281e1aSHuacai Chen 		iocsr_write64(pending, EIOINTC_REG_ISR + (i << 3));
202dd281e1aSHuacai Chen 		while (pending) {
203dd281e1aSHuacai Chen 			int bit = __ffs(pending);
204dd281e1aSHuacai Chen 			int irq = bit + VEC_COUNT_PER_REG * i;
205dd281e1aSHuacai Chen 
206dd281e1aSHuacai Chen 			generic_handle_domain_irq(priv->eiointc_domain, irq);
207dd281e1aSHuacai Chen 			pending &= ~BIT(bit);
208dd281e1aSHuacai Chen 			handled = true;
209dd281e1aSHuacai Chen 		}
210dd281e1aSHuacai Chen 	}
211dd281e1aSHuacai Chen 
212dd281e1aSHuacai Chen 	if (!handled)
213dd281e1aSHuacai Chen 		spurious_interrupt();
214dd281e1aSHuacai Chen 
215dd281e1aSHuacai Chen 	chained_irq_exit(chip, desc);
216dd281e1aSHuacai Chen }
217dd281e1aSHuacai Chen 
218dd281e1aSHuacai Chen static void eiointc_ack_irq(struct irq_data *d)
219dd281e1aSHuacai Chen {
220dd281e1aSHuacai Chen }
221dd281e1aSHuacai Chen 
222dd281e1aSHuacai Chen static void eiointc_mask_irq(struct irq_data *d)
223dd281e1aSHuacai Chen {
224dd281e1aSHuacai Chen }
225dd281e1aSHuacai Chen 
226dd281e1aSHuacai Chen static void eiointc_unmask_irq(struct irq_data *d)
227dd281e1aSHuacai Chen {
228dd281e1aSHuacai Chen }
229dd281e1aSHuacai Chen 
230dd281e1aSHuacai Chen static struct irq_chip eiointc_irq_chip = {
231dd281e1aSHuacai Chen 	.name			= "EIOINTC",
232dd281e1aSHuacai Chen 	.irq_ack		= eiointc_ack_irq,
233dd281e1aSHuacai Chen 	.irq_mask		= eiointc_mask_irq,
234dd281e1aSHuacai Chen 	.irq_unmask		= eiointc_unmask_irq,
235dd281e1aSHuacai Chen 	.irq_set_affinity	= eiointc_set_irq_affinity,
236dd281e1aSHuacai Chen };
237dd281e1aSHuacai Chen 
238dd281e1aSHuacai Chen static int eiointc_domain_alloc(struct irq_domain *domain, unsigned int virq,
239dd281e1aSHuacai Chen 				unsigned int nr_irqs, void *arg)
240dd281e1aSHuacai Chen {
241dd281e1aSHuacai Chen 	int ret;
242dd281e1aSHuacai Chen 	unsigned int i, type;
243dd281e1aSHuacai Chen 	unsigned long hwirq = 0;
244dd281e1aSHuacai Chen 	struct eiointc *priv = domain->host_data;
245dd281e1aSHuacai Chen 
246dd281e1aSHuacai Chen 	ret = irq_domain_translate_onecell(domain, arg, &hwirq, &type);
247dd281e1aSHuacai Chen 	if (ret)
248dd281e1aSHuacai Chen 		return ret;
249dd281e1aSHuacai Chen 
250dd281e1aSHuacai Chen 	for (i = 0; i < nr_irqs; i++) {
251dd281e1aSHuacai Chen 		irq_domain_set_info(domain, virq + i, hwirq + i, &eiointc_irq_chip,
252dd281e1aSHuacai Chen 					priv, handle_edge_irq, NULL, NULL);
253dd281e1aSHuacai Chen 	}
254dd281e1aSHuacai Chen 
255dd281e1aSHuacai Chen 	return 0;
256dd281e1aSHuacai Chen }
257dd281e1aSHuacai Chen 
258dd281e1aSHuacai Chen static void eiointc_domain_free(struct irq_domain *domain, unsigned int virq,
259dd281e1aSHuacai Chen 				unsigned int nr_irqs)
260dd281e1aSHuacai Chen {
261dd281e1aSHuacai Chen 	int i;
262dd281e1aSHuacai Chen 
263dd281e1aSHuacai Chen 	for (i = 0; i < nr_irqs; i++) {
264dd281e1aSHuacai Chen 		struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
265dd281e1aSHuacai Chen 
266dd281e1aSHuacai Chen 		irq_set_handler(virq + i, NULL);
267dd281e1aSHuacai Chen 		irq_domain_reset_irq_data(d);
268dd281e1aSHuacai Chen 	}
269dd281e1aSHuacai Chen }
270dd281e1aSHuacai Chen 
271dd281e1aSHuacai Chen static const struct irq_domain_ops eiointc_domain_ops = {
272dd281e1aSHuacai Chen 	.translate	= irq_domain_translate_onecell,
273dd281e1aSHuacai Chen 	.alloc		= eiointc_domain_alloc,
274dd281e1aSHuacai Chen 	.free		= eiointc_domain_free,
275dd281e1aSHuacai Chen };
276dd281e1aSHuacai Chen 
277dd281e1aSHuacai Chen static void acpi_set_vec_parent(int node, struct irq_domain *parent, struct acpi_vector_group *vec_group)
278dd281e1aSHuacai Chen {
279dd281e1aSHuacai Chen 	int i;
280dd281e1aSHuacai Chen 
281dd281e1aSHuacai Chen 	for (i = 0; i < MAX_IO_PICS; i++) {
282dd281e1aSHuacai Chen 		if (node == vec_group[i].node) {
283dd281e1aSHuacai Chen 			vec_group[i].parent = parent;
284dd281e1aSHuacai Chen 			return;
285dd281e1aSHuacai Chen 		}
286dd281e1aSHuacai Chen 	}
287dd281e1aSHuacai Chen }
288dd281e1aSHuacai Chen 
28954cfa910SHuacai Chen static struct irq_domain *acpi_get_vec_parent(int node, struct acpi_vector_group *vec_group)
290dd281e1aSHuacai Chen {
291dd281e1aSHuacai Chen 	int i;
292dd281e1aSHuacai Chen 
293dd281e1aSHuacai Chen 	for (i = 0; i < MAX_IO_PICS; i++) {
294dd281e1aSHuacai Chen 		if (node == vec_group[i].node)
295dd281e1aSHuacai Chen 			return vec_group[i].parent;
296dd281e1aSHuacai Chen 	}
297dd281e1aSHuacai Chen 	return NULL;
298dd281e1aSHuacai Chen }
299dd281e1aSHuacai Chen 
300a90335c2SHuacai Chen static int eiointc_suspend(void)
301a90335c2SHuacai Chen {
302a90335c2SHuacai Chen 	return 0;
303a90335c2SHuacai Chen }
304a90335c2SHuacai Chen 
305a90335c2SHuacai Chen static void eiointc_resume(void)
306a90335c2SHuacai Chen {
307a90335c2SHuacai Chen 	int i, j;
308a90335c2SHuacai Chen 	struct irq_desc *desc;
309a90335c2SHuacai Chen 	struct irq_data *irq_data;
310a90335c2SHuacai Chen 
311a90335c2SHuacai Chen 	eiointc_router_init(0);
312a90335c2SHuacai Chen 
313a90335c2SHuacai Chen 	for (i = 0; i < nr_pics; i++) {
314*a3f1132cSBinbin Zhou 		for (j = 0; j < eiointc_priv[0]->vec_count; j++) {
315a90335c2SHuacai Chen 			desc = irq_resolve_mapping(eiointc_priv[i]->eiointc_domain, j);
316a90335c2SHuacai Chen 			if (desc && desc->handle_irq && desc->handle_irq != handle_bad_irq) {
317a90335c2SHuacai Chen 				raw_spin_lock(&desc->lock);
318fb07b8f8SJianmin Lv 				irq_data = irq_domain_get_irq_data(eiointc_priv[i]->eiointc_domain, irq_desc_get_irq(desc));
319a90335c2SHuacai Chen 				eiointc_set_irq_affinity(irq_data, irq_data->common->affinity, 0);
320a90335c2SHuacai Chen 				raw_spin_unlock(&desc->lock);
321a90335c2SHuacai Chen 			}
322a90335c2SHuacai Chen 		}
323a90335c2SHuacai Chen 	}
324a90335c2SHuacai Chen }
325a90335c2SHuacai Chen 
326a90335c2SHuacai Chen static struct syscore_ops eiointc_syscore_ops = {
327a90335c2SHuacai Chen 	.suspend = eiointc_suspend,
328a90335c2SHuacai Chen 	.resume = eiointc_resume,
329a90335c2SHuacai Chen };
330a90335c2SHuacai Chen 
3313d12938dSHuacai Chen static int __init pch_pic_parse_madt(union acpi_subtable_headers *header,
332dd281e1aSHuacai Chen 					const unsigned long end)
333dd281e1aSHuacai Chen {
334dd281e1aSHuacai Chen 	struct acpi_madt_bio_pic *pchpic_entry = (struct acpi_madt_bio_pic *)header;
335dd281e1aSHuacai Chen 	unsigned int node = (pchpic_entry->address >> 44) & 0xf;
336dd281e1aSHuacai Chen 	struct irq_domain *parent = acpi_get_vec_parent(node, pch_group);
337dd281e1aSHuacai Chen 
338dd281e1aSHuacai Chen 	if (parent)
339dd281e1aSHuacai Chen 		return pch_pic_acpi_init(parent, pchpic_entry);
340dd281e1aSHuacai Chen 
341112eaa8fSJianmin Lv 	return 0;
342dd281e1aSHuacai Chen }
343dd281e1aSHuacai Chen 
3443d12938dSHuacai Chen static int __init pch_msi_parse_madt(union acpi_subtable_headers *header,
345dd281e1aSHuacai Chen 					const unsigned long end)
346dd281e1aSHuacai Chen {
34764cc451eSJianmin Lv 	struct irq_domain *parent;
348dd281e1aSHuacai Chen 	struct acpi_madt_msi_pic *pchmsi_entry = (struct acpi_madt_msi_pic *)header;
34964cc451eSJianmin Lv 	int node;
35064cc451eSJianmin Lv 
35164cc451eSJianmin Lv 	if (cpu_has_flatmode)
35264cc451eSJianmin Lv 		node = cpu_to_node(eiointc_priv[nr_pics - 1]->node * CORES_PER_EIO_NODE);
35364cc451eSJianmin Lv 	else
35464cc451eSJianmin Lv 		node = eiointc_priv[nr_pics - 1]->node;
35564cc451eSJianmin Lv 
35664cc451eSJianmin Lv 	parent = acpi_get_vec_parent(node, msi_group);
357dd281e1aSHuacai Chen 
358dd281e1aSHuacai Chen 	if (parent)
359dd281e1aSHuacai Chen 		return pch_msi_acpi_init(parent, pchmsi_entry);
360dd281e1aSHuacai Chen 
361112eaa8fSJianmin Lv 	return 0;
362dd281e1aSHuacai Chen }
363dd281e1aSHuacai Chen 
364dd281e1aSHuacai Chen static int __init acpi_cascade_irqdomain_init(void)
365dd281e1aSHuacai Chen {
3663d12938dSHuacai Chen 	int r;
3673d12938dSHuacai Chen 
3683d12938dSHuacai Chen 	r = acpi_table_parse_madt(ACPI_MADT_TYPE_BIO_PIC, pch_pic_parse_madt, 0);
3693d12938dSHuacai Chen 	if (r < 0)
3703d12938dSHuacai Chen 		return r;
3713d12938dSHuacai Chen 
3723d12938dSHuacai Chen 	r = acpi_table_parse_madt(ACPI_MADT_TYPE_MSI_PIC, pch_msi_parse_madt, 1);
3733d12938dSHuacai Chen 	if (r < 0)
3743d12938dSHuacai Chen 		return r;
3753d12938dSHuacai Chen 
376dd281e1aSHuacai Chen 	return 0;
377dd281e1aSHuacai Chen }
378dd281e1aSHuacai Chen 
379*a3f1132cSBinbin Zhou static int __init eiointc_init(struct eiointc_priv *priv, int parent_irq,
380*a3f1132cSBinbin Zhou 			       u64 node_map)
381*a3f1132cSBinbin Zhou {
382*a3f1132cSBinbin Zhou 	int i;
383*a3f1132cSBinbin Zhou 
384*a3f1132cSBinbin Zhou 	node_map = node_map ? node_map : -1ULL;
385*a3f1132cSBinbin Zhou 	for_each_possible_cpu(i) {
386*a3f1132cSBinbin Zhou 		if (node_map & (1ULL << (cpu_to_eio_node(i)))) {
387*a3f1132cSBinbin Zhou 			node_set(cpu_to_eio_node(i), priv->node_map);
388*a3f1132cSBinbin Zhou 			cpumask_or(&priv->cpuspan_map, &priv->cpuspan_map,
389*a3f1132cSBinbin Zhou 				   cpumask_of(i));
390*a3f1132cSBinbin Zhou 		}
391*a3f1132cSBinbin Zhou 	}
392*a3f1132cSBinbin Zhou 
393*a3f1132cSBinbin Zhou 	priv->eiointc_domain = irq_domain_create_linear(priv->domain_handle,
394*a3f1132cSBinbin Zhou 							priv->vec_count,
395*a3f1132cSBinbin Zhou 							&eiointc_domain_ops,
396*a3f1132cSBinbin Zhou 							priv);
397*a3f1132cSBinbin Zhou 	if (!priv->eiointc_domain) {
398*a3f1132cSBinbin Zhou 		pr_err("loongson-extioi: cannot add IRQ domain\n");
399*a3f1132cSBinbin Zhou 		return -ENOMEM;
400*a3f1132cSBinbin Zhou 	}
401*a3f1132cSBinbin Zhou 
402*a3f1132cSBinbin Zhou 	eiointc_priv[nr_pics++] = priv;
403*a3f1132cSBinbin Zhou 	eiointc_router_init(0);
404*a3f1132cSBinbin Zhou 	irq_set_chained_handler_and_data(parent_irq, eiointc_irq_dispatch, priv);
405*a3f1132cSBinbin Zhou 
406*a3f1132cSBinbin Zhou 	if (nr_pics == 1) {
407*a3f1132cSBinbin Zhou 		register_syscore_ops(&eiointc_syscore_ops);
408*a3f1132cSBinbin Zhou 		cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_LOONGARCH_STARTING,
409*a3f1132cSBinbin Zhou 					  "irqchip/loongarch/intc:starting",
410*a3f1132cSBinbin Zhou 					  eiointc_router_init, NULL);
411*a3f1132cSBinbin Zhou 	}
412*a3f1132cSBinbin Zhou 
413*a3f1132cSBinbin Zhou 	return 0;
414*a3f1132cSBinbin Zhou }
415*a3f1132cSBinbin Zhou 
416dd281e1aSHuacai Chen int __init eiointc_acpi_init(struct irq_domain *parent,
417dd281e1aSHuacai Chen 				     struct acpi_madt_eio_pic *acpi_eiointc)
418dd281e1aSHuacai Chen {
419*a3f1132cSBinbin Zhou 	int parent_irq, ret;
420dd281e1aSHuacai Chen 	struct eiointc_priv *priv;
42164cc451eSJianmin Lv 	int node;
422dd281e1aSHuacai Chen 
423dd281e1aSHuacai Chen 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
424dd281e1aSHuacai Chen 	if (!priv)
425dd281e1aSHuacai Chen 		return -ENOMEM;
426dd281e1aSHuacai Chen 
4277e4fd7a1SMarc Zyngier 	priv->domain_handle = irq_domain_alloc_named_id_fwnode("EIOPIC",
4287e4fd7a1SMarc Zyngier 							       acpi_eiointc->node);
429dd281e1aSHuacai Chen 	if (!priv->domain_handle) {
430dd281e1aSHuacai Chen 		pr_err("Unable to allocate domain handle\n");
431dd281e1aSHuacai Chen 		goto out_free_priv;
432dd281e1aSHuacai Chen 	}
433dd281e1aSHuacai Chen 
434*a3f1132cSBinbin Zhou 	priv->vec_count = VEC_COUNT;
435dd281e1aSHuacai Chen 	priv->node = acpi_eiointc->node;
436dd281e1aSHuacai Chen 
437dd281e1aSHuacai Chen 	parent_irq = irq_create_mapping(parent, acpi_eiointc->cascade);
438dd281e1aSHuacai Chen 
439*a3f1132cSBinbin Zhou 	ret = eiointc_init(priv, parent_irq, acpi_eiointc->node_map);
440*a3f1132cSBinbin Zhou 	if (ret < 0)
441*a3f1132cSBinbin Zhou 		goto out_free_handle;
442dd281e1aSHuacai Chen 
44364cc451eSJianmin Lv 	if (cpu_has_flatmode)
44464cc451eSJianmin Lv 		node = cpu_to_node(acpi_eiointc->node * CORES_PER_EIO_NODE);
44564cc451eSJianmin Lv 	else
44664cc451eSJianmin Lv 		node = acpi_eiointc->node;
44764cc451eSJianmin Lv 	acpi_set_vec_parent(node, priv->eiointc_domain, pch_group);
44864cc451eSJianmin Lv 	acpi_set_vec_parent(node, priv->eiointc_domain, msi_group);
449*a3f1132cSBinbin Zhou 
4503d12938dSHuacai Chen 	ret = acpi_cascade_irqdomain_init();
451*a3f1132cSBinbin Zhou 	if (ret < 0)
452*a3f1132cSBinbin Zhou 		goto out_free_handle;
453dd281e1aSHuacai Chen 
4543d12938dSHuacai Chen 	return ret;
455dd281e1aSHuacai Chen 
456dd281e1aSHuacai Chen out_free_handle:
457dd281e1aSHuacai Chen 	irq_domain_free_fwnode(priv->domain_handle);
458dd281e1aSHuacai Chen 	priv->domain_handle = NULL;
459dd281e1aSHuacai Chen out_free_priv:
460dd281e1aSHuacai Chen 	kfree(priv);
461dd281e1aSHuacai Chen 
462dd281e1aSHuacai Chen 	return -ENOMEM;
463dd281e1aSHuacai Chen }
464*a3f1132cSBinbin Zhou 
465*a3f1132cSBinbin Zhou static int __init eiointc_of_init(struct device_node *of_node,
466*a3f1132cSBinbin Zhou 				  struct device_node *parent)
467*a3f1132cSBinbin Zhou {
468*a3f1132cSBinbin Zhou 	int parent_irq, ret;
469*a3f1132cSBinbin Zhou 	struct eiointc_priv *priv;
470*a3f1132cSBinbin Zhou 
471*a3f1132cSBinbin Zhou 	priv = kzalloc(sizeof(*priv), GFP_KERNEL);
472*a3f1132cSBinbin Zhou 	if (!priv)
473*a3f1132cSBinbin Zhou 		return -ENOMEM;
474*a3f1132cSBinbin Zhou 
475*a3f1132cSBinbin Zhou 	parent_irq = irq_of_parse_and_map(of_node, 0);
476*a3f1132cSBinbin Zhou 	if (parent_irq <= 0) {
477*a3f1132cSBinbin Zhou 		ret = -ENODEV;
478*a3f1132cSBinbin Zhou 		goto out_free_priv;
479*a3f1132cSBinbin Zhou 	}
480*a3f1132cSBinbin Zhou 
481*a3f1132cSBinbin Zhou 	ret = irq_set_handler_data(parent_irq, priv);
482*a3f1132cSBinbin Zhou 	if (ret < 0)
483*a3f1132cSBinbin Zhou 		goto out_free_priv;
484*a3f1132cSBinbin Zhou 
485*a3f1132cSBinbin Zhou 	/*
486*a3f1132cSBinbin Zhou 	 * In particular, the number of devices supported by the LS2K0500
487*a3f1132cSBinbin Zhou 	 * extended I/O interrupt vector is 128.
488*a3f1132cSBinbin Zhou 	 */
489*a3f1132cSBinbin Zhou 	if (of_device_is_compatible(of_node, "loongson,ls2k0500-eiointc"))
490*a3f1132cSBinbin Zhou 		priv->vec_count = 128;
491*a3f1132cSBinbin Zhou 	else
492*a3f1132cSBinbin Zhou 		priv->vec_count = VEC_COUNT;
493*a3f1132cSBinbin Zhou 
494*a3f1132cSBinbin Zhou 	priv->node = 0;
495*a3f1132cSBinbin Zhou 	priv->domain_handle = of_node_to_fwnode(of_node);
496*a3f1132cSBinbin Zhou 
497*a3f1132cSBinbin Zhou 	ret = eiointc_init(priv, parent_irq, 0);
498*a3f1132cSBinbin Zhou 	if (ret < 0)
499*a3f1132cSBinbin Zhou 		goto out_free_priv;
500*a3f1132cSBinbin Zhou 
501*a3f1132cSBinbin Zhou 	return 0;
502*a3f1132cSBinbin Zhou 
503*a3f1132cSBinbin Zhou out_free_priv:
504*a3f1132cSBinbin Zhou 	kfree(priv);
505*a3f1132cSBinbin Zhou 	return ret;
506*a3f1132cSBinbin Zhou }
507*a3f1132cSBinbin Zhou 
508*a3f1132cSBinbin Zhou IRQCHIP_DECLARE(loongson_ls2k0500_eiointc, "loongson,ls2k0500-eiointc", eiointc_of_init);
509*a3f1132cSBinbin Zhou IRQCHIP_DECLARE(loongson_ls2k2000_eiointc, "loongson,ls2k2000-eiointc", eiointc_of_init);
510