1dd281e1aSHuacai Chen // SPDX-License-Identifier: GPL-2.0 2dd281e1aSHuacai Chen /* 3dd281e1aSHuacai Chen * Loongson Extend I/O Interrupt Controller support 4dd281e1aSHuacai Chen * 5dd281e1aSHuacai Chen * Copyright (C) 2020-2022 Loongson Technology Corporation Limited 6dd281e1aSHuacai Chen */ 7dd281e1aSHuacai Chen 8dd281e1aSHuacai Chen #define pr_fmt(fmt) "eiointc: " fmt 9dd281e1aSHuacai Chen 10dd281e1aSHuacai Chen #include <linux/interrupt.h> 11dd281e1aSHuacai Chen #include <linux/irq.h> 12dd281e1aSHuacai Chen #include <linux/irqchip.h> 13dd281e1aSHuacai Chen #include <linux/irqdomain.h> 14dd281e1aSHuacai Chen #include <linux/irqchip/chained_irq.h> 15dd281e1aSHuacai Chen #include <linux/kernel.h> 16dd281e1aSHuacai Chen #include <linux/platform_device.h> 17dd281e1aSHuacai Chen #include <linux/of_address.h> 18dd281e1aSHuacai Chen #include <linux/of_irq.h> 19dd281e1aSHuacai Chen #include <linux/of_platform.h> 20a90335c2SHuacai Chen #include <linux/syscore_ops.h> 21dd281e1aSHuacai Chen 22dd281e1aSHuacai Chen #define EIOINTC_REG_NODEMAP 0x14a0 23dd281e1aSHuacai Chen #define EIOINTC_REG_IPMAP 0x14c0 24dd281e1aSHuacai Chen #define EIOINTC_REG_ENABLE 0x1600 25dd281e1aSHuacai Chen #define EIOINTC_REG_BOUNCE 0x1680 26dd281e1aSHuacai Chen #define EIOINTC_REG_ISR 0x1800 27dd281e1aSHuacai Chen #define EIOINTC_REG_ROUTE 0x1c00 28dd281e1aSHuacai Chen 29dd281e1aSHuacai Chen #define VEC_REG_COUNT 4 30dd281e1aSHuacai Chen #define VEC_COUNT_PER_REG 64 31dd281e1aSHuacai Chen #define VEC_COUNT (VEC_REG_COUNT * VEC_COUNT_PER_REG) 32dd281e1aSHuacai Chen #define VEC_REG_IDX(irq_id) ((irq_id) / VEC_COUNT_PER_REG) 33dd281e1aSHuacai Chen #define VEC_REG_BIT(irq_id) ((irq_id) % VEC_COUNT_PER_REG) 34dd281e1aSHuacai Chen #define EIOINTC_ALL_ENABLE 0xffffffff 35dd281e1aSHuacai Chen 36dd281e1aSHuacai Chen #define MAX_EIO_NODES (NR_CPUS / CORES_PER_EIO_NODE) 37dd281e1aSHuacai Chen 38dd281e1aSHuacai Chen static int nr_pics; 39dd281e1aSHuacai Chen 40dd281e1aSHuacai Chen struct eiointc_priv { 41dd281e1aSHuacai Chen u32 node; 42dd281e1aSHuacai Chen nodemask_t node_map; 43dd281e1aSHuacai Chen cpumask_t cpuspan_map; 44dd281e1aSHuacai Chen struct fwnode_handle *domain_handle; 45dd281e1aSHuacai Chen struct irq_domain *eiointc_domain; 46dd281e1aSHuacai Chen }; 47dd281e1aSHuacai Chen 48dd281e1aSHuacai Chen static struct eiointc_priv *eiointc_priv[MAX_IO_PICS]; 49dd281e1aSHuacai Chen 50dd281e1aSHuacai Chen static void eiointc_enable(void) 51dd281e1aSHuacai Chen { 52dd281e1aSHuacai Chen uint64_t misc; 53dd281e1aSHuacai Chen 54dd281e1aSHuacai Chen misc = iocsr_read64(LOONGARCH_IOCSR_MISC_FUNC); 55dd281e1aSHuacai Chen misc |= IOCSR_MISC_FUNC_EXT_IOI_EN; 56dd281e1aSHuacai Chen iocsr_write64(misc, LOONGARCH_IOCSR_MISC_FUNC); 57dd281e1aSHuacai Chen } 58dd281e1aSHuacai Chen 59dd281e1aSHuacai Chen static int cpu_to_eio_node(int cpu) 60dd281e1aSHuacai Chen { 61dd281e1aSHuacai Chen return cpu_logical_map(cpu) / CORES_PER_EIO_NODE; 62dd281e1aSHuacai Chen } 63dd281e1aSHuacai Chen 64dd281e1aSHuacai Chen static void eiointc_set_irq_route(int pos, unsigned int cpu, unsigned int mnode, nodemask_t *node_map) 65dd281e1aSHuacai Chen { 66dd281e1aSHuacai Chen int i, node, cpu_node, route_node; 67dd281e1aSHuacai Chen unsigned char coremap; 68dd281e1aSHuacai Chen uint32_t pos_off, data, data_byte, data_mask; 69dd281e1aSHuacai Chen 70dd281e1aSHuacai Chen pos_off = pos & ~3; 71dd281e1aSHuacai Chen data_byte = pos & 3; 72dd281e1aSHuacai Chen data_mask = ~BIT_MASK(data_byte) & 0xf; 73dd281e1aSHuacai Chen 74dd281e1aSHuacai Chen /* Calculate node and coremap of target irq */ 75dd281e1aSHuacai Chen cpu_node = cpu_logical_map(cpu) / CORES_PER_EIO_NODE; 76dd281e1aSHuacai Chen coremap = BIT(cpu_logical_map(cpu) % CORES_PER_EIO_NODE); 77dd281e1aSHuacai Chen 78dd281e1aSHuacai Chen for_each_online_cpu(i) { 79dd281e1aSHuacai Chen node = cpu_to_eio_node(i); 80dd281e1aSHuacai Chen if (!node_isset(node, *node_map)) 81dd281e1aSHuacai Chen continue; 82dd281e1aSHuacai Chen 83dd281e1aSHuacai Chen /* EIO node 0 is in charge of inter-node interrupt dispatch */ 84dd281e1aSHuacai Chen route_node = (node == mnode) ? cpu_node : node; 85dd281e1aSHuacai Chen data = ((coremap | (route_node << 4)) << (data_byte * 8)); 86dd281e1aSHuacai Chen csr_any_send(EIOINTC_REG_ROUTE + pos_off, data, data_mask, node * CORES_PER_EIO_NODE); 87dd281e1aSHuacai Chen } 88dd281e1aSHuacai Chen } 89dd281e1aSHuacai Chen 90dd281e1aSHuacai Chen static DEFINE_RAW_SPINLOCK(affinity_lock); 91dd281e1aSHuacai Chen 92dd281e1aSHuacai Chen static int eiointc_set_irq_affinity(struct irq_data *d, const struct cpumask *affinity, bool force) 93dd281e1aSHuacai Chen { 94dd281e1aSHuacai Chen unsigned int cpu; 95dd281e1aSHuacai Chen unsigned long flags; 96dd281e1aSHuacai Chen uint32_t vector, regaddr; 97dd281e1aSHuacai Chen struct cpumask intersect_affinity; 98dd281e1aSHuacai Chen struct eiointc_priv *priv = d->domain->host_data; 99dd281e1aSHuacai Chen 100dd281e1aSHuacai Chen raw_spin_lock_irqsave(&affinity_lock, flags); 101dd281e1aSHuacai Chen 102dd281e1aSHuacai Chen cpumask_and(&intersect_affinity, affinity, cpu_online_mask); 103dd281e1aSHuacai Chen cpumask_and(&intersect_affinity, &intersect_affinity, &priv->cpuspan_map); 104dd281e1aSHuacai Chen 105dd281e1aSHuacai Chen if (cpumask_empty(&intersect_affinity)) { 106dd281e1aSHuacai Chen raw_spin_unlock_irqrestore(&affinity_lock, flags); 107dd281e1aSHuacai Chen return -EINVAL; 108dd281e1aSHuacai Chen } 109dd281e1aSHuacai Chen cpu = cpumask_first(&intersect_affinity); 110dd281e1aSHuacai Chen 111dd281e1aSHuacai Chen vector = d->hwirq; 112dd281e1aSHuacai Chen regaddr = EIOINTC_REG_ENABLE + ((vector >> 5) << 2); 113dd281e1aSHuacai Chen 114dd281e1aSHuacai Chen /* Mask target vector */ 115e260cfe6SHuacai Chen csr_any_send(regaddr, EIOINTC_ALL_ENABLE & (~BIT(vector & 0x1F)), 116e260cfe6SHuacai Chen 0x0, priv->node * CORES_PER_EIO_NODE); 117e260cfe6SHuacai Chen 118dd281e1aSHuacai Chen /* Set route for target vector */ 119dd281e1aSHuacai Chen eiointc_set_irq_route(vector, cpu, priv->node, &priv->node_map); 120e260cfe6SHuacai Chen 121dd281e1aSHuacai Chen /* Unmask target vector */ 122e260cfe6SHuacai Chen csr_any_send(regaddr, EIOINTC_ALL_ENABLE, 123e260cfe6SHuacai Chen 0x0, priv->node * CORES_PER_EIO_NODE); 124dd281e1aSHuacai Chen 125dd281e1aSHuacai Chen irq_data_update_effective_affinity(d, cpumask_of(cpu)); 126dd281e1aSHuacai Chen 127dd281e1aSHuacai Chen raw_spin_unlock_irqrestore(&affinity_lock, flags); 128dd281e1aSHuacai Chen 129dd281e1aSHuacai Chen return IRQ_SET_MASK_OK; 130dd281e1aSHuacai Chen } 131dd281e1aSHuacai Chen 132dd281e1aSHuacai Chen static int eiointc_index(int node) 133dd281e1aSHuacai Chen { 134dd281e1aSHuacai Chen int i; 135dd281e1aSHuacai Chen 136dd281e1aSHuacai Chen for (i = 0; i < nr_pics; i++) { 137dd281e1aSHuacai Chen if (node_isset(node, eiointc_priv[i]->node_map)) 138dd281e1aSHuacai Chen return i; 139dd281e1aSHuacai Chen } 140dd281e1aSHuacai Chen 141dd281e1aSHuacai Chen return -1; 142dd281e1aSHuacai Chen } 143dd281e1aSHuacai Chen 144dd281e1aSHuacai Chen static int eiointc_router_init(unsigned int cpu) 145dd281e1aSHuacai Chen { 146dd281e1aSHuacai Chen int i, bit; 147dd281e1aSHuacai Chen uint32_t data; 148dd281e1aSHuacai Chen uint32_t node = cpu_to_eio_node(cpu); 149dd281e1aSHuacai Chen uint32_t index = eiointc_index(node); 150dd281e1aSHuacai Chen 151dd281e1aSHuacai Chen if (index < 0) { 152dd281e1aSHuacai Chen pr_err("Error: invalid nodemap!\n"); 153dd281e1aSHuacai Chen return -1; 154dd281e1aSHuacai Chen } 155dd281e1aSHuacai Chen 156dd281e1aSHuacai Chen if ((cpu_logical_map(cpu) % CORES_PER_EIO_NODE) == 0) { 157dd281e1aSHuacai Chen eiointc_enable(); 158dd281e1aSHuacai Chen 159dd281e1aSHuacai Chen for (i = 0; i < VEC_COUNT / 32; i++) { 160dd281e1aSHuacai Chen data = (((1 << (i * 2 + 1)) << 16) | (1 << (i * 2))); 161dd281e1aSHuacai Chen iocsr_write32(data, EIOINTC_REG_NODEMAP + i * 4); 162dd281e1aSHuacai Chen } 163dd281e1aSHuacai Chen 164dd281e1aSHuacai Chen for (i = 0; i < VEC_COUNT / 32 / 4; i++) { 165dd281e1aSHuacai Chen bit = BIT(1 + index); /* Route to IP[1 + index] */ 166dd281e1aSHuacai Chen data = bit | (bit << 8) | (bit << 16) | (bit << 24); 167dd281e1aSHuacai Chen iocsr_write32(data, EIOINTC_REG_IPMAP + i * 4); 168dd281e1aSHuacai Chen } 169dd281e1aSHuacai Chen 170dd281e1aSHuacai Chen for (i = 0; i < VEC_COUNT / 4; i++) { 171dd281e1aSHuacai Chen /* Route to Node-0 Core-0 */ 172dd281e1aSHuacai Chen if (index == 0) 173dd281e1aSHuacai Chen bit = BIT(cpu_logical_map(0)); 174dd281e1aSHuacai Chen else 175dd281e1aSHuacai Chen bit = (eiointc_priv[index]->node << 4) | 1; 176dd281e1aSHuacai Chen 177dd281e1aSHuacai Chen data = bit | (bit << 8) | (bit << 16) | (bit << 24); 178dd281e1aSHuacai Chen iocsr_write32(data, EIOINTC_REG_ROUTE + i * 4); 179dd281e1aSHuacai Chen } 180dd281e1aSHuacai Chen 181dd281e1aSHuacai Chen for (i = 0; i < VEC_COUNT / 32; i++) { 182dd281e1aSHuacai Chen data = 0xffffffff; 183dd281e1aSHuacai Chen iocsr_write32(data, EIOINTC_REG_ENABLE + i * 4); 184dd281e1aSHuacai Chen iocsr_write32(data, EIOINTC_REG_BOUNCE + i * 4); 185dd281e1aSHuacai Chen } 186dd281e1aSHuacai Chen } 187dd281e1aSHuacai Chen 188dd281e1aSHuacai Chen return 0; 189dd281e1aSHuacai Chen } 190dd281e1aSHuacai Chen 191dd281e1aSHuacai Chen static void eiointc_irq_dispatch(struct irq_desc *desc) 192dd281e1aSHuacai Chen { 193dd281e1aSHuacai Chen int i; 194dd281e1aSHuacai Chen u64 pending; 195dd281e1aSHuacai Chen bool handled = false; 196dd281e1aSHuacai Chen struct irq_chip *chip = irq_desc_get_chip(desc); 197dd281e1aSHuacai Chen struct eiointc_priv *priv = irq_desc_get_handler_data(desc); 198dd281e1aSHuacai Chen 199dd281e1aSHuacai Chen chained_irq_enter(chip, desc); 200dd281e1aSHuacai Chen 201dd281e1aSHuacai Chen for (i = 0; i < VEC_REG_COUNT; i++) { 202dd281e1aSHuacai Chen pending = iocsr_read64(EIOINTC_REG_ISR + (i << 3)); 203dd281e1aSHuacai Chen iocsr_write64(pending, EIOINTC_REG_ISR + (i << 3)); 204dd281e1aSHuacai Chen while (pending) { 205dd281e1aSHuacai Chen int bit = __ffs(pending); 206dd281e1aSHuacai Chen int irq = bit + VEC_COUNT_PER_REG * i; 207dd281e1aSHuacai Chen 208dd281e1aSHuacai Chen generic_handle_domain_irq(priv->eiointc_domain, irq); 209dd281e1aSHuacai Chen pending &= ~BIT(bit); 210dd281e1aSHuacai Chen handled = true; 211dd281e1aSHuacai Chen } 212dd281e1aSHuacai Chen } 213dd281e1aSHuacai Chen 214dd281e1aSHuacai Chen if (!handled) 215dd281e1aSHuacai Chen spurious_interrupt(); 216dd281e1aSHuacai Chen 217dd281e1aSHuacai Chen chained_irq_exit(chip, desc); 218dd281e1aSHuacai Chen } 219dd281e1aSHuacai Chen 220dd281e1aSHuacai Chen static void eiointc_ack_irq(struct irq_data *d) 221dd281e1aSHuacai Chen { 222dd281e1aSHuacai Chen } 223dd281e1aSHuacai Chen 224dd281e1aSHuacai Chen static void eiointc_mask_irq(struct irq_data *d) 225dd281e1aSHuacai Chen { 226dd281e1aSHuacai Chen } 227dd281e1aSHuacai Chen 228dd281e1aSHuacai Chen static void eiointc_unmask_irq(struct irq_data *d) 229dd281e1aSHuacai Chen { 230dd281e1aSHuacai Chen } 231dd281e1aSHuacai Chen 232dd281e1aSHuacai Chen static struct irq_chip eiointc_irq_chip = { 233dd281e1aSHuacai Chen .name = "EIOINTC", 234dd281e1aSHuacai Chen .irq_ack = eiointc_ack_irq, 235dd281e1aSHuacai Chen .irq_mask = eiointc_mask_irq, 236dd281e1aSHuacai Chen .irq_unmask = eiointc_unmask_irq, 237dd281e1aSHuacai Chen .irq_set_affinity = eiointc_set_irq_affinity, 238dd281e1aSHuacai Chen }; 239dd281e1aSHuacai Chen 240dd281e1aSHuacai Chen static int eiointc_domain_alloc(struct irq_domain *domain, unsigned int virq, 241dd281e1aSHuacai Chen unsigned int nr_irqs, void *arg) 242dd281e1aSHuacai Chen { 243dd281e1aSHuacai Chen int ret; 244dd281e1aSHuacai Chen unsigned int i, type; 245dd281e1aSHuacai Chen unsigned long hwirq = 0; 246dd281e1aSHuacai Chen struct eiointc *priv = domain->host_data; 247dd281e1aSHuacai Chen 248dd281e1aSHuacai Chen ret = irq_domain_translate_onecell(domain, arg, &hwirq, &type); 249dd281e1aSHuacai Chen if (ret) 250dd281e1aSHuacai Chen return ret; 251dd281e1aSHuacai Chen 252dd281e1aSHuacai Chen for (i = 0; i < nr_irqs; i++) { 253dd281e1aSHuacai Chen irq_domain_set_info(domain, virq + i, hwirq + i, &eiointc_irq_chip, 254dd281e1aSHuacai Chen priv, handle_edge_irq, NULL, NULL); 255dd281e1aSHuacai Chen } 256dd281e1aSHuacai Chen 257dd281e1aSHuacai Chen return 0; 258dd281e1aSHuacai Chen } 259dd281e1aSHuacai Chen 260dd281e1aSHuacai Chen static void eiointc_domain_free(struct irq_domain *domain, unsigned int virq, 261dd281e1aSHuacai Chen unsigned int nr_irqs) 262dd281e1aSHuacai Chen { 263dd281e1aSHuacai Chen int i; 264dd281e1aSHuacai Chen 265dd281e1aSHuacai Chen for (i = 0; i < nr_irqs; i++) { 266dd281e1aSHuacai Chen struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); 267dd281e1aSHuacai Chen 268dd281e1aSHuacai Chen irq_set_handler(virq + i, NULL); 269dd281e1aSHuacai Chen irq_domain_reset_irq_data(d); 270dd281e1aSHuacai Chen } 271dd281e1aSHuacai Chen } 272dd281e1aSHuacai Chen 273dd281e1aSHuacai Chen static const struct irq_domain_ops eiointc_domain_ops = { 274dd281e1aSHuacai Chen .translate = irq_domain_translate_onecell, 275dd281e1aSHuacai Chen .alloc = eiointc_domain_alloc, 276dd281e1aSHuacai Chen .free = eiointc_domain_free, 277dd281e1aSHuacai Chen }; 278dd281e1aSHuacai Chen 279dd281e1aSHuacai Chen static void acpi_set_vec_parent(int node, struct irq_domain *parent, struct acpi_vector_group *vec_group) 280dd281e1aSHuacai Chen { 281dd281e1aSHuacai Chen int i; 282dd281e1aSHuacai Chen 283dd281e1aSHuacai Chen if (cpu_has_flatmode) 284dd281e1aSHuacai Chen node = cpu_to_node(node * CORES_PER_EIO_NODE); 285dd281e1aSHuacai Chen 286dd281e1aSHuacai Chen for (i = 0; i < MAX_IO_PICS; i++) { 287dd281e1aSHuacai Chen if (node == vec_group[i].node) { 288dd281e1aSHuacai Chen vec_group[i].parent = parent; 289dd281e1aSHuacai Chen return; 290dd281e1aSHuacai Chen } 291dd281e1aSHuacai Chen } 292dd281e1aSHuacai Chen } 293dd281e1aSHuacai Chen 29454cfa910SHuacai Chen static struct irq_domain *acpi_get_vec_parent(int node, struct acpi_vector_group *vec_group) 295dd281e1aSHuacai Chen { 296dd281e1aSHuacai Chen int i; 297dd281e1aSHuacai Chen 298dd281e1aSHuacai Chen for (i = 0; i < MAX_IO_PICS; i++) { 299dd281e1aSHuacai Chen if (node == vec_group[i].node) 300dd281e1aSHuacai Chen return vec_group[i].parent; 301dd281e1aSHuacai Chen } 302dd281e1aSHuacai Chen return NULL; 303dd281e1aSHuacai Chen } 304dd281e1aSHuacai Chen 305a90335c2SHuacai Chen static int eiointc_suspend(void) 306a90335c2SHuacai Chen { 307a90335c2SHuacai Chen return 0; 308a90335c2SHuacai Chen } 309a90335c2SHuacai Chen 310a90335c2SHuacai Chen static void eiointc_resume(void) 311a90335c2SHuacai Chen { 312a90335c2SHuacai Chen int i, j; 313a90335c2SHuacai Chen struct irq_desc *desc; 314a90335c2SHuacai Chen struct irq_data *irq_data; 315a90335c2SHuacai Chen 316a90335c2SHuacai Chen eiointc_router_init(0); 317a90335c2SHuacai Chen 318a90335c2SHuacai Chen for (i = 0; i < nr_pics; i++) { 319a90335c2SHuacai Chen for (j = 0; j < VEC_COUNT; j++) { 320a90335c2SHuacai Chen desc = irq_resolve_mapping(eiointc_priv[i]->eiointc_domain, j); 321a90335c2SHuacai Chen if (desc && desc->handle_irq && desc->handle_irq != handle_bad_irq) { 322a90335c2SHuacai Chen raw_spin_lock(&desc->lock); 323a90335c2SHuacai Chen irq_data = &desc->irq_data; 324a90335c2SHuacai Chen eiointc_set_irq_affinity(irq_data, irq_data->common->affinity, 0); 325a90335c2SHuacai Chen raw_spin_unlock(&desc->lock); 326a90335c2SHuacai Chen } 327a90335c2SHuacai Chen } 328a90335c2SHuacai Chen } 329a90335c2SHuacai Chen } 330a90335c2SHuacai Chen 331a90335c2SHuacai Chen static struct syscore_ops eiointc_syscore_ops = { 332a90335c2SHuacai Chen .suspend = eiointc_suspend, 333a90335c2SHuacai Chen .resume = eiointc_resume, 334a90335c2SHuacai Chen }; 335a90335c2SHuacai Chen 336*3d12938dSHuacai Chen static int __init pch_pic_parse_madt(union acpi_subtable_headers *header, 337dd281e1aSHuacai Chen const unsigned long end) 338dd281e1aSHuacai Chen { 339dd281e1aSHuacai Chen struct acpi_madt_bio_pic *pchpic_entry = (struct acpi_madt_bio_pic *)header; 340dd281e1aSHuacai Chen unsigned int node = (pchpic_entry->address >> 44) & 0xf; 341dd281e1aSHuacai Chen struct irq_domain *parent = acpi_get_vec_parent(node, pch_group); 342dd281e1aSHuacai Chen 343dd281e1aSHuacai Chen if (parent) 344dd281e1aSHuacai Chen return pch_pic_acpi_init(parent, pchpic_entry); 345dd281e1aSHuacai Chen 346dd281e1aSHuacai Chen return -EINVAL; 347dd281e1aSHuacai Chen } 348dd281e1aSHuacai Chen 349*3d12938dSHuacai Chen static int __init pch_msi_parse_madt(union acpi_subtable_headers *header, 350dd281e1aSHuacai Chen const unsigned long end) 351dd281e1aSHuacai Chen { 352dd281e1aSHuacai Chen struct acpi_madt_msi_pic *pchmsi_entry = (struct acpi_madt_msi_pic *)header; 353dd281e1aSHuacai Chen struct irq_domain *parent = acpi_get_vec_parent(eiointc_priv[nr_pics - 1]->node, msi_group); 354dd281e1aSHuacai Chen 355dd281e1aSHuacai Chen if (parent) 356dd281e1aSHuacai Chen return pch_msi_acpi_init(parent, pchmsi_entry); 357dd281e1aSHuacai Chen 358dd281e1aSHuacai Chen return -EINVAL; 359dd281e1aSHuacai Chen } 360dd281e1aSHuacai Chen 361dd281e1aSHuacai Chen static int __init acpi_cascade_irqdomain_init(void) 362dd281e1aSHuacai Chen { 363*3d12938dSHuacai Chen int r; 364*3d12938dSHuacai Chen 365*3d12938dSHuacai Chen r = acpi_table_parse_madt(ACPI_MADT_TYPE_BIO_PIC, pch_pic_parse_madt, 0); 366*3d12938dSHuacai Chen if (r < 0) 367*3d12938dSHuacai Chen return r; 368*3d12938dSHuacai Chen 369*3d12938dSHuacai Chen r = acpi_table_parse_madt(ACPI_MADT_TYPE_MSI_PIC, pch_msi_parse_madt, 1); 370*3d12938dSHuacai Chen if (r < 0) 371*3d12938dSHuacai Chen return r; 372*3d12938dSHuacai Chen 373dd281e1aSHuacai Chen return 0; 374dd281e1aSHuacai Chen } 375dd281e1aSHuacai Chen 376dd281e1aSHuacai Chen int __init eiointc_acpi_init(struct irq_domain *parent, 377dd281e1aSHuacai Chen struct acpi_madt_eio_pic *acpi_eiointc) 378dd281e1aSHuacai Chen { 379*3d12938dSHuacai Chen int i, ret, parent_irq; 380dd281e1aSHuacai Chen unsigned long node_map; 381dd281e1aSHuacai Chen struct eiointc_priv *priv; 382dd281e1aSHuacai Chen 383dd281e1aSHuacai Chen priv = kzalloc(sizeof(*priv), GFP_KERNEL); 384dd281e1aSHuacai Chen if (!priv) 385dd281e1aSHuacai Chen return -ENOMEM; 386dd281e1aSHuacai Chen 3877e4fd7a1SMarc Zyngier priv->domain_handle = irq_domain_alloc_named_id_fwnode("EIOPIC", 3887e4fd7a1SMarc Zyngier acpi_eiointc->node); 389dd281e1aSHuacai Chen if (!priv->domain_handle) { 390dd281e1aSHuacai Chen pr_err("Unable to allocate domain handle\n"); 391dd281e1aSHuacai Chen goto out_free_priv; 392dd281e1aSHuacai Chen } 393dd281e1aSHuacai Chen 394dd281e1aSHuacai Chen priv->node = acpi_eiointc->node; 395dd281e1aSHuacai Chen node_map = acpi_eiointc->node_map ? : -1ULL; 396dd281e1aSHuacai Chen 397dd281e1aSHuacai Chen for_each_possible_cpu(i) { 398dd281e1aSHuacai Chen if (node_map & (1ULL << cpu_to_eio_node(i))) { 399dd281e1aSHuacai Chen node_set(cpu_to_eio_node(i), priv->node_map); 400dd281e1aSHuacai Chen cpumask_or(&priv->cpuspan_map, &priv->cpuspan_map, cpumask_of(i)); 401dd281e1aSHuacai Chen } 402dd281e1aSHuacai Chen } 403dd281e1aSHuacai Chen 404dd281e1aSHuacai Chen /* Setup IRQ domain */ 405dd281e1aSHuacai Chen priv->eiointc_domain = irq_domain_create_linear(priv->domain_handle, VEC_COUNT, 406dd281e1aSHuacai Chen &eiointc_domain_ops, priv); 407dd281e1aSHuacai Chen if (!priv->eiointc_domain) { 408dd281e1aSHuacai Chen pr_err("loongson-eiointc: cannot add IRQ domain\n"); 409dd281e1aSHuacai Chen goto out_free_handle; 410dd281e1aSHuacai Chen } 411dd281e1aSHuacai Chen 412dd281e1aSHuacai Chen eiointc_priv[nr_pics++] = priv; 413dd281e1aSHuacai Chen 414dd281e1aSHuacai Chen eiointc_router_init(0); 415dd281e1aSHuacai Chen 416dd281e1aSHuacai Chen parent_irq = irq_create_mapping(parent, acpi_eiointc->cascade); 417dd281e1aSHuacai Chen irq_set_chained_handler_and_data(parent_irq, eiointc_irq_dispatch, priv); 418dd281e1aSHuacai Chen 419a90335c2SHuacai Chen register_syscore_ops(&eiointc_syscore_ops); 420dd281e1aSHuacai Chen cpuhp_setup_state_nocalls(CPUHP_AP_IRQ_LOONGARCH_STARTING, 421dd281e1aSHuacai Chen "irqchip/loongarch/intc:starting", 422dd281e1aSHuacai Chen eiointc_router_init, NULL); 423dd281e1aSHuacai Chen 424dd281e1aSHuacai Chen acpi_set_vec_parent(acpi_eiointc->node, priv->eiointc_domain, pch_group); 425dd281e1aSHuacai Chen acpi_set_vec_parent(acpi_eiointc->node, priv->eiointc_domain, msi_group); 426*3d12938dSHuacai Chen ret = acpi_cascade_irqdomain_init(); 427dd281e1aSHuacai Chen 428*3d12938dSHuacai Chen return ret; 429dd281e1aSHuacai Chen 430dd281e1aSHuacai Chen out_free_handle: 431dd281e1aSHuacai Chen irq_domain_free_fwnode(priv->domain_handle); 432dd281e1aSHuacai Chen priv->domain_handle = NULL; 433dd281e1aSHuacai Chen out_free_priv: 434dd281e1aSHuacai Chen kfree(priv); 435dd281e1aSHuacai Chen 436dd281e1aSHuacai Chen return -ENOMEM; 437dd281e1aSHuacai Chen } 438