1caab277bSThomas Gleixner // SPDX-License-Identifier: GPL-2.0-only
2cc2d3216SMarc Zyngier /*
3d7276b80SMarc Zyngier * Copyright (C) 2013-2017 ARM Limited, All Rights Reserved.
4cc2d3216SMarc Zyngier * Author: Marc Zyngier <marc.zyngier@arm.com>
5cc2d3216SMarc Zyngier */
6cc2d3216SMarc Zyngier
73f010cf1STomasz Nowicki #include <linux/acpi.h>
88d3554b8SHanjun Guo #include <linux/acpi_iort.h>
9ffedbf0cSMarc Zyngier #include <linux/bitfield.h>
10cc2d3216SMarc Zyngier #include <linux/bitmap.h>
11cc2d3216SMarc Zyngier #include <linux/cpu.h>
12c6e2ccb6SMarc Zyngier #include <linux/crash_dump.h>
13cc2d3216SMarc Zyngier #include <linux/delay.h>
143fb68faeSMarc Zyngier #include <linux/efi.h>
15cc2d3216SMarc Zyngier #include <linux/interrupt.h>
16fa49364cSRobin Murphy #include <linux/iommu.h>
1796806229SMarc Zyngier #include <linux/iopoll.h>
183f010cf1STomasz Nowicki #include <linux/irqdomain.h>
19880cb3cdSMarc Zyngier #include <linux/list.h>
20cc2d3216SMarc Zyngier #include <linux/log2.h>
215e2c9f9aSMarc Zyngier #include <linux/memblock.h>
22cc2d3216SMarc Zyngier #include <linux/mm.h>
23cc2d3216SMarc Zyngier #include <linux/msi.h>
24cc2d3216SMarc Zyngier #include <linux/of.h>
25cc2d3216SMarc Zyngier #include <linux/of_address.h>
26cc2d3216SMarc Zyngier #include <linux/of_irq.h>
27cc2d3216SMarc Zyngier #include <linux/of_pci.h>
28cc2d3216SMarc Zyngier #include <linux/of_platform.h>
29cc2d3216SMarc Zyngier #include <linux/percpu.h>
30cc2d3216SMarc Zyngier #include <linux/slab.h>
31dba0bc7bSDerek Basehore #include <linux/syscore_ops.h>
32cc2d3216SMarc Zyngier
3341a83e06SJoel Porquet #include <linux/irqchip.h>
34cc2d3216SMarc Zyngier #include <linux/irqchip/arm-gic-v3.h>
35c808eea8SMarc Zyngier #include <linux/irqchip/arm-gic-v4.h>
36cc2d3216SMarc Zyngier
37cc2d3216SMarc Zyngier #include <asm/cputype.h>
38cc2d3216SMarc Zyngier #include <asm/exception.h>
39cc2d3216SMarc Zyngier
4067510ccaSRobert Richter #include "irq-gic-common.h"
4167510ccaSRobert Richter
4294100970SRobert Richter #define ITS_FLAGS_CMDQ_NEEDS_FLUSHING (1ULL << 0)
4394100970SRobert Richter #define ITS_FLAGS_WORKAROUND_CAVIUM_22375 (1ULL << 1)
44fbf8f40eSGanapatrao Kulkarni #define ITS_FLAGS_WORKAROUND_CAVIUM_23144 (1ULL << 2)
45a8707f55SSebastian Reichel #define ITS_FLAGS_FORCE_NON_SHAREABLE (1ULL << 3)
46cc2d3216SMarc Zyngier
47c0cdc890SValentin Schneider #define RD_LOCAL_LPI_ENABLED BIT(0)
48d23bc2bcSValentin Schneider #define RD_LOCAL_PENDTABLE_PREALLOCATED BIT(1)
49d23bc2bcSValentin Schneider #define RD_LOCAL_MEMRESERVE_DONE BIT(2)
50c0cdc890SValentin Schneider
51a13b0404SMarc Zyngier static u32 lpi_id_bits;
52a13b0404SMarc Zyngier
53a13b0404SMarc Zyngier /*
54a13b0404SMarc Zyngier * We allocate memory for PROPBASE to cover 2 ^ lpi_id_bits LPIs to
55a13b0404SMarc Zyngier * deal with (one configuration byte per interrupt). PENDBASE has to
56a13b0404SMarc Zyngier * be 64kB aligned (one bit per LPI, plus 8192 bits for SPI/PPI/SGI).
57a13b0404SMarc Zyngier */
58a13b0404SMarc Zyngier #define LPI_NRBITS lpi_id_bits
59a13b0404SMarc Zyngier #define LPI_PROPBASE_SZ ALIGN(BIT(LPI_NRBITS), SZ_64K)
60a13b0404SMarc Zyngier #define LPI_PENDBASE_SZ ALIGN(BIT(LPI_NRBITS) / 8, SZ_64K)
61a13b0404SMarc Zyngier
622130b789SJulien Thierry #define LPI_PROP_DEFAULT_PRIO GICD_INT_DEF_PRI
63a13b0404SMarc Zyngier
64cc2d3216SMarc Zyngier /*
65cc2d3216SMarc Zyngier * Collection structure - just an ID, and a redistributor address to
66cc2d3216SMarc Zyngier * ping. We use one per CPU as a bag of interrupts assigned to this
67cc2d3216SMarc Zyngier * CPU.
68cc2d3216SMarc Zyngier */
69cc2d3216SMarc Zyngier struct its_collection {
70cc2d3216SMarc Zyngier u64 target_address;
71cc2d3216SMarc Zyngier u16 col_id;
72cc2d3216SMarc Zyngier };
73cc2d3216SMarc Zyngier
74cc2d3216SMarc Zyngier /*
759347359aSShanker Donthineni * The ITS_BASER structure - contains memory information, cached
769347359aSShanker Donthineni * value of BASER register configuration and ITS page size.
77466b7d16SShanker Donthineni */
78466b7d16SShanker Donthineni struct its_baser {
79466b7d16SShanker Donthineni void *base;
80466b7d16SShanker Donthineni u64 val;
81466b7d16SShanker Donthineni u32 order;
829347359aSShanker Donthineni u32 psz;
83466b7d16SShanker Donthineni };
84466b7d16SShanker Donthineni
85558b0165SArd Biesheuvel struct its_device;
86558b0165SArd Biesheuvel
87466b7d16SShanker Donthineni /*
88cc2d3216SMarc Zyngier * The ITS structure - contains most of the infrastructure, with the
89841514abSMarc Zyngier * top-level MSI domain, the command queue, the collections, and the
90841514abSMarc Zyngier * list of devices writing to it.
919791ec7dSMarc Zyngier *
929791ec7dSMarc Zyngier * dev_alloc_lock has to be taken for device allocations, while the
939791ec7dSMarc Zyngier * spinlock must be taken to parse data structures such as the device
949791ec7dSMarc Zyngier * list.
95cc2d3216SMarc Zyngier */
96cc2d3216SMarc Zyngier struct its_node {
97cc2d3216SMarc Zyngier raw_spinlock_t lock;
989791ec7dSMarc Zyngier struct mutex dev_alloc_lock;
99cc2d3216SMarc Zyngier struct list_head entry;
100cc2d3216SMarc Zyngier void __iomem *base;
1015e46a484SMarc Zyngier void __iomem *sgir_base;
102db40f0a7STomasz Nowicki phys_addr_t phys_base;
103cc2d3216SMarc Zyngier struct its_cmd_block *cmd_base;
104cc2d3216SMarc Zyngier struct its_cmd_block *cmd_write;
105466b7d16SShanker Donthineni struct its_baser tables[GITS_BASER_NR_REGS];
106cc2d3216SMarc Zyngier struct its_collection *collections;
107558b0165SArd Biesheuvel struct fwnode_handle *fwnode_handle;
108558b0165SArd Biesheuvel u64 (*get_msi_base)(struct its_device *its_dev);
1090dd57fedSMarc Zyngier u64 typer;
110dba0bc7bSDerek Basehore u64 cbaser_save;
111dba0bc7bSDerek Basehore u32 ctlr_save;
1125e516846SMarc Zyngier u32 mpidr;
113cc2d3216SMarc Zyngier struct list_head its_device_list;
114cc2d3216SMarc Zyngier u64 flags;
115debf6d02SMarc Zyngier unsigned long list_nr;
116fbf8f40eSGanapatrao Kulkarni int numa_node;
117558b0165SArd Biesheuvel unsigned int msi_domain_flags;
118558b0165SArd Biesheuvel u32 pre_its_base; /* for Socionext Synquacer */
1195c9a882eSMarc Zyngier int vlpi_redist_offset;
120cc2d3216SMarc Zyngier };
121cc2d3216SMarc Zyngier
1220dd57fedSMarc Zyngier #define is_v4(its) (!!((its)->typer & GITS_TYPER_VLPIS))
1235e516846SMarc Zyngier #define is_v4_1(its) (!!((its)->typer & GITS_TYPER_VMAPP))
124576a8342SMarc Zyngier #define device_ids(its) (FIELD_GET(GITS_TYPER_DEVBITS, (its)->typer) + 1)
1250dd57fedSMarc Zyngier
126cc2d3216SMarc Zyngier #define ITS_ITT_ALIGN SZ_256
127cc2d3216SMarc Zyngier
12832bd44dcSShanker Donthineni /* The maximum number of VPEID bits supported by VLPI commands */
129f2d83409SMarc Zyngier #define ITS_MAX_VPEID_BITS \
130f2d83409SMarc Zyngier ({ \
131f2d83409SMarc Zyngier int nvpeid = 16; \
132f2d83409SMarc Zyngier if (gic_rdists->has_rvpeid && \
133f2d83409SMarc Zyngier gic_rdists->gicd_typer2 & GICD_TYPER2_VIL) \
134f2d83409SMarc Zyngier nvpeid = 1 + (gic_rdists->gicd_typer2 & \
135f2d83409SMarc Zyngier GICD_TYPER2_VID); \
136f2d83409SMarc Zyngier \
137f2d83409SMarc Zyngier nvpeid; \
138f2d83409SMarc Zyngier })
13932bd44dcSShanker Donthineni #define ITS_MAX_VPEID (1 << (ITS_MAX_VPEID_BITS))
14032bd44dcSShanker Donthineni
1412eca0d6cSShanker Donthineni /* Convert page order to size in bytes */
1422eca0d6cSShanker Donthineni #define PAGE_ORDER_TO_SIZE(o) (PAGE_SIZE << (o))
1432eca0d6cSShanker Donthineni
144591e5becSMarc Zyngier struct event_lpi_map {
145591e5becSMarc Zyngier unsigned long *lpi_map;
146591e5becSMarc Zyngier u16 *col_map;
147591e5becSMarc Zyngier irq_hw_number_t lpi_base;
148591e5becSMarc Zyngier int nr_lpis;
14911635fa2SMarc Zyngier raw_spinlock_t vlpi_lock;
150d011e4e6SMarc Zyngier struct its_vm *vm;
151d011e4e6SMarc Zyngier struct its_vlpi_map *vlpi_maps;
152d011e4e6SMarc Zyngier int nr_vlpis;
153591e5becSMarc Zyngier };
154591e5becSMarc Zyngier
155cc2d3216SMarc Zyngier /*
156d011e4e6SMarc Zyngier * The ITS view of a device - belongs to an ITS, owns an interrupt
157d011e4e6SMarc Zyngier * translation table, and a list of interrupts. If it some of its
158d011e4e6SMarc Zyngier * LPIs are injected into a guest (GICv4), the event_map.vm field
159d011e4e6SMarc Zyngier * indicates which one.
160cc2d3216SMarc Zyngier */
161cc2d3216SMarc Zyngier struct its_device {
162cc2d3216SMarc Zyngier struct list_head entry;
163cc2d3216SMarc Zyngier struct its_node *its;
164591e5becSMarc Zyngier struct event_lpi_map event_map;
165cc2d3216SMarc Zyngier void *itt;
166cc2d3216SMarc Zyngier u32 nr_ites;
167cc2d3216SMarc Zyngier u32 device_id;
1689791ec7dSMarc Zyngier bool shared;
169cc2d3216SMarc Zyngier };
170cc2d3216SMarc Zyngier
17120b3d54eSMarc Zyngier static struct {
17220b3d54eSMarc Zyngier raw_spinlock_t lock;
17320b3d54eSMarc Zyngier struct its_device *dev;
17420b3d54eSMarc Zyngier struct its_vpe **vpes;
17520b3d54eSMarc Zyngier int next_victim;
17620b3d54eSMarc Zyngier } vpe_proxy;
17720b3d54eSMarc Zyngier
1782f13ff1dSMarc Zyngier struct cpu_lpi_count {
1792f13ff1dSMarc Zyngier atomic_t managed;
1802f13ff1dSMarc Zyngier atomic_t unmanaged;
1812f13ff1dSMarc Zyngier };
1822f13ff1dSMarc Zyngier
1832f13ff1dSMarc Zyngier static DEFINE_PER_CPU(struct cpu_lpi_count, cpu_lpi_count);
1842f13ff1dSMarc Zyngier
1851ac19ca6SMarc Zyngier static LIST_HEAD(its_nodes);
186a8db7456SSebastian Andrzej Siewior static DEFINE_RAW_SPINLOCK(its_lock);
1871ac19ca6SMarc Zyngier static struct rdists *gic_rdists;
188db40f0a7STomasz Nowicki static struct irq_domain *its_parent;
1891ac19ca6SMarc Zyngier
1903dfa576bSMarc Zyngier static unsigned long its_list_map;
1913171a47aSMarc Zyngier static u16 vmovp_seq_num;
1923171a47aSMarc Zyngier static DEFINE_RAW_SPINLOCK(vmovp_lock);
1933171a47aSMarc Zyngier
1947d75bbb4SMarc Zyngier static DEFINE_IDA(its_vpeid_ida);
1953dfa576bSMarc Zyngier
1961ac19ca6SMarc Zyngier #define gic_data_rdist() (raw_cpu_ptr(gic_rdists->rdist))
19711e37d35SMarc Zyngier #define gic_data_rdist_cpu(cpu) (per_cpu_ptr(gic_rdists->rdist, cpu))
1981ac19ca6SMarc Zyngier #define gic_data_rdist_rd_base() (gic_data_rdist()->rd_base)
199e643d803SMarc Zyngier #define gic_data_rdist_vlpi_base() (gic_data_rdist_rd_base() + SZ_128K)
2001ac19ca6SMarc Zyngier
201009384b3SMarc Zyngier /*
202009384b3SMarc Zyngier * Skip ITSs that have no vLPIs mapped, unless we're on GICv4.1, as we
203009384b3SMarc Zyngier * always have vSGIs mapped.
204009384b3SMarc Zyngier */
require_its_list_vmovp(struct its_vm * vm,struct its_node * its)205009384b3SMarc Zyngier static bool require_its_list_vmovp(struct its_vm *vm, struct its_node *its)
206009384b3SMarc Zyngier {
207009384b3SMarc Zyngier return (gic_rdists->has_rvpeid || vm->vlpi_count[its->list_nr]);
208009384b3SMarc Zyngier }
209009384b3SMarc Zyngier
rdists_support_shareable(void)210f7e84c8eSMarc Zyngier static bool rdists_support_shareable(void)
211f7e84c8eSMarc Zyngier {
212f7e84c8eSMarc Zyngier return !(gic_rdists->flags & RDIST_FLAGS_FORCE_NON_SHAREABLE);
213f7e84c8eSMarc Zyngier }
214f7e84c8eSMarc Zyngier
get_its_list(struct its_vm * vm)21584243125SZenghui Yu static u16 get_its_list(struct its_vm *vm)
21684243125SZenghui Yu {
21784243125SZenghui Yu struct its_node *its;
21884243125SZenghui Yu unsigned long its_list = 0;
21984243125SZenghui Yu
22084243125SZenghui Yu list_for_each_entry(its, &its_nodes, entry) {
2210dd57fedSMarc Zyngier if (!is_v4(its))
22284243125SZenghui Yu continue;
22384243125SZenghui Yu
224009384b3SMarc Zyngier if (require_its_list_vmovp(vm, its))
22584243125SZenghui Yu __set_bit(its->list_nr, &its_list);
22684243125SZenghui Yu }
22784243125SZenghui Yu
22884243125SZenghui Yu return (u16)its_list;
22984243125SZenghui Yu }
23084243125SZenghui Yu
its_get_event_id(struct irq_data * d)231425c09beSMarc Zyngier static inline u32 its_get_event_id(struct irq_data *d)
232425c09beSMarc Zyngier {
233425c09beSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
234425c09beSMarc Zyngier return d->hwirq - its_dev->event_map.lpi_base;
235425c09beSMarc Zyngier }
236425c09beSMarc Zyngier
dev_event_to_col(struct its_device * its_dev,u32 event)237591e5becSMarc Zyngier static struct its_collection *dev_event_to_col(struct its_device *its_dev,
238591e5becSMarc Zyngier u32 event)
239591e5becSMarc Zyngier {
240591e5becSMarc Zyngier struct its_node *its = its_dev->its;
241591e5becSMarc Zyngier
242591e5becSMarc Zyngier return its->collections + its_dev->event_map.col_map[event];
243591e5becSMarc Zyngier }
244591e5becSMarc Zyngier
dev_event_to_vlpi_map(struct its_device * its_dev,u32 event)245c1d4d5cdSMarc Zyngier static struct its_vlpi_map *dev_event_to_vlpi_map(struct its_device *its_dev,
246c1d4d5cdSMarc Zyngier u32 event)
247c1d4d5cdSMarc Zyngier {
248c1d4d5cdSMarc Zyngier if (WARN_ON_ONCE(event >= its_dev->event_map.nr_lpis))
249c1d4d5cdSMarc Zyngier return NULL;
250c1d4d5cdSMarc Zyngier
251c1d4d5cdSMarc Zyngier return &its_dev->event_map.vlpi_maps[event];
252c1d4d5cdSMarc Zyngier }
253c1d4d5cdSMarc Zyngier
get_vlpi_map(struct irq_data * d)254f4a81f5aSMarc Zyngier static struct its_vlpi_map *get_vlpi_map(struct irq_data *d)
255f4a81f5aSMarc Zyngier {
256f4a81f5aSMarc Zyngier if (irqd_is_forwarded_to_vcpu(d)) {
257f4a81f5aSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
258f4a81f5aSMarc Zyngier u32 event = its_get_event_id(d);
259f4a81f5aSMarc Zyngier
260f4a81f5aSMarc Zyngier return dev_event_to_vlpi_map(its_dev, event);
261f4a81f5aSMarc Zyngier }
262f4a81f5aSMarc Zyngier
263f4a81f5aSMarc Zyngier return NULL;
264f4a81f5aSMarc Zyngier }
265f4a81f5aSMarc Zyngier
vpe_to_cpuid_lock(struct its_vpe * vpe,unsigned long * flags)266f3a05921SMarc Zyngier static int vpe_to_cpuid_lock(struct its_vpe *vpe, unsigned long *flags)
267425c09beSMarc Zyngier {
268f3a05921SMarc Zyngier raw_spin_lock_irqsave(&vpe->vpe_lock, *flags);
269f3a05921SMarc Zyngier return vpe->col_idx;
270f3a05921SMarc Zyngier }
271f3a05921SMarc Zyngier
vpe_to_cpuid_unlock(struct its_vpe * vpe,unsigned long flags)272f3a05921SMarc Zyngier static void vpe_to_cpuid_unlock(struct its_vpe *vpe, unsigned long flags)
273f3a05921SMarc Zyngier {
274f3a05921SMarc Zyngier raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
275f3a05921SMarc Zyngier }
276f3a05921SMarc Zyngier
277926846a7SMarc Zyngier static struct irq_chip its_vpe_irq_chip;
278926846a7SMarc Zyngier
irq_to_cpuid_lock(struct irq_data * d,unsigned long * flags)279f3a05921SMarc Zyngier static int irq_to_cpuid_lock(struct irq_data *d, unsigned long *flags)
280f3a05921SMarc Zyngier {
281926846a7SMarc Zyngier struct its_vpe *vpe = NULL;
282f3a05921SMarc Zyngier int cpu;
283f3a05921SMarc Zyngier
284926846a7SMarc Zyngier if (d->chip == &its_vpe_irq_chip) {
285926846a7SMarc Zyngier vpe = irq_data_get_irq_chip_data(d);
286926846a7SMarc Zyngier } else {
287926846a7SMarc Zyngier struct its_vlpi_map *map = get_vlpi_map(d);
288926846a7SMarc Zyngier if (map)
289926846a7SMarc Zyngier vpe = map->vpe;
290926846a7SMarc Zyngier }
291926846a7SMarc Zyngier
292926846a7SMarc Zyngier if (vpe) {
293926846a7SMarc Zyngier cpu = vpe_to_cpuid_lock(vpe, flags);
294f3a05921SMarc Zyngier } else {
295f3a05921SMarc Zyngier /* Physical LPIs are already locked via the irq_desc lock */
296425c09beSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
297f3a05921SMarc Zyngier cpu = its_dev->event_map.col_map[its_get_event_id(d)];
298f3a05921SMarc Zyngier /* Keep GCC quiet... */
299f3a05921SMarc Zyngier *flags = 0;
300f3a05921SMarc Zyngier }
301f3a05921SMarc Zyngier
302f3a05921SMarc Zyngier return cpu;
303f3a05921SMarc Zyngier }
304f3a05921SMarc Zyngier
irq_to_cpuid_unlock(struct irq_data * d,unsigned long flags)305f3a05921SMarc Zyngier static void irq_to_cpuid_unlock(struct irq_data *d, unsigned long flags)
306f3a05921SMarc Zyngier {
307926846a7SMarc Zyngier struct its_vpe *vpe = NULL;
308425c09beSMarc Zyngier
309926846a7SMarc Zyngier if (d->chip == &its_vpe_irq_chip) {
310926846a7SMarc Zyngier vpe = irq_data_get_irq_chip_data(d);
311926846a7SMarc Zyngier } else {
312926846a7SMarc Zyngier struct its_vlpi_map *map = get_vlpi_map(d);
313f4a81f5aSMarc Zyngier if (map)
314926846a7SMarc Zyngier vpe = map->vpe;
315926846a7SMarc Zyngier }
316926846a7SMarc Zyngier
317926846a7SMarc Zyngier if (vpe)
318926846a7SMarc Zyngier vpe_to_cpuid_unlock(vpe, flags);
319425c09beSMarc Zyngier }
320425c09beSMarc Zyngier
valid_col(struct its_collection * col)32183559b47SMarc Zyngier static struct its_collection *valid_col(struct its_collection *col)
32283559b47SMarc Zyngier {
32320faba84SJoe Perches if (WARN_ON_ONCE(col->target_address & GENMASK_ULL(15, 0)))
32483559b47SMarc Zyngier return NULL;
32583559b47SMarc Zyngier
32683559b47SMarc Zyngier return col;
32783559b47SMarc Zyngier }
32883559b47SMarc Zyngier
valid_vpe(struct its_node * its,struct its_vpe * vpe)329205e065dSMarc Zyngier static struct its_vpe *valid_vpe(struct its_node *its, struct its_vpe *vpe)
330205e065dSMarc Zyngier {
331205e065dSMarc Zyngier if (valid_col(its->collections + vpe->col_idx))
332205e065dSMarc Zyngier return vpe;
333205e065dSMarc Zyngier
334205e065dSMarc Zyngier return NULL;
335205e065dSMarc Zyngier }
336205e065dSMarc Zyngier
337cc2d3216SMarc Zyngier /*
338cc2d3216SMarc Zyngier * ITS command descriptors - parameters to be encoded in a command
339cc2d3216SMarc Zyngier * block.
340cc2d3216SMarc Zyngier */
341cc2d3216SMarc Zyngier struct its_cmd_desc {
342cc2d3216SMarc Zyngier union {
343cc2d3216SMarc Zyngier struct {
344cc2d3216SMarc Zyngier struct its_device *dev;
345cc2d3216SMarc Zyngier u32 event_id;
346cc2d3216SMarc Zyngier } its_inv_cmd;
347cc2d3216SMarc Zyngier
348cc2d3216SMarc Zyngier struct {
349cc2d3216SMarc Zyngier struct its_device *dev;
350cc2d3216SMarc Zyngier u32 event_id;
3518d85dcedSMarc Zyngier } its_clear_cmd;
3528d85dcedSMarc Zyngier
3538d85dcedSMarc Zyngier struct {
3548d85dcedSMarc Zyngier struct its_device *dev;
3558d85dcedSMarc Zyngier u32 event_id;
356cc2d3216SMarc Zyngier } its_int_cmd;
357cc2d3216SMarc Zyngier
358cc2d3216SMarc Zyngier struct {
359cc2d3216SMarc Zyngier struct its_device *dev;
360cc2d3216SMarc Zyngier int valid;
361cc2d3216SMarc Zyngier } its_mapd_cmd;
362cc2d3216SMarc Zyngier
363cc2d3216SMarc Zyngier struct {
364cc2d3216SMarc Zyngier struct its_collection *col;
365cc2d3216SMarc Zyngier int valid;
366cc2d3216SMarc Zyngier } its_mapc_cmd;
367cc2d3216SMarc Zyngier
368cc2d3216SMarc Zyngier struct {
369cc2d3216SMarc Zyngier struct its_device *dev;
370cc2d3216SMarc Zyngier u32 phys_id;
371cc2d3216SMarc Zyngier u32 event_id;
3726a25ad3aSMarc Zyngier } its_mapti_cmd;
373cc2d3216SMarc Zyngier
374cc2d3216SMarc Zyngier struct {
375cc2d3216SMarc Zyngier struct its_device *dev;
376cc2d3216SMarc Zyngier struct its_collection *col;
377591e5becSMarc Zyngier u32 event_id;
378cc2d3216SMarc Zyngier } its_movi_cmd;
379cc2d3216SMarc Zyngier
380cc2d3216SMarc Zyngier struct {
381cc2d3216SMarc Zyngier struct its_device *dev;
382cc2d3216SMarc Zyngier u32 event_id;
383cc2d3216SMarc Zyngier } its_discard_cmd;
384cc2d3216SMarc Zyngier
385cc2d3216SMarc Zyngier struct {
386cc2d3216SMarc Zyngier struct its_collection *col;
387cc2d3216SMarc Zyngier } its_invall_cmd;
388d011e4e6SMarc Zyngier
389d011e4e6SMarc Zyngier struct {
390d011e4e6SMarc Zyngier struct its_vpe *vpe;
391eb78192bSMarc Zyngier } its_vinvall_cmd;
392eb78192bSMarc Zyngier
393eb78192bSMarc Zyngier struct {
394eb78192bSMarc Zyngier struct its_vpe *vpe;
395eb78192bSMarc Zyngier struct its_collection *col;
396eb78192bSMarc Zyngier bool valid;
397eb78192bSMarc Zyngier } its_vmapp_cmd;
398eb78192bSMarc Zyngier
399eb78192bSMarc Zyngier struct {
400eb78192bSMarc Zyngier struct its_vpe *vpe;
401d011e4e6SMarc Zyngier struct its_device *dev;
402d011e4e6SMarc Zyngier u32 virt_id;
403d011e4e6SMarc Zyngier u32 event_id;
404d011e4e6SMarc Zyngier bool db_enabled;
405d011e4e6SMarc Zyngier } its_vmapti_cmd;
406d011e4e6SMarc Zyngier
407d011e4e6SMarc Zyngier struct {
408d011e4e6SMarc Zyngier struct its_vpe *vpe;
409d011e4e6SMarc Zyngier struct its_device *dev;
410d011e4e6SMarc Zyngier u32 event_id;
411d011e4e6SMarc Zyngier bool db_enabled;
412d011e4e6SMarc Zyngier } its_vmovi_cmd;
4133171a47aSMarc Zyngier
4143171a47aSMarc Zyngier struct {
4153171a47aSMarc Zyngier struct its_vpe *vpe;
4163171a47aSMarc Zyngier struct its_collection *col;
4173171a47aSMarc Zyngier u16 seq_num;
4183171a47aSMarc Zyngier u16 its_list;
4193171a47aSMarc Zyngier } its_vmovp_cmd;
420d97c97baSMarc Zyngier
421d97c97baSMarc Zyngier struct {
422d97c97baSMarc Zyngier struct its_vpe *vpe;
423d97c97baSMarc Zyngier } its_invdb_cmd;
424e252cf8aSMarc Zyngier
425e252cf8aSMarc Zyngier struct {
426e252cf8aSMarc Zyngier struct its_vpe *vpe;
427e252cf8aSMarc Zyngier u8 sgi;
428e252cf8aSMarc Zyngier u8 priority;
429e252cf8aSMarc Zyngier bool enable;
430e252cf8aSMarc Zyngier bool group;
431e252cf8aSMarc Zyngier bool clear;
432e252cf8aSMarc Zyngier } its_vsgi_cmd;
433cc2d3216SMarc Zyngier };
434cc2d3216SMarc Zyngier };
435cc2d3216SMarc Zyngier
436cc2d3216SMarc Zyngier /*
437cc2d3216SMarc Zyngier * The ITS command block, which is what the ITS actually parses.
438cc2d3216SMarc Zyngier */
439cc2d3216SMarc Zyngier struct its_cmd_block {
4402bbdfcc5SBen Dooks (Codethink) union {
441cc2d3216SMarc Zyngier u64 raw_cmd[4];
4422bbdfcc5SBen Dooks (Codethink) __le64 raw_cmd_le[4];
4432bbdfcc5SBen Dooks (Codethink) };
444cc2d3216SMarc Zyngier };
445cc2d3216SMarc Zyngier
446cc2d3216SMarc Zyngier #define ITS_CMD_QUEUE_SZ SZ_64K
447cc2d3216SMarc Zyngier #define ITS_CMD_QUEUE_NR_ENTRIES (ITS_CMD_QUEUE_SZ / sizeof(struct its_cmd_block))
448cc2d3216SMarc Zyngier
44967047f90SMarc Zyngier typedef struct its_collection *(*its_cmd_builder_t)(struct its_node *,
45067047f90SMarc Zyngier struct its_cmd_block *,
451cc2d3216SMarc Zyngier struct its_cmd_desc *);
452cc2d3216SMarc Zyngier
45367047f90SMarc Zyngier typedef struct its_vpe *(*its_cmd_vbuilder_t)(struct its_node *,
45467047f90SMarc Zyngier struct its_cmd_block *,
455d011e4e6SMarc Zyngier struct its_cmd_desc *);
456d011e4e6SMarc Zyngier
4574d36f136SMarc Zyngier static void its_mask_encode(u64 *raw_cmd, u64 val, int h, int l)
4584d36f136SMarc Zyngier {
4594d36f136SMarc Zyngier u64 mask = GENMASK_ULL(h, l);
4604d36f136SMarc Zyngier *raw_cmd &= ~mask;
4614d36f136SMarc Zyngier *raw_cmd |= (val << l) & mask;
4624d36f136SMarc Zyngier }
4634d36f136SMarc Zyngier
its_encode_cmd(struct its_cmd_block * cmd,u8 cmd_nr)464cc2d3216SMarc Zyngier static void its_encode_cmd(struct its_cmd_block *cmd, u8 cmd_nr)
465cc2d3216SMarc Zyngier {
4664d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], cmd_nr, 7, 0);
467cc2d3216SMarc Zyngier }
468cc2d3216SMarc Zyngier
its_encode_devid(struct its_cmd_block * cmd,u32 devid)469cc2d3216SMarc Zyngier static void its_encode_devid(struct its_cmd_block *cmd, u32 devid)
470cc2d3216SMarc Zyngier {
4714d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], devid, 63, 32);
472cc2d3216SMarc Zyngier }
473cc2d3216SMarc Zyngier
its_encode_event_id(struct its_cmd_block * cmd,u32 id)474cc2d3216SMarc Zyngier static void its_encode_event_id(struct its_cmd_block *cmd, u32 id)
475cc2d3216SMarc Zyngier {
4764d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], id, 31, 0);
477cc2d3216SMarc Zyngier }
478cc2d3216SMarc Zyngier
its_encode_phys_id(struct its_cmd_block * cmd,u32 phys_id)479cc2d3216SMarc Zyngier static void its_encode_phys_id(struct its_cmd_block *cmd, u32 phys_id)
480cc2d3216SMarc Zyngier {
4814d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], phys_id, 63, 32);
482cc2d3216SMarc Zyngier }
483cc2d3216SMarc Zyngier
its_encode_size(struct its_cmd_block * cmd,u8 size)484cc2d3216SMarc Zyngier static void its_encode_size(struct its_cmd_block *cmd, u8 size)
485cc2d3216SMarc Zyngier {
4864d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], size, 4, 0);
487cc2d3216SMarc Zyngier }
488cc2d3216SMarc Zyngier
its_encode_itt(struct its_cmd_block * cmd,u64 itt_addr)489cc2d3216SMarc Zyngier static void its_encode_itt(struct its_cmd_block *cmd, u64 itt_addr)
490cc2d3216SMarc Zyngier {
49130ae9610SShanker Donthineni its_mask_encode(&cmd->raw_cmd[2], itt_addr >> 8, 51, 8);
492cc2d3216SMarc Zyngier }
493cc2d3216SMarc Zyngier
its_encode_valid(struct its_cmd_block * cmd,int valid)494cc2d3216SMarc Zyngier static void its_encode_valid(struct its_cmd_block *cmd, int valid)
495cc2d3216SMarc Zyngier {
4964d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], !!valid, 63, 63);
497cc2d3216SMarc Zyngier }
498cc2d3216SMarc Zyngier
its_encode_target(struct its_cmd_block * cmd,u64 target_addr)499cc2d3216SMarc Zyngier static void its_encode_target(struct its_cmd_block *cmd, u64 target_addr)
500cc2d3216SMarc Zyngier {
50130ae9610SShanker Donthineni its_mask_encode(&cmd->raw_cmd[2], target_addr >> 16, 51, 16);
502cc2d3216SMarc Zyngier }
503cc2d3216SMarc Zyngier
its_encode_collection(struct its_cmd_block * cmd,u16 col)504cc2d3216SMarc Zyngier static void its_encode_collection(struct its_cmd_block *cmd, u16 col)
505cc2d3216SMarc Zyngier {
5064d36f136SMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], col, 15, 0);
507cc2d3216SMarc Zyngier }
508cc2d3216SMarc Zyngier
its_encode_vpeid(struct its_cmd_block * cmd,u16 vpeid)509d011e4e6SMarc Zyngier static void its_encode_vpeid(struct its_cmd_block *cmd, u16 vpeid)
510d011e4e6SMarc Zyngier {
511d011e4e6SMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], vpeid, 47, 32);
512d011e4e6SMarc Zyngier }
513d011e4e6SMarc Zyngier
its_encode_virt_id(struct its_cmd_block * cmd,u32 virt_id)514d011e4e6SMarc Zyngier static void its_encode_virt_id(struct its_cmd_block *cmd, u32 virt_id)
515d011e4e6SMarc Zyngier {
516d011e4e6SMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], virt_id, 31, 0);
517d011e4e6SMarc Zyngier }
518d011e4e6SMarc Zyngier
its_encode_db_phys_id(struct its_cmd_block * cmd,u32 db_phys_id)519d011e4e6SMarc Zyngier static void its_encode_db_phys_id(struct its_cmd_block *cmd, u32 db_phys_id)
520d011e4e6SMarc Zyngier {
521d011e4e6SMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], db_phys_id, 63, 32);
522d011e4e6SMarc Zyngier }
523d011e4e6SMarc Zyngier
its_encode_db_valid(struct its_cmd_block * cmd,bool db_valid)524d011e4e6SMarc Zyngier static void its_encode_db_valid(struct its_cmd_block *cmd, bool db_valid)
525d011e4e6SMarc Zyngier {
526d011e4e6SMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], db_valid, 0, 0);
527d011e4e6SMarc Zyngier }
528d011e4e6SMarc Zyngier
its_encode_seq_num(struct its_cmd_block * cmd,u16 seq_num)5293171a47aSMarc Zyngier static void its_encode_seq_num(struct its_cmd_block *cmd, u16 seq_num)
5303171a47aSMarc Zyngier {
5313171a47aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], seq_num, 47, 32);
5323171a47aSMarc Zyngier }
5333171a47aSMarc Zyngier
its_encode_its_list(struct its_cmd_block * cmd,u16 its_list)5343171a47aSMarc Zyngier static void its_encode_its_list(struct its_cmd_block *cmd, u16 its_list)
5353171a47aSMarc Zyngier {
5363171a47aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], its_list, 15, 0);
5373171a47aSMarc Zyngier }
5383171a47aSMarc Zyngier
its_encode_vpt_addr(struct its_cmd_block * cmd,u64 vpt_pa)539eb78192bSMarc Zyngier static void its_encode_vpt_addr(struct its_cmd_block *cmd, u64 vpt_pa)
540eb78192bSMarc Zyngier {
54130ae9610SShanker Donthineni its_mask_encode(&cmd->raw_cmd[3], vpt_pa >> 16, 51, 16);
542eb78192bSMarc Zyngier }
543eb78192bSMarc Zyngier
its_encode_vpt_size(struct its_cmd_block * cmd,u8 vpt_size)544eb78192bSMarc Zyngier static void its_encode_vpt_size(struct its_cmd_block *cmd, u8 vpt_size)
545eb78192bSMarc Zyngier {
546eb78192bSMarc Zyngier its_mask_encode(&cmd->raw_cmd[3], vpt_size, 4, 0);
547eb78192bSMarc Zyngier }
548eb78192bSMarc Zyngier
its_encode_vconf_addr(struct its_cmd_block * cmd,u64 vconf_pa)54964edfaa9SMarc Zyngier static void its_encode_vconf_addr(struct its_cmd_block *cmd, u64 vconf_pa)
55064edfaa9SMarc Zyngier {
55164edfaa9SMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], vconf_pa >> 16, 51, 16);
55264edfaa9SMarc Zyngier }
55364edfaa9SMarc Zyngier
its_encode_alloc(struct its_cmd_block * cmd,bool alloc)55464edfaa9SMarc Zyngier static void its_encode_alloc(struct its_cmd_block *cmd, bool alloc)
55564edfaa9SMarc Zyngier {
55664edfaa9SMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], alloc, 8, 8);
55764edfaa9SMarc Zyngier }
55864edfaa9SMarc Zyngier
its_encode_ptz(struct its_cmd_block * cmd,bool ptz)55964edfaa9SMarc Zyngier static void its_encode_ptz(struct its_cmd_block *cmd, bool ptz)
56064edfaa9SMarc Zyngier {
56164edfaa9SMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], ptz, 9, 9);
56264edfaa9SMarc Zyngier }
56364edfaa9SMarc Zyngier
its_encode_vmapp_default_db(struct its_cmd_block * cmd,u32 vpe_db_lpi)56464edfaa9SMarc Zyngier static void its_encode_vmapp_default_db(struct its_cmd_block *cmd,
56564edfaa9SMarc Zyngier u32 vpe_db_lpi)
56664edfaa9SMarc Zyngier {
56764edfaa9SMarc Zyngier its_mask_encode(&cmd->raw_cmd[1], vpe_db_lpi, 31, 0);
56864edfaa9SMarc Zyngier }
56964edfaa9SMarc Zyngier
its_encode_vmovp_default_db(struct its_cmd_block * cmd,u32 vpe_db_lpi)570dd3f050aSMarc Zyngier static void its_encode_vmovp_default_db(struct its_cmd_block *cmd,
571dd3f050aSMarc Zyngier u32 vpe_db_lpi)
572dd3f050aSMarc Zyngier {
573dd3f050aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[3], vpe_db_lpi, 31, 0);
574dd3f050aSMarc Zyngier }
575dd3f050aSMarc Zyngier
its_encode_db(struct its_cmd_block * cmd,bool db)576dd3f050aSMarc Zyngier static void its_encode_db(struct its_cmd_block *cmd, bool db)
577dd3f050aSMarc Zyngier {
578dd3f050aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[2], db, 63, 63);
579dd3f050aSMarc Zyngier }
580dd3f050aSMarc Zyngier
its_encode_sgi_intid(struct its_cmd_block * cmd,u8 sgi)581e252cf8aSMarc Zyngier static void its_encode_sgi_intid(struct its_cmd_block *cmd, u8 sgi)
582e252cf8aSMarc Zyngier {
583e252cf8aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], sgi, 35, 32);
584e252cf8aSMarc Zyngier }
585e252cf8aSMarc Zyngier
its_encode_sgi_priority(struct its_cmd_block * cmd,u8 prio)586e252cf8aSMarc Zyngier static void its_encode_sgi_priority(struct its_cmd_block *cmd, u8 prio)
587e252cf8aSMarc Zyngier {
588e252cf8aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], prio >> 4, 23, 20);
589e252cf8aSMarc Zyngier }
590e252cf8aSMarc Zyngier
its_encode_sgi_group(struct its_cmd_block * cmd,bool grp)591e252cf8aSMarc Zyngier static void its_encode_sgi_group(struct its_cmd_block *cmd, bool grp)
592e252cf8aSMarc Zyngier {
593e252cf8aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], grp, 10, 10);
594e252cf8aSMarc Zyngier }
595e252cf8aSMarc Zyngier
its_encode_sgi_clear(struct its_cmd_block * cmd,bool clr)596e252cf8aSMarc Zyngier static void its_encode_sgi_clear(struct its_cmd_block *cmd, bool clr)
597e252cf8aSMarc Zyngier {
598e252cf8aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], clr, 9, 9);
599e252cf8aSMarc Zyngier }
600e252cf8aSMarc Zyngier
its_encode_sgi_enable(struct its_cmd_block * cmd,bool en)601e252cf8aSMarc Zyngier static void its_encode_sgi_enable(struct its_cmd_block *cmd, bool en)
602e252cf8aSMarc Zyngier {
603e252cf8aSMarc Zyngier its_mask_encode(&cmd->raw_cmd[0], en, 8, 8);
604e252cf8aSMarc Zyngier }
605e252cf8aSMarc Zyngier
its_fixup_cmd(struct its_cmd_block * cmd)606cc2d3216SMarc Zyngier static inline void its_fixup_cmd(struct its_cmd_block *cmd)
607cc2d3216SMarc Zyngier {
608cc2d3216SMarc Zyngier /* Let's fixup BE commands */
6092bbdfcc5SBen Dooks (Codethink) cmd->raw_cmd_le[0] = cpu_to_le64(cmd->raw_cmd[0]);
6102bbdfcc5SBen Dooks (Codethink) cmd->raw_cmd_le[1] = cpu_to_le64(cmd->raw_cmd[1]);
6112bbdfcc5SBen Dooks (Codethink) cmd->raw_cmd_le[2] = cpu_to_le64(cmd->raw_cmd[2]);
6122bbdfcc5SBen Dooks (Codethink) cmd->raw_cmd_le[3] = cpu_to_le64(cmd->raw_cmd[3]);
613cc2d3216SMarc Zyngier }
614cc2d3216SMarc Zyngier
its_build_mapd_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)61567047f90SMarc Zyngier static struct its_collection *its_build_mapd_cmd(struct its_node *its,
61667047f90SMarc Zyngier struct its_cmd_block *cmd,
617cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
618cc2d3216SMarc Zyngier {
619cc2d3216SMarc Zyngier unsigned long itt_addr;
620c8481267SMarc Zyngier u8 size = ilog2(desc->its_mapd_cmd.dev->nr_ites);
621cc2d3216SMarc Zyngier
622cc2d3216SMarc Zyngier itt_addr = virt_to_phys(desc->its_mapd_cmd.dev->itt);
623cc2d3216SMarc Zyngier itt_addr = ALIGN(itt_addr, ITS_ITT_ALIGN);
624cc2d3216SMarc Zyngier
625cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPD);
626cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_mapd_cmd.dev->device_id);
627cc2d3216SMarc Zyngier its_encode_size(cmd, size - 1);
628cc2d3216SMarc Zyngier its_encode_itt(cmd, itt_addr);
629cc2d3216SMarc Zyngier its_encode_valid(cmd, desc->its_mapd_cmd.valid);
630cc2d3216SMarc Zyngier
631cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
632cc2d3216SMarc Zyngier
633591e5becSMarc Zyngier return NULL;
634cc2d3216SMarc Zyngier }
635cc2d3216SMarc Zyngier
its_build_mapc_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)63667047f90SMarc Zyngier static struct its_collection *its_build_mapc_cmd(struct its_node *its,
63767047f90SMarc Zyngier struct its_cmd_block *cmd,
638cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
639cc2d3216SMarc Zyngier {
640cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPC);
641cc2d3216SMarc Zyngier its_encode_collection(cmd, desc->its_mapc_cmd.col->col_id);
642cc2d3216SMarc Zyngier its_encode_target(cmd, desc->its_mapc_cmd.col->target_address);
643cc2d3216SMarc Zyngier its_encode_valid(cmd, desc->its_mapc_cmd.valid);
644cc2d3216SMarc Zyngier
645cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
646cc2d3216SMarc Zyngier
647cc2d3216SMarc Zyngier return desc->its_mapc_cmd.col;
648cc2d3216SMarc Zyngier }
649cc2d3216SMarc Zyngier
its_build_mapti_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)65067047f90SMarc Zyngier static struct its_collection *its_build_mapti_cmd(struct its_node *its,
65167047f90SMarc Zyngier struct its_cmd_block *cmd,
652cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
653cc2d3216SMarc Zyngier {
654591e5becSMarc Zyngier struct its_collection *col;
655591e5becSMarc Zyngier
6566a25ad3aSMarc Zyngier col = dev_event_to_col(desc->its_mapti_cmd.dev,
6576a25ad3aSMarc Zyngier desc->its_mapti_cmd.event_id);
658591e5becSMarc Zyngier
6596a25ad3aSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MAPTI);
6606a25ad3aSMarc Zyngier its_encode_devid(cmd, desc->its_mapti_cmd.dev->device_id);
6616a25ad3aSMarc Zyngier its_encode_event_id(cmd, desc->its_mapti_cmd.event_id);
6626a25ad3aSMarc Zyngier its_encode_phys_id(cmd, desc->its_mapti_cmd.phys_id);
663591e5becSMarc Zyngier its_encode_collection(cmd, col->col_id);
664cc2d3216SMarc Zyngier
665cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
666cc2d3216SMarc Zyngier
66783559b47SMarc Zyngier return valid_col(col);
668cc2d3216SMarc Zyngier }
669cc2d3216SMarc Zyngier
its_build_movi_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)67067047f90SMarc Zyngier static struct its_collection *its_build_movi_cmd(struct its_node *its,
67167047f90SMarc Zyngier struct its_cmd_block *cmd,
672cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
673cc2d3216SMarc Zyngier {
674591e5becSMarc Zyngier struct its_collection *col;
675591e5becSMarc Zyngier
676591e5becSMarc Zyngier col = dev_event_to_col(desc->its_movi_cmd.dev,
677591e5becSMarc Zyngier desc->its_movi_cmd.event_id);
678591e5becSMarc Zyngier
679cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_MOVI);
680cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_movi_cmd.dev->device_id);
681591e5becSMarc Zyngier its_encode_event_id(cmd, desc->its_movi_cmd.event_id);
682cc2d3216SMarc Zyngier its_encode_collection(cmd, desc->its_movi_cmd.col->col_id);
683cc2d3216SMarc Zyngier
684cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
685cc2d3216SMarc Zyngier
68683559b47SMarc Zyngier return valid_col(col);
687cc2d3216SMarc Zyngier }
688cc2d3216SMarc Zyngier
its_build_discard_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)68967047f90SMarc Zyngier static struct its_collection *its_build_discard_cmd(struct its_node *its,
69067047f90SMarc Zyngier struct its_cmd_block *cmd,
691cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
692cc2d3216SMarc Zyngier {
693591e5becSMarc Zyngier struct its_collection *col;
694591e5becSMarc Zyngier
695591e5becSMarc Zyngier col = dev_event_to_col(desc->its_discard_cmd.dev,
696591e5becSMarc Zyngier desc->its_discard_cmd.event_id);
697591e5becSMarc Zyngier
698cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_DISCARD);
699cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_discard_cmd.dev->device_id);
700cc2d3216SMarc Zyngier its_encode_event_id(cmd, desc->its_discard_cmd.event_id);
701cc2d3216SMarc Zyngier
702cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
703cc2d3216SMarc Zyngier
70483559b47SMarc Zyngier return valid_col(col);
705cc2d3216SMarc Zyngier }
706cc2d3216SMarc Zyngier
its_build_inv_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)70767047f90SMarc Zyngier static struct its_collection *its_build_inv_cmd(struct its_node *its,
70867047f90SMarc Zyngier struct its_cmd_block *cmd,
709cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
710cc2d3216SMarc Zyngier {
711591e5becSMarc Zyngier struct its_collection *col;
712591e5becSMarc Zyngier
713591e5becSMarc Zyngier col = dev_event_to_col(desc->its_inv_cmd.dev,
714591e5becSMarc Zyngier desc->its_inv_cmd.event_id);
715591e5becSMarc Zyngier
716cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INV);
717cc2d3216SMarc Zyngier its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
718cc2d3216SMarc Zyngier its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
719cc2d3216SMarc Zyngier
720cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
721cc2d3216SMarc Zyngier
72283559b47SMarc Zyngier return valid_col(col);
723cc2d3216SMarc Zyngier }
724cc2d3216SMarc Zyngier
its_build_int_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)72567047f90SMarc Zyngier static struct its_collection *its_build_int_cmd(struct its_node *its,
72667047f90SMarc Zyngier struct its_cmd_block *cmd,
7278d85dcedSMarc Zyngier struct its_cmd_desc *desc)
7288d85dcedSMarc Zyngier {
7298d85dcedSMarc Zyngier struct its_collection *col;
7308d85dcedSMarc Zyngier
7318d85dcedSMarc Zyngier col = dev_event_to_col(desc->its_int_cmd.dev,
7328d85dcedSMarc Zyngier desc->its_int_cmd.event_id);
7338d85dcedSMarc Zyngier
7348d85dcedSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INT);
7358d85dcedSMarc Zyngier its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
7368d85dcedSMarc Zyngier its_encode_event_id(cmd, desc->its_int_cmd.event_id);
7378d85dcedSMarc Zyngier
7388d85dcedSMarc Zyngier its_fixup_cmd(cmd);
7398d85dcedSMarc Zyngier
74083559b47SMarc Zyngier return valid_col(col);
7418d85dcedSMarc Zyngier }
7428d85dcedSMarc Zyngier
its_build_clear_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)74367047f90SMarc Zyngier static struct its_collection *its_build_clear_cmd(struct its_node *its,
74467047f90SMarc Zyngier struct its_cmd_block *cmd,
7458d85dcedSMarc Zyngier struct its_cmd_desc *desc)
7468d85dcedSMarc Zyngier {
7478d85dcedSMarc Zyngier struct its_collection *col;
7488d85dcedSMarc Zyngier
7498d85dcedSMarc Zyngier col = dev_event_to_col(desc->its_clear_cmd.dev,
7508d85dcedSMarc Zyngier desc->its_clear_cmd.event_id);
7518d85dcedSMarc Zyngier
7528d85dcedSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_CLEAR);
7538d85dcedSMarc Zyngier its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
7548d85dcedSMarc Zyngier its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
7558d85dcedSMarc Zyngier
7568d85dcedSMarc Zyngier its_fixup_cmd(cmd);
7578d85dcedSMarc Zyngier
75883559b47SMarc Zyngier return valid_col(col);
7598d85dcedSMarc Zyngier }
7608d85dcedSMarc Zyngier
its_build_invall_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)76167047f90SMarc Zyngier static struct its_collection *its_build_invall_cmd(struct its_node *its,
76267047f90SMarc Zyngier struct its_cmd_block *cmd,
763cc2d3216SMarc Zyngier struct its_cmd_desc *desc)
764cc2d3216SMarc Zyngier {
765cc2d3216SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INVALL);
76610794522SZenghui Yu its_encode_collection(cmd, desc->its_invall_cmd.col->col_id);
767cc2d3216SMarc Zyngier
768cc2d3216SMarc Zyngier its_fixup_cmd(cmd);
769cc2d3216SMarc Zyngier
770b383a42cSWudi Wang return desc->its_invall_cmd.col;
771cc2d3216SMarc Zyngier }
772cc2d3216SMarc Zyngier
its_build_vinvall_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)77367047f90SMarc Zyngier static struct its_vpe *its_build_vinvall_cmd(struct its_node *its,
77467047f90SMarc Zyngier struct its_cmd_block *cmd,
775eb78192bSMarc Zyngier struct its_cmd_desc *desc)
776eb78192bSMarc Zyngier {
777eb78192bSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VINVALL);
778eb78192bSMarc Zyngier its_encode_vpeid(cmd, desc->its_vinvall_cmd.vpe->vpe_id);
779eb78192bSMarc Zyngier
780eb78192bSMarc Zyngier its_fixup_cmd(cmd);
781eb78192bSMarc Zyngier
782205e065dSMarc Zyngier return valid_vpe(its, desc->its_vinvall_cmd.vpe);
783eb78192bSMarc Zyngier }
784eb78192bSMarc Zyngier
its_build_vmapp_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)78567047f90SMarc Zyngier static struct its_vpe *its_build_vmapp_cmd(struct its_node *its,
78667047f90SMarc Zyngier struct its_cmd_block *cmd,
787eb78192bSMarc Zyngier struct its_cmd_desc *desc)
788eb78192bSMarc Zyngier {
7898e29f323SNianyao Tang struct its_vpe *vpe = valid_vpe(its, desc->its_vmapp_cmd.vpe);
79064edfaa9SMarc Zyngier unsigned long vpt_addr, vconf_addr;
7915c9a882eSMarc Zyngier u64 target;
79264edfaa9SMarc Zyngier bool alloc;
793eb78192bSMarc Zyngier
794eb78192bSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VMAPP);
795eb78192bSMarc Zyngier its_encode_vpeid(cmd, desc->its_vmapp_cmd.vpe->vpe_id);
796eb78192bSMarc Zyngier its_encode_valid(cmd, desc->its_vmapp_cmd.valid);
79764edfaa9SMarc Zyngier
79864edfaa9SMarc Zyngier if (!desc->its_vmapp_cmd.valid) {
79964edfaa9SMarc Zyngier alloc = !atomic_dec_return(&desc->its_vmapp_cmd.vpe->vmapp_count);
80001282ab5SMarc Zyngier if (is_v4_1(its)) {
80164edfaa9SMarc Zyngier its_encode_alloc(cmd, alloc);
8028e29f323SNianyao Tang /*
8038e29f323SNianyao Tang * Unmapping a VPE is self-synchronizing on GICv4.1,
8048e29f323SNianyao Tang * no need to issue a VSYNC.
8058e29f323SNianyao Tang */
8068e29f323SNianyao Tang vpe = NULL;
80764edfaa9SMarc Zyngier }
80864edfaa9SMarc Zyngier
80964edfaa9SMarc Zyngier goto out;
81064edfaa9SMarc Zyngier }
81164edfaa9SMarc Zyngier
81264edfaa9SMarc Zyngier vpt_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->vpt_page));
81364edfaa9SMarc Zyngier target = desc->its_vmapp_cmd.col->target_address + its->vlpi_redist_offset;
81464edfaa9SMarc Zyngier
8155c9a882eSMarc Zyngier its_encode_target(cmd, target);
816eb78192bSMarc Zyngier its_encode_vpt_addr(cmd, vpt_addr);
817eb78192bSMarc Zyngier its_encode_vpt_size(cmd, LPI_NRBITS - 1);
818eb78192bSMarc Zyngier
81901282ab5SMarc Zyngier alloc = !atomic_fetch_inc(&desc->its_vmapp_cmd.vpe->vmapp_count);
82001282ab5SMarc Zyngier
82164edfaa9SMarc Zyngier if (!is_v4_1(its))
82264edfaa9SMarc Zyngier goto out;
82364edfaa9SMarc Zyngier
82464edfaa9SMarc Zyngier vconf_addr = virt_to_phys(page_address(desc->its_vmapp_cmd.vpe->its_vm->vprop_page));
82564edfaa9SMarc Zyngier
82664edfaa9SMarc Zyngier its_encode_alloc(cmd, alloc);
82764edfaa9SMarc Zyngier
828c21bc068SShenming Lu /*
829c21bc068SShenming Lu * GICv4.1 provides a way to get the VLPI state, which needs the vPE
830c21bc068SShenming Lu * to be unmapped first, and in this case, we may remap the vPE
831c21bc068SShenming Lu * back while the VPT is not empty. So we can't assume that the
832c21bc068SShenming Lu * VPT is empty on map. This is why we never advertise PTZ.
833c21bc068SShenming Lu */
834c21bc068SShenming Lu its_encode_ptz(cmd, false);
83564edfaa9SMarc Zyngier its_encode_vconf_addr(cmd, vconf_addr);
83664edfaa9SMarc Zyngier its_encode_vmapp_default_db(cmd, desc->its_vmapp_cmd.vpe->vpe_db_lpi);
83764edfaa9SMarc Zyngier
83864edfaa9SMarc Zyngier out:
839eb78192bSMarc Zyngier its_fixup_cmd(cmd);
840eb78192bSMarc Zyngier
8418e29f323SNianyao Tang return vpe;
842eb78192bSMarc Zyngier }
843eb78192bSMarc Zyngier
its_build_vmapti_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)84467047f90SMarc Zyngier static struct its_vpe *its_build_vmapti_cmd(struct its_node *its,
84567047f90SMarc Zyngier struct its_cmd_block *cmd,
846d011e4e6SMarc Zyngier struct its_cmd_desc *desc)
847d011e4e6SMarc Zyngier {
848d011e4e6SMarc Zyngier u32 db;
849d011e4e6SMarc Zyngier
8503858d4dfSMarc Zyngier if (!is_v4_1(its) && desc->its_vmapti_cmd.db_enabled)
851d011e4e6SMarc Zyngier db = desc->its_vmapti_cmd.vpe->vpe_db_lpi;
852d011e4e6SMarc Zyngier else
853d011e4e6SMarc Zyngier db = 1023;
854d011e4e6SMarc Zyngier
855d011e4e6SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VMAPTI);
856d011e4e6SMarc Zyngier its_encode_devid(cmd, desc->its_vmapti_cmd.dev->device_id);
857d011e4e6SMarc Zyngier its_encode_vpeid(cmd, desc->its_vmapti_cmd.vpe->vpe_id);
858d011e4e6SMarc Zyngier its_encode_event_id(cmd, desc->its_vmapti_cmd.event_id);
859d011e4e6SMarc Zyngier its_encode_db_phys_id(cmd, db);
860d011e4e6SMarc Zyngier its_encode_virt_id(cmd, desc->its_vmapti_cmd.virt_id);
861d011e4e6SMarc Zyngier
862d011e4e6SMarc Zyngier its_fixup_cmd(cmd);
863d011e4e6SMarc Zyngier
864205e065dSMarc Zyngier return valid_vpe(its, desc->its_vmapti_cmd.vpe);
865d011e4e6SMarc Zyngier }
866d011e4e6SMarc Zyngier
its_build_vmovi_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)86767047f90SMarc Zyngier static struct its_vpe *its_build_vmovi_cmd(struct its_node *its,
86867047f90SMarc Zyngier struct its_cmd_block *cmd,
869d011e4e6SMarc Zyngier struct its_cmd_desc *desc)
870d011e4e6SMarc Zyngier {
871d011e4e6SMarc Zyngier u32 db;
872d011e4e6SMarc Zyngier
8733858d4dfSMarc Zyngier if (!is_v4_1(its) && desc->its_vmovi_cmd.db_enabled)
874d011e4e6SMarc Zyngier db = desc->its_vmovi_cmd.vpe->vpe_db_lpi;
875d011e4e6SMarc Zyngier else
876d011e4e6SMarc Zyngier db = 1023;
877d011e4e6SMarc Zyngier
878d011e4e6SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VMOVI);
879d011e4e6SMarc Zyngier its_encode_devid(cmd, desc->its_vmovi_cmd.dev->device_id);
880d011e4e6SMarc Zyngier its_encode_vpeid(cmd, desc->its_vmovi_cmd.vpe->vpe_id);
881d011e4e6SMarc Zyngier its_encode_event_id(cmd, desc->its_vmovi_cmd.event_id);
882d011e4e6SMarc Zyngier its_encode_db_phys_id(cmd, db);
883d011e4e6SMarc Zyngier its_encode_db_valid(cmd, true);
884d011e4e6SMarc Zyngier
885d011e4e6SMarc Zyngier its_fixup_cmd(cmd);
886d011e4e6SMarc Zyngier
887205e065dSMarc Zyngier return valid_vpe(its, desc->its_vmovi_cmd.vpe);
888d011e4e6SMarc Zyngier }
889d011e4e6SMarc Zyngier
its_build_vmovp_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)89067047f90SMarc Zyngier static struct its_vpe *its_build_vmovp_cmd(struct its_node *its,
89167047f90SMarc Zyngier struct its_cmd_block *cmd,
8923171a47aSMarc Zyngier struct its_cmd_desc *desc)
8933171a47aSMarc Zyngier {
8945c9a882eSMarc Zyngier u64 target;
8955c9a882eSMarc Zyngier
8965c9a882eSMarc Zyngier target = desc->its_vmovp_cmd.col->target_address + its->vlpi_redist_offset;
8973171a47aSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VMOVP);
8983171a47aSMarc Zyngier its_encode_seq_num(cmd, desc->its_vmovp_cmd.seq_num);
8993171a47aSMarc Zyngier its_encode_its_list(cmd, desc->its_vmovp_cmd.its_list);
9003171a47aSMarc Zyngier its_encode_vpeid(cmd, desc->its_vmovp_cmd.vpe->vpe_id);
9015c9a882eSMarc Zyngier its_encode_target(cmd, target);
9023171a47aSMarc Zyngier
903dd3f050aSMarc Zyngier if (is_v4_1(its)) {
904dd3f050aSMarc Zyngier its_encode_db(cmd, true);
905dd3f050aSMarc Zyngier its_encode_vmovp_default_db(cmd, desc->its_vmovp_cmd.vpe->vpe_db_lpi);
906dd3f050aSMarc Zyngier }
907dd3f050aSMarc Zyngier
9083171a47aSMarc Zyngier its_fixup_cmd(cmd);
9093171a47aSMarc Zyngier
910205e065dSMarc Zyngier return valid_vpe(its, desc->its_vmovp_cmd.vpe);
9113171a47aSMarc Zyngier }
9123171a47aSMarc Zyngier
its_build_vinv_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)91328614696SMarc Zyngier static struct its_vpe *its_build_vinv_cmd(struct its_node *its,
91428614696SMarc Zyngier struct its_cmd_block *cmd,
91528614696SMarc Zyngier struct its_cmd_desc *desc)
91628614696SMarc Zyngier {
91728614696SMarc Zyngier struct its_vlpi_map *map;
91828614696SMarc Zyngier
91928614696SMarc Zyngier map = dev_event_to_vlpi_map(desc->its_inv_cmd.dev,
92028614696SMarc Zyngier desc->its_inv_cmd.event_id);
92128614696SMarc Zyngier
92228614696SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INV);
92328614696SMarc Zyngier its_encode_devid(cmd, desc->its_inv_cmd.dev->device_id);
92428614696SMarc Zyngier its_encode_event_id(cmd, desc->its_inv_cmd.event_id);
92528614696SMarc Zyngier
92628614696SMarc Zyngier its_fixup_cmd(cmd);
92728614696SMarc Zyngier
92828614696SMarc Zyngier return valid_vpe(its, map->vpe);
92928614696SMarc Zyngier }
93028614696SMarc Zyngier
its_build_vint_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)931ed0e4aa9SMarc Zyngier static struct its_vpe *its_build_vint_cmd(struct its_node *its,
932ed0e4aa9SMarc Zyngier struct its_cmd_block *cmd,
933ed0e4aa9SMarc Zyngier struct its_cmd_desc *desc)
934ed0e4aa9SMarc Zyngier {
935ed0e4aa9SMarc Zyngier struct its_vlpi_map *map;
936ed0e4aa9SMarc Zyngier
937ed0e4aa9SMarc Zyngier map = dev_event_to_vlpi_map(desc->its_int_cmd.dev,
938ed0e4aa9SMarc Zyngier desc->its_int_cmd.event_id);
939ed0e4aa9SMarc Zyngier
940ed0e4aa9SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INT);
941ed0e4aa9SMarc Zyngier its_encode_devid(cmd, desc->its_int_cmd.dev->device_id);
942ed0e4aa9SMarc Zyngier its_encode_event_id(cmd, desc->its_int_cmd.event_id);
943ed0e4aa9SMarc Zyngier
944ed0e4aa9SMarc Zyngier its_fixup_cmd(cmd);
945ed0e4aa9SMarc Zyngier
946ed0e4aa9SMarc Zyngier return valid_vpe(its, map->vpe);
947ed0e4aa9SMarc Zyngier }
948ed0e4aa9SMarc Zyngier
its_build_vclear_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)949ed0e4aa9SMarc Zyngier static struct its_vpe *its_build_vclear_cmd(struct its_node *its,
950ed0e4aa9SMarc Zyngier struct its_cmd_block *cmd,
951ed0e4aa9SMarc Zyngier struct its_cmd_desc *desc)
952ed0e4aa9SMarc Zyngier {
953ed0e4aa9SMarc Zyngier struct its_vlpi_map *map;
954ed0e4aa9SMarc Zyngier
955ed0e4aa9SMarc Zyngier map = dev_event_to_vlpi_map(desc->its_clear_cmd.dev,
956ed0e4aa9SMarc Zyngier desc->its_clear_cmd.event_id);
957ed0e4aa9SMarc Zyngier
958ed0e4aa9SMarc Zyngier its_encode_cmd(cmd, GITS_CMD_CLEAR);
959ed0e4aa9SMarc Zyngier its_encode_devid(cmd, desc->its_clear_cmd.dev->device_id);
960ed0e4aa9SMarc Zyngier its_encode_event_id(cmd, desc->its_clear_cmd.event_id);
961ed0e4aa9SMarc Zyngier
962ed0e4aa9SMarc Zyngier its_fixup_cmd(cmd);
963ed0e4aa9SMarc Zyngier
964ed0e4aa9SMarc Zyngier return valid_vpe(its, map->vpe);
965ed0e4aa9SMarc Zyngier }
966ed0e4aa9SMarc Zyngier
its_build_invdb_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)967d97c97baSMarc Zyngier static struct its_vpe *its_build_invdb_cmd(struct its_node *its,
968d97c97baSMarc Zyngier struct its_cmd_block *cmd,
969d97c97baSMarc Zyngier struct its_cmd_desc *desc)
970d97c97baSMarc Zyngier {
971d97c97baSMarc Zyngier if (WARN_ON(!is_v4_1(its)))
972d97c97baSMarc Zyngier return NULL;
973d97c97baSMarc Zyngier
974d97c97baSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_INVDB);
975d97c97baSMarc Zyngier its_encode_vpeid(cmd, desc->its_invdb_cmd.vpe->vpe_id);
976d97c97baSMarc Zyngier
977d97c97baSMarc Zyngier its_fixup_cmd(cmd);
978d97c97baSMarc Zyngier
979d97c97baSMarc Zyngier return valid_vpe(its, desc->its_invdb_cmd.vpe);
980d97c97baSMarc Zyngier }
981d97c97baSMarc Zyngier
its_build_vsgi_cmd(struct its_node * its,struct its_cmd_block * cmd,struct its_cmd_desc * desc)982e252cf8aSMarc Zyngier static struct its_vpe *its_build_vsgi_cmd(struct its_node *its,
983e252cf8aSMarc Zyngier struct its_cmd_block *cmd,
984e252cf8aSMarc Zyngier struct its_cmd_desc *desc)
985e252cf8aSMarc Zyngier {
986e252cf8aSMarc Zyngier if (WARN_ON(!is_v4_1(its)))
987e252cf8aSMarc Zyngier return NULL;
988e252cf8aSMarc Zyngier
989e252cf8aSMarc Zyngier its_encode_cmd(cmd, GITS_CMD_VSGI);
990e252cf8aSMarc Zyngier its_encode_vpeid(cmd, desc->its_vsgi_cmd.vpe->vpe_id);
991e252cf8aSMarc Zyngier its_encode_sgi_intid(cmd, desc->its_vsgi_cmd.sgi);
992e252cf8aSMarc Zyngier its_encode_sgi_priority(cmd, desc->its_vsgi_cmd.priority);
993e252cf8aSMarc Zyngier its_encode_sgi_group(cmd, desc->its_vsgi_cmd.group);
994e252cf8aSMarc Zyngier its_encode_sgi_clear(cmd, desc->its_vsgi_cmd.clear);
995e252cf8aSMarc Zyngier its_encode_sgi_enable(cmd, desc->its_vsgi_cmd.enable);
996e252cf8aSMarc Zyngier
997e252cf8aSMarc Zyngier its_fixup_cmd(cmd);
998e252cf8aSMarc Zyngier
999e252cf8aSMarc Zyngier return valid_vpe(its, desc->its_vsgi_cmd.vpe);
1000e252cf8aSMarc Zyngier }
1001e252cf8aSMarc Zyngier
its_cmd_ptr_to_offset(struct its_node * its,struct its_cmd_block * ptr)1002cc2d3216SMarc Zyngier static u64 its_cmd_ptr_to_offset(struct its_node *its,
1003cc2d3216SMarc Zyngier struct its_cmd_block *ptr)
1004cc2d3216SMarc Zyngier {
1005cc2d3216SMarc Zyngier return (ptr - its->cmd_base) * sizeof(*ptr);
1006cc2d3216SMarc Zyngier }
1007cc2d3216SMarc Zyngier
its_queue_full(struct its_node * its)1008cc2d3216SMarc Zyngier static int its_queue_full(struct its_node *its)
1009cc2d3216SMarc Zyngier {
1010cc2d3216SMarc Zyngier int widx;
1011cc2d3216SMarc Zyngier int ridx;
1012cc2d3216SMarc Zyngier
1013cc2d3216SMarc Zyngier widx = its->cmd_write - its->cmd_base;
1014cc2d3216SMarc Zyngier ridx = readl_relaxed(its->base + GITS_CREADR) / sizeof(struct its_cmd_block);
1015cc2d3216SMarc Zyngier
1016cc2d3216SMarc Zyngier /* This is incredibly unlikely to happen, unless the ITS locks up. */
1017cc2d3216SMarc Zyngier if (((widx + 1) % ITS_CMD_QUEUE_NR_ENTRIES) == ridx)
1018cc2d3216SMarc Zyngier return 1;
1019cc2d3216SMarc Zyngier
1020cc2d3216SMarc Zyngier return 0;
1021cc2d3216SMarc Zyngier }
1022cc2d3216SMarc Zyngier
its_allocate_entry(struct its_node * its)1023cc2d3216SMarc Zyngier static struct its_cmd_block *its_allocate_entry(struct its_node *its)
1024cc2d3216SMarc Zyngier {
1025cc2d3216SMarc Zyngier struct its_cmd_block *cmd;
1026cc2d3216SMarc Zyngier u32 count = 1000000; /* 1s! */
1027cc2d3216SMarc Zyngier
1028cc2d3216SMarc Zyngier while (its_queue_full(its)) {
1029cc2d3216SMarc Zyngier count--;
1030cc2d3216SMarc Zyngier if (!count) {
1031cc2d3216SMarc Zyngier pr_err_ratelimited("ITS queue not draining\n");
1032cc2d3216SMarc Zyngier return NULL;
1033cc2d3216SMarc Zyngier }
1034cc2d3216SMarc Zyngier cpu_relax();
1035cc2d3216SMarc Zyngier udelay(1);
1036cc2d3216SMarc Zyngier }
1037cc2d3216SMarc Zyngier
1038cc2d3216SMarc Zyngier cmd = its->cmd_write++;
1039cc2d3216SMarc Zyngier
1040cc2d3216SMarc Zyngier /* Handle queue wrapping */
1041cc2d3216SMarc Zyngier if (its->cmd_write == (its->cmd_base + ITS_CMD_QUEUE_NR_ENTRIES))
1042cc2d3216SMarc Zyngier its->cmd_write = its->cmd_base;
1043cc2d3216SMarc Zyngier
104434d677a9SMarc Zyngier /* Clear command */
104534d677a9SMarc Zyngier cmd->raw_cmd[0] = 0;
104634d677a9SMarc Zyngier cmd->raw_cmd[1] = 0;
104734d677a9SMarc Zyngier cmd->raw_cmd[2] = 0;
104834d677a9SMarc Zyngier cmd->raw_cmd[3] = 0;
104934d677a9SMarc Zyngier
1050cc2d3216SMarc Zyngier return cmd;
1051cc2d3216SMarc Zyngier }
1052cc2d3216SMarc Zyngier
its_post_commands(struct its_node * its)1053cc2d3216SMarc Zyngier static struct its_cmd_block *its_post_commands(struct its_node *its)
1054cc2d3216SMarc Zyngier {
1055cc2d3216SMarc Zyngier u64 wr = its_cmd_ptr_to_offset(its, its->cmd_write);
1056cc2d3216SMarc Zyngier
1057cc2d3216SMarc Zyngier writel_relaxed(wr, its->base + GITS_CWRITER);
1058cc2d3216SMarc Zyngier
1059cc2d3216SMarc Zyngier return its->cmd_write;
1060cc2d3216SMarc Zyngier }
1061cc2d3216SMarc Zyngier
its_flush_cmd(struct its_node * its,struct its_cmd_block * cmd)1062cc2d3216SMarc Zyngier static void its_flush_cmd(struct its_node *its, struct its_cmd_block *cmd)
1063cc2d3216SMarc Zyngier {
1064cc2d3216SMarc Zyngier /*
1065cc2d3216SMarc Zyngier * Make sure the commands written to memory are observable by
1066cc2d3216SMarc Zyngier * the ITS.
1067cc2d3216SMarc Zyngier */
1068cc2d3216SMarc Zyngier if (its->flags & ITS_FLAGS_CMDQ_NEEDS_FLUSHING)
1069328191c0SVladimir Murzin gic_flush_dcache_to_poc(cmd, sizeof(*cmd));
1070cc2d3216SMarc Zyngier else
1071cc2d3216SMarc Zyngier dsb(ishst);
1072cc2d3216SMarc Zyngier }
1073cc2d3216SMarc Zyngier
its_wait_for_range_completion(struct its_node * its,u64 prev_idx,struct its_cmd_block * to)1074a19b462fSMarc Zyngier static int its_wait_for_range_completion(struct its_node *its,
1075a050fa54SHeyi Guo u64 prev_idx,
1076cc2d3216SMarc Zyngier struct its_cmd_block *to)
1077cc2d3216SMarc Zyngier {
1078a050fa54SHeyi Guo u64 rd_idx, to_idx, linear_idx;
1079cc2d3216SMarc Zyngier u32 count = 1000000; /* 1s! */
1080cc2d3216SMarc Zyngier
1081a050fa54SHeyi Guo /* Linearize to_idx if the command set has wrapped around */
1082cc2d3216SMarc Zyngier to_idx = its_cmd_ptr_to_offset(its, to);
1083a050fa54SHeyi Guo if (to_idx < prev_idx)
1084a050fa54SHeyi Guo to_idx += ITS_CMD_QUEUE_SZ;
1085a050fa54SHeyi Guo
1086a050fa54SHeyi Guo linear_idx = prev_idx;
1087cc2d3216SMarc Zyngier
1088cc2d3216SMarc Zyngier while (1) {
1089a050fa54SHeyi Guo s64 delta;
1090a050fa54SHeyi Guo
1091cc2d3216SMarc Zyngier rd_idx = readl_relaxed(its->base + GITS_CREADR);
10929bdd8b1cSMarc Zyngier
1093a050fa54SHeyi Guo /*
1094a050fa54SHeyi Guo * Compute the read pointer progress, taking the
1095a050fa54SHeyi Guo * potential wrap-around into account.
1096a050fa54SHeyi Guo */
1097a050fa54SHeyi Guo delta = rd_idx - prev_idx;
1098a050fa54SHeyi Guo if (rd_idx < prev_idx)
1099a050fa54SHeyi Guo delta += ITS_CMD_QUEUE_SZ;
11009bdd8b1cSMarc Zyngier
1101a050fa54SHeyi Guo linear_idx += delta;
1102a050fa54SHeyi Guo if (linear_idx >= to_idx)
1103cc2d3216SMarc Zyngier break;
1104cc2d3216SMarc Zyngier
1105cc2d3216SMarc Zyngier count--;
1106cc2d3216SMarc Zyngier if (!count) {
1107a050fa54SHeyi Guo pr_err_ratelimited("ITS queue timeout (%llu %llu)\n",
1108a050fa54SHeyi Guo to_idx, linear_idx);
1109a19b462fSMarc Zyngier return -1;
1110cc2d3216SMarc Zyngier }
1111a050fa54SHeyi Guo prev_idx = rd_idx;
1112cc2d3216SMarc Zyngier cpu_relax();
1113cc2d3216SMarc Zyngier udelay(1);
1114cc2d3216SMarc Zyngier }
1115a19b462fSMarc Zyngier
1116a19b462fSMarc Zyngier return 0;
1117cc2d3216SMarc Zyngier }
1118cc2d3216SMarc Zyngier
1119e4f9094bSMarc Zyngier /* Warning, macro hell follows */
1120e4f9094bSMarc Zyngier #define BUILD_SINGLE_CMD_FUNC(name, buildtype, synctype, buildfn) \
1121e4f9094bSMarc Zyngier void name(struct its_node *its, \
1122e4f9094bSMarc Zyngier buildtype builder, \
1123e4f9094bSMarc Zyngier struct its_cmd_desc *desc) \
1124e4f9094bSMarc Zyngier { \
1125e4f9094bSMarc Zyngier struct its_cmd_block *cmd, *sync_cmd, *next_cmd; \
1126e4f9094bSMarc Zyngier synctype *sync_obj; \
1127e4f9094bSMarc Zyngier unsigned long flags; \
1128a050fa54SHeyi Guo u64 rd_idx; \
1129e4f9094bSMarc Zyngier \
1130e4f9094bSMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags); \
1131e4f9094bSMarc Zyngier \
1132e4f9094bSMarc Zyngier cmd = its_allocate_entry(its); \
1133e4f9094bSMarc Zyngier if (!cmd) { /* We're soooooo screewed... */ \
1134e4f9094bSMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); \
1135e4f9094bSMarc Zyngier return; \
1136e4f9094bSMarc Zyngier } \
113767047f90SMarc Zyngier sync_obj = builder(its, cmd, desc); \
1138e4f9094bSMarc Zyngier its_flush_cmd(its, cmd); \
1139e4f9094bSMarc Zyngier \
1140e4f9094bSMarc Zyngier if (sync_obj) { \
1141e4f9094bSMarc Zyngier sync_cmd = its_allocate_entry(its); \
1142e4f9094bSMarc Zyngier if (!sync_cmd) \
1143e4f9094bSMarc Zyngier goto post; \
1144e4f9094bSMarc Zyngier \
114567047f90SMarc Zyngier buildfn(its, sync_cmd, sync_obj); \
1146e4f9094bSMarc Zyngier its_flush_cmd(its, sync_cmd); \
1147e4f9094bSMarc Zyngier } \
1148e4f9094bSMarc Zyngier \
1149e4f9094bSMarc Zyngier post: \
1150a050fa54SHeyi Guo rd_idx = readl_relaxed(its->base + GITS_CREADR); \
1151e4f9094bSMarc Zyngier next_cmd = its_post_commands(its); \
1152e4f9094bSMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags); \
1153e4f9094bSMarc Zyngier \
1154a050fa54SHeyi Guo if (its_wait_for_range_completion(its, rd_idx, next_cmd)) \
1155a19b462fSMarc Zyngier pr_err_ratelimited("ITS cmd %ps failed\n", builder); \
1156e4f9094bSMarc Zyngier }
1157e4f9094bSMarc Zyngier
its_build_sync_cmd(struct its_node * its,struct its_cmd_block * sync_cmd,struct its_collection * sync_col)115867047f90SMarc Zyngier static void its_build_sync_cmd(struct its_node *its,
115967047f90SMarc Zyngier struct its_cmd_block *sync_cmd,
1160e4f9094bSMarc Zyngier struct its_collection *sync_col)
1161cc2d3216SMarc Zyngier {
1162cc2d3216SMarc Zyngier its_encode_cmd(sync_cmd, GITS_CMD_SYNC);
1163cc2d3216SMarc Zyngier its_encode_target(sync_cmd, sync_col->target_address);
1164e4f9094bSMarc Zyngier
1165cc2d3216SMarc Zyngier its_fixup_cmd(sync_cmd);
1166cc2d3216SMarc Zyngier }
1167cc2d3216SMarc Zyngier
BUILD_SINGLE_CMD_FUNC(its_send_single_command,its_cmd_builder_t,struct its_collection,its_build_sync_cmd)1168e4f9094bSMarc Zyngier static BUILD_SINGLE_CMD_FUNC(its_send_single_command, its_cmd_builder_t,
1169e4f9094bSMarc Zyngier struct its_collection, its_build_sync_cmd)
1170cc2d3216SMarc Zyngier
117167047f90SMarc Zyngier static void its_build_vsync_cmd(struct its_node *its,
117267047f90SMarc Zyngier struct its_cmd_block *sync_cmd,
1173d011e4e6SMarc Zyngier struct its_vpe *sync_vpe)
1174d011e4e6SMarc Zyngier {
1175d011e4e6SMarc Zyngier its_encode_cmd(sync_cmd, GITS_CMD_VSYNC);
1176d011e4e6SMarc Zyngier its_encode_vpeid(sync_cmd, sync_vpe->vpe_id);
1177d011e4e6SMarc Zyngier
1178d011e4e6SMarc Zyngier its_fixup_cmd(sync_cmd);
1179d011e4e6SMarc Zyngier }
1180d011e4e6SMarc Zyngier
BUILD_SINGLE_CMD_FUNC(its_send_single_vcommand,its_cmd_vbuilder_t,struct its_vpe,its_build_vsync_cmd)1181d011e4e6SMarc Zyngier static BUILD_SINGLE_CMD_FUNC(its_send_single_vcommand, its_cmd_vbuilder_t,
1182d011e4e6SMarc Zyngier struct its_vpe, its_build_vsync_cmd)
1183d011e4e6SMarc Zyngier
11848d85dcedSMarc Zyngier static void its_send_int(struct its_device *dev, u32 event_id)
11858d85dcedSMarc Zyngier {
11868d85dcedSMarc Zyngier struct its_cmd_desc desc;
11878d85dcedSMarc Zyngier
11888d85dcedSMarc Zyngier desc.its_int_cmd.dev = dev;
11898d85dcedSMarc Zyngier desc.its_int_cmd.event_id = event_id;
11908d85dcedSMarc Zyngier
11918d85dcedSMarc Zyngier its_send_single_command(dev->its, its_build_int_cmd, &desc);
11928d85dcedSMarc Zyngier }
11938d85dcedSMarc Zyngier
its_send_clear(struct its_device * dev,u32 event_id)11948d85dcedSMarc Zyngier static void its_send_clear(struct its_device *dev, u32 event_id)
11958d85dcedSMarc Zyngier {
11968d85dcedSMarc Zyngier struct its_cmd_desc desc;
11978d85dcedSMarc Zyngier
11988d85dcedSMarc Zyngier desc.its_clear_cmd.dev = dev;
11998d85dcedSMarc Zyngier desc.its_clear_cmd.event_id = event_id;
12008d85dcedSMarc Zyngier
12018d85dcedSMarc Zyngier its_send_single_command(dev->its, its_build_clear_cmd, &desc);
1202cc2d3216SMarc Zyngier }
1203cc2d3216SMarc Zyngier
its_send_inv(struct its_device * dev,u32 event_id)1204cc2d3216SMarc Zyngier static void its_send_inv(struct its_device *dev, u32 event_id)
1205cc2d3216SMarc Zyngier {
1206cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1207cc2d3216SMarc Zyngier
1208cc2d3216SMarc Zyngier desc.its_inv_cmd.dev = dev;
1209cc2d3216SMarc Zyngier desc.its_inv_cmd.event_id = event_id;
1210cc2d3216SMarc Zyngier
1211cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_inv_cmd, &desc);
1212cc2d3216SMarc Zyngier }
1213cc2d3216SMarc Zyngier
its_send_mapd(struct its_device * dev,int valid)1214cc2d3216SMarc Zyngier static void its_send_mapd(struct its_device *dev, int valid)
1215cc2d3216SMarc Zyngier {
1216cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1217cc2d3216SMarc Zyngier
1218cc2d3216SMarc Zyngier desc.its_mapd_cmd.dev = dev;
1219cc2d3216SMarc Zyngier desc.its_mapd_cmd.valid = !!valid;
1220cc2d3216SMarc Zyngier
1221cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_mapd_cmd, &desc);
1222cc2d3216SMarc Zyngier }
1223cc2d3216SMarc Zyngier
its_send_mapc(struct its_node * its,struct its_collection * col,int valid)1224cc2d3216SMarc Zyngier static void its_send_mapc(struct its_node *its, struct its_collection *col,
1225cc2d3216SMarc Zyngier int valid)
1226cc2d3216SMarc Zyngier {
1227cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1228cc2d3216SMarc Zyngier
1229cc2d3216SMarc Zyngier desc.its_mapc_cmd.col = col;
1230cc2d3216SMarc Zyngier desc.its_mapc_cmd.valid = !!valid;
1231cc2d3216SMarc Zyngier
1232cc2d3216SMarc Zyngier its_send_single_command(its, its_build_mapc_cmd, &desc);
1233cc2d3216SMarc Zyngier }
1234cc2d3216SMarc Zyngier
its_send_mapti(struct its_device * dev,u32 irq_id,u32 id)12356a25ad3aSMarc Zyngier static void its_send_mapti(struct its_device *dev, u32 irq_id, u32 id)
1236cc2d3216SMarc Zyngier {
1237cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1238cc2d3216SMarc Zyngier
12396a25ad3aSMarc Zyngier desc.its_mapti_cmd.dev = dev;
12406a25ad3aSMarc Zyngier desc.its_mapti_cmd.phys_id = irq_id;
12416a25ad3aSMarc Zyngier desc.its_mapti_cmd.event_id = id;
1242cc2d3216SMarc Zyngier
12436a25ad3aSMarc Zyngier its_send_single_command(dev->its, its_build_mapti_cmd, &desc);
1244cc2d3216SMarc Zyngier }
1245cc2d3216SMarc Zyngier
its_send_movi(struct its_device * dev,struct its_collection * col,u32 id)1246cc2d3216SMarc Zyngier static void its_send_movi(struct its_device *dev,
1247cc2d3216SMarc Zyngier struct its_collection *col, u32 id)
1248cc2d3216SMarc Zyngier {
1249cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1250cc2d3216SMarc Zyngier
1251cc2d3216SMarc Zyngier desc.its_movi_cmd.dev = dev;
1252cc2d3216SMarc Zyngier desc.its_movi_cmd.col = col;
1253591e5becSMarc Zyngier desc.its_movi_cmd.event_id = id;
1254cc2d3216SMarc Zyngier
1255cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_movi_cmd, &desc);
1256cc2d3216SMarc Zyngier }
1257cc2d3216SMarc Zyngier
its_send_discard(struct its_device * dev,u32 id)1258cc2d3216SMarc Zyngier static void its_send_discard(struct its_device *dev, u32 id)
1259cc2d3216SMarc Zyngier {
1260cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1261cc2d3216SMarc Zyngier
1262cc2d3216SMarc Zyngier desc.its_discard_cmd.dev = dev;
1263cc2d3216SMarc Zyngier desc.its_discard_cmd.event_id = id;
1264cc2d3216SMarc Zyngier
1265cc2d3216SMarc Zyngier its_send_single_command(dev->its, its_build_discard_cmd, &desc);
1266cc2d3216SMarc Zyngier }
1267cc2d3216SMarc Zyngier
its_send_invall(struct its_node * its,struct its_collection * col)1268cc2d3216SMarc Zyngier static void its_send_invall(struct its_node *its, struct its_collection *col)
1269cc2d3216SMarc Zyngier {
1270cc2d3216SMarc Zyngier struct its_cmd_desc desc;
1271cc2d3216SMarc Zyngier
1272cc2d3216SMarc Zyngier desc.its_invall_cmd.col = col;
1273cc2d3216SMarc Zyngier
1274cc2d3216SMarc Zyngier its_send_single_command(its, its_build_invall_cmd, &desc);
1275cc2d3216SMarc Zyngier }
1276c48ed51cSMarc Zyngier
its_send_vmapti(struct its_device * dev,u32 id)1277d011e4e6SMarc Zyngier static void its_send_vmapti(struct its_device *dev, u32 id)
1278d011e4e6SMarc Zyngier {
1279c1d4d5cdSMarc Zyngier struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
1280d011e4e6SMarc Zyngier struct its_cmd_desc desc;
1281d011e4e6SMarc Zyngier
1282d011e4e6SMarc Zyngier desc.its_vmapti_cmd.vpe = map->vpe;
1283d011e4e6SMarc Zyngier desc.its_vmapti_cmd.dev = dev;
1284d011e4e6SMarc Zyngier desc.its_vmapti_cmd.virt_id = map->vintid;
1285d011e4e6SMarc Zyngier desc.its_vmapti_cmd.event_id = id;
1286d011e4e6SMarc Zyngier desc.its_vmapti_cmd.db_enabled = map->db_enabled;
1287d011e4e6SMarc Zyngier
1288d011e4e6SMarc Zyngier its_send_single_vcommand(dev->its, its_build_vmapti_cmd, &desc);
1289d011e4e6SMarc Zyngier }
1290d011e4e6SMarc Zyngier
its_send_vmovi(struct its_device * dev,u32 id)1291d011e4e6SMarc Zyngier static void its_send_vmovi(struct its_device *dev, u32 id)
1292d011e4e6SMarc Zyngier {
1293c1d4d5cdSMarc Zyngier struct its_vlpi_map *map = dev_event_to_vlpi_map(dev, id);
1294d011e4e6SMarc Zyngier struct its_cmd_desc desc;
1295d011e4e6SMarc Zyngier
1296d011e4e6SMarc Zyngier desc.its_vmovi_cmd.vpe = map->vpe;
1297d011e4e6SMarc Zyngier desc.its_vmovi_cmd.dev = dev;
1298d011e4e6SMarc Zyngier desc.its_vmovi_cmd.event_id = id;
1299d011e4e6SMarc Zyngier desc.its_vmovi_cmd.db_enabled = map->db_enabled;
1300d011e4e6SMarc Zyngier
1301d011e4e6SMarc Zyngier its_send_single_vcommand(dev->its, its_build_vmovi_cmd, &desc);
1302d011e4e6SMarc Zyngier }
1303d011e4e6SMarc Zyngier
its_send_vmapp(struct its_node * its,struct its_vpe * vpe,bool valid)130475fd951bSMarc Zyngier static void its_send_vmapp(struct its_node *its,
130575fd951bSMarc Zyngier struct its_vpe *vpe, bool valid)
1306eb78192bSMarc Zyngier {
1307eb78192bSMarc Zyngier struct its_cmd_desc desc;
1308eb78192bSMarc Zyngier
1309eb78192bSMarc Zyngier desc.its_vmapp_cmd.vpe = vpe;
1310eb78192bSMarc Zyngier desc.its_vmapp_cmd.valid = valid;
1311eb78192bSMarc Zyngier desc.its_vmapp_cmd.col = &its->collections[vpe->col_idx];
131275fd951bSMarc Zyngier
1313eb78192bSMarc Zyngier its_send_single_vcommand(its, its_build_vmapp_cmd, &desc);
1314eb78192bSMarc Zyngier }
1315eb78192bSMarc Zyngier
its_send_vmovp(struct its_vpe * vpe)13163171a47aSMarc Zyngier static void its_send_vmovp(struct its_vpe *vpe)
13173171a47aSMarc Zyngier {
131884243125SZenghui Yu struct its_cmd_desc desc = {};
13193171a47aSMarc Zyngier struct its_node *its;
13203171a47aSMarc Zyngier unsigned long flags;
13213171a47aSMarc Zyngier int col_id = vpe->col_idx;
13223171a47aSMarc Zyngier
13233171a47aSMarc Zyngier desc.its_vmovp_cmd.vpe = vpe;
13243171a47aSMarc Zyngier
13253171a47aSMarc Zyngier if (!its_list_map) {
13263171a47aSMarc Zyngier its = list_first_entry(&its_nodes, struct its_node, entry);
13273171a47aSMarc Zyngier desc.its_vmovp_cmd.col = &its->collections[col_id];
13283171a47aSMarc Zyngier its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
13293171a47aSMarc Zyngier return;
13303171a47aSMarc Zyngier }
13313171a47aSMarc Zyngier
13323171a47aSMarc Zyngier /*
13333171a47aSMarc Zyngier * Yet another marvel of the architecture. If using the
13343171a47aSMarc Zyngier * its_list "feature", we need to make sure that all ITSs
13353171a47aSMarc Zyngier * receive all VMOVP commands in the same order. The only way
13363171a47aSMarc Zyngier * to guarantee this is to make vmovp a serialization point.
13373171a47aSMarc Zyngier *
13383171a47aSMarc Zyngier * Wall <-- Head.
13393171a47aSMarc Zyngier */
13403171a47aSMarc Zyngier raw_spin_lock_irqsave(&vmovp_lock, flags);
13413171a47aSMarc Zyngier
13423171a47aSMarc Zyngier desc.its_vmovp_cmd.seq_num = vmovp_seq_num++;
134384243125SZenghui Yu desc.its_vmovp_cmd.its_list = get_its_list(vpe->its_vm);
13443171a47aSMarc Zyngier
13453171a47aSMarc Zyngier /* Emit VMOVPs */
13463171a47aSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
13470dd57fedSMarc Zyngier if (!is_v4(its))
13483171a47aSMarc Zyngier continue;
13493171a47aSMarc Zyngier
1350009384b3SMarc Zyngier if (!require_its_list_vmovp(vpe->its_vm, its))
13512247e1bfSMarc Zyngier continue;
13522247e1bfSMarc Zyngier
13533171a47aSMarc Zyngier desc.its_vmovp_cmd.col = &its->collections[col_id];
13543171a47aSMarc Zyngier its_send_single_vcommand(its, its_build_vmovp_cmd, &desc);
13553171a47aSMarc Zyngier }
13563171a47aSMarc Zyngier
13573171a47aSMarc Zyngier raw_spin_unlock_irqrestore(&vmovp_lock, flags);
13583171a47aSMarc Zyngier }
13593171a47aSMarc Zyngier
its_send_vinvall(struct its_node * its,struct its_vpe * vpe)136040619a2eSMarc Zyngier static void its_send_vinvall(struct its_node *its, struct its_vpe *vpe)
1361eb78192bSMarc Zyngier {
1362eb78192bSMarc Zyngier struct its_cmd_desc desc;
1363eb78192bSMarc Zyngier
1364eb78192bSMarc Zyngier desc.its_vinvall_cmd.vpe = vpe;
1365eb78192bSMarc Zyngier its_send_single_vcommand(its, its_build_vinvall_cmd, &desc);
1366eb78192bSMarc Zyngier }
1367eb78192bSMarc Zyngier
its_send_vinv(struct its_device * dev,u32 event_id)136828614696SMarc Zyngier static void its_send_vinv(struct its_device *dev, u32 event_id)
136928614696SMarc Zyngier {
137028614696SMarc Zyngier struct its_cmd_desc desc;
137128614696SMarc Zyngier
137228614696SMarc Zyngier /*
137328614696SMarc Zyngier * There is no real VINV command. This is just a normal INV,
137428614696SMarc Zyngier * with a VSYNC instead of a SYNC.
137528614696SMarc Zyngier */
137628614696SMarc Zyngier desc.its_inv_cmd.dev = dev;
137728614696SMarc Zyngier desc.its_inv_cmd.event_id = event_id;
137828614696SMarc Zyngier
137928614696SMarc Zyngier its_send_single_vcommand(dev->its, its_build_vinv_cmd, &desc);
138028614696SMarc Zyngier }
138128614696SMarc Zyngier
its_send_vint(struct its_device * dev,u32 event_id)1382ed0e4aa9SMarc Zyngier static void its_send_vint(struct its_device *dev, u32 event_id)
1383ed0e4aa9SMarc Zyngier {
1384ed0e4aa9SMarc Zyngier struct its_cmd_desc desc;
1385ed0e4aa9SMarc Zyngier
1386ed0e4aa9SMarc Zyngier /*
1387ed0e4aa9SMarc Zyngier * There is no real VINT command. This is just a normal INT,
1388ed0e4aa9SMarc Zyngier * with a VSYNC instead of a SYNC.
1389ed0e4aa9SMarc Zyngier */
1390ed0e4aa9SMarc Zyngier desc.its_int_cmd.dev = dev;
1391ed0e4aa9SMarc Zyngier desc.its_int_cmd.event_id = event_id;
1392ed0e4aa9SMarc Zyngier
1393ed0e4aa9SMarc Zyngier its_send_single_vcommand(dev->its, its_build_vint_cmd, &desc);
1394ed0e4aa9SMarc Zyngier }
1395ed0e4aa9SMarc Zyngier
its_send_vclear(struct its_device * dev,u32 event_id)1396ed0e4aa9SMarc Zyngier static void its_send_vclear(struct its_device *dev, u32 event_id)
1397ed0e4aa9SMarc Zyngier {
1398ed0e4aa9SMarc Zyngier struct its_cmd_desc desc;
1399ed0e4aa9SMarc Zyngier
1400ed0e4aa9SMarc Zyngier /*
1401ed0e4aa9SMarc Zyngier * There is no real VCLEAR command. This is just a normal CLEAR,
1402ed0e4aa9SMarc Zyngier * with a VSYNC instead of a SYNC.
1403ed0e4aa9SMarc Zyngier */
1404ed0e4aa9SMarc Zyngier desc.its_clear_cmd.dev = dev;
1405ed0e4aa9SMarc Zyngier desc.its_clear_cmd.event_id = event_id;
1406ed0e4aa9SMarc Zyngier
1407ed0e4aa9SMarc Zyngier its_send_single_vcommand(dev->its, its_build_vclear_cmd, &desc);
1408ed0e4aa9SMarc Zyngier }
1409ed0e4aa9SMarc Zyngier
its_send_invdb(struct its_node * its,struct its_vpe * vpe)1410d97c97baSMarc Zyngier static void its_send_invdb(struct its_node *its, struct its_vpe *vpe)
1411d97c97baSMarc Zyngier {
1412d97c97baSMarc Zyngier struct its_cmd_desc desc;
1413d97c97baSMarc Zyngier
1414d97c97baSMarc Zyngier desc.its_invdb_cmd.vpe = vpe;
1415d97c97baSMarc Zyngier its_send_single_vcommand(its, its_build_invdb_cmd, &desc);
1416d97c97baSMarc Zyngier }
1417d97c97baSMarc Zyngier
1418c48ed51cSMarc Zyngier /*
1419c48ed51cSMarc Zyngier * irqchip functions - assumes MSI, mostly.
1420c48ed51cSMarc Zyngier */
lpi_write_config(struct irq_data * d,u8 clr,u8 set)1421015ec038SMarc Zyngier static void lpi_write_config(struct irq_data *d, u8 clr, u8 set)
1422c48ed51cSMarc Zyngier {
1423c1d4d5cdSMarc Zyngier struct its_vlpi_map *map = get_vlpi_map(d);
1424015ec038SMarc Zyngier irq_hw_number_t hwirq;
1425e1a2e201SMarc Zyngier void *va;
1426adcdb94eSMarc Zyngier u8 *cfg;
1427c48ed51cSMarc Zyngier
1428c1d4d5cdSMarc Zyngier if (map) {
1429c1d4d5cdSMarc Zyngier va = page_address(map->vm->vprop_page);
1430d4d7b4adSMarc Zyngier hwirq = map->vintid;
1431d4d7b4adSMarc Zyngier
1432d4d7b4adSMarc Zyngier /* Remember the updated property */
1433d4d7b4adSMarc Zyngier map->properties &= ~clr;
1434d4d7b4adSMarc Zyngier map->properties |= set | LPI_PROP_GROUP1;
1435015ec038SMarc Zyngier } else {
1436e1a2e201SMarc Zyngier va = gic_rdists->prop_table_va;
1437015ec038SMarc Zyngier hwirq = d->hwirq;
1438015ec038SMarc Zyngier }
1439adcdb94eSMarc Zyngier
1440e1a2e201SMarc Zyngier cfg = va + hwirq - 8192;
1441adcdb94eSMarc Zyngier *cfg &= ~clr;
1442015ec038SMarc Zyngier *cfg |= set | LPI_PROP_GROUP1;
1443c48ed51cSMarc Zyngier
1444c48ed51cSMarc Zyngier /*
1445c48ed51cSMarc Zyngier * Make the above write visible to the redistributors.
1446c48ed51cSMarc Zyngier * And yes, we're flushing exactly: One. Single. Byte.
1447c48ed51cSMarc Zyngier * Humpf...
1448c48ed51cSMarc Zyngier */
1449c48ed51cSMarc Zyngier if (gic_rdists->flags & RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING)
1450328191c0SVladimir Murzin gic_flush_dcache_to_poc(cfg, sizeof(*cfg));
1451c48ed51cSMarc Zyngier else
1452c48ed51cSMarc Zyngier dsb(ishst);
1453015ec038SMarc Zyngier }
1454015ec038SMarc Zyngier
wait_for_syncr(void __iomem * rdbase)14552f4f064bSMarc Zyngier static void wait_for_syncr(void __iomem *rdbase)
14562f4f064bSMarc Zyngier {
145704d80dbeSHeyi Guo while (readl_relaxed(rdbase + GICR_SYNCR) & 1)
14582f4f064bSMarc Zyngier cpu_relax();
14592f4f064bSMarc Zyngier }
14602f4f064bSMarc Zyngier
__direct_lpi_inv(struct irq_data * d,u64 val)1461926846a7SMarc Zyngier static void __direct_lpi_inv(struct irq_data *d, u64 val)
1462926846a7SMarc Zyngier {
1463926846a7SMarc Zyngier void __iomem *rdbase;
1464926846a7SMarc Zyngier unsigned long flags;
1465926846a7SMarc Zyngier int cpu;
1466926846a7SMarc Zyngier
1467926846a7SMarc Zyngier /* Target the redistributor this LPI is currently routed to */
1468926846a7SMarc Zyngier cpu = irq_to_cpuid_lock(d, &flags);
1469926846a7SMarc Zyngier raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
1470926846a7SMarc Zyngier
1471926846a7SMarc Zyngier rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
1472926846a7SMarc Zyngier gic_write_lpir(val, rdbase + GICR_INVLPIR);
1473926846a7SMarc Zyngier wait_for_syncr(rdbase);
1474926846a7SMarc Zyngier
1475926846a7SMarc Zyngier raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
1476926846a7SMarc Zyngier irq_to_cpuid_unlock(d, flags);
1477926846a7SMarc Zyngier }
1478926846a7SMarc Zyngier
direct_lpi_inv(struct irq_data * d)1479425c09beSMarc Zyngier static void direct_lpi_inv(struct irq_data *d)
1480425c09beSMarc Zyngier {
1481f4a81f5aSMarc Zyngier struct its_vlpi_map *map = get_vlpi_map(d);
1482f4a81f5aSMarc Zyngier u64 val;
1483f4a81f5aSMarc Zyngier
1484f4a81f5aSMarc Zyngier if (map) {
1485f4a81f5aSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1486f4a81f5aSMarc Zyngier
1487f4a81f5aSMarc Zyngier WARN_ON(!is_v4_1(its_dev->its));
1488f4a81f5aSMarc Zyngier
1489f4a81f5aSMarc Zyngier val = GICR_INVLPIR_V;
1490f4a81f5aSMarc Zyngier val |= FIELD_PREP(GICR_INVLPIR_VPEID, map->vpe->vpe_id);
1491f4a81f5aSMarc Zyngier val |= FIELD_PREP(GICR_INVLPIR_INTID, map->vintid);
1492f4a81f5aSMarc Zyngier } else {
1493f4a81f5aSMarc Zyngier val = d->hwirq;
1494f4a81f5aSMarc Zyngier }
1495425c09beSMarc Zyngier
1496926846a7SMarc Zyngier __direct_lpi_inv(d, val);
1497425c09beSMarc Zyngier }
1498425c09beSMarc Zyngier
lpi_update_config(struct irq_data * d,u8 clr,u8 set)1499015ec038SMarc Zyngier static void lpi_update_config(struct irq_data *d, u8 clr, u8 set)
1500015ec038SMarc Zyngier {
1501015ec038SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1502015ec038SMarc Zyngier
1503015ec038SMarc Zyngier lpi_write_config(d, clr, set);
1504f4a81f5aSMarc Zyngier if (gic_rdists->has_direct_lpi &&
1505f4a81f5aSMarc Zyngier (is_v4_1(its_dev->its) || !irqd_is_forwarded_to_vcpu(d)))
1506425c09beSMarc Zyngier direct_lpi_inv(d);
150728614696SMarc Zyngier else if (!irqd_is_forwarded_to_vcpu(d))
1508adcdb94eSMarc Zyngier its_send_inv(its_dev, its_get_event_id(d));
150928614696SMarc Zyngier else
151028614696SMarc Zyngier its_send_vinv(its_dev, its_get_event_id(d));
1511c48ed51cSMarc Zyngier }
1512c48ed51cSMarc Zyngier
its_vlpi_set_doorbell(struct irq_data * d,bool enable)1513015ec038SMarc Zyngier static void its_vlpi_set_doorbell(struct irq_data *d, bool enable)
1514015ec038SMarc Zyngier {
1515015ec038SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1516015ec038SMarc Zyngier u32 event = its_get_event_id(d);
1517c1d4d5cdSMarc Zyngier struct its_vlpi_map *map;
1518015ec038SMarc Zyngier
15193858d4dfSMarc Zyngier /*
15203858d4dfSMarc Zyngier * GICv4.1 does away with the per-LPI nonsense, nothing to do
15213858d4dfSMarc Zyngier * here.
15223858d4dfSMarc Zyngier */
15233858d4dfSMarc Zyngier if (is_v4_1(its_dev->its))
15243858d4dfSMarc Zyngier return;
15253858d4dfSMarc Zyngier
1526c1d4d5cdSMarc Zyngier map = dev_event_to_vlpi_map(its_dev, event);
1527c1d4d5cdSMarc Zyngier
1528c1d4d5cdSMarc Zyngier if (map->db_enabled == enable)
1529015ec038SMarc Zyngier return;
1530015ec038SMarc Zyngier
1531c1d4d5cdSMarc Zyngier map->db_enabled = enable;
1532015ec038SMarc Zyngier
1533015ec038SMarc Zyngier /*
1534015ec038SMarc Zyngier * More fun with the architecture:
1535015ec038SMarc Zyngier *
1536015ec038SMarc Zyngier * Ideally, we'd issue a VMAPTI to set the doorbell to its LPI
1537015ec038SMarc Zyngier * value or to 1023, depending on the enable bit. But that
1538a359f757SIngo Molnar * would be issuing a mapping for an /existing/ DevID+EventID
1539015ec038SMarc Zyngier * pair, which is UNPREDICTABLE. Instead, let's issue a VMOVI
1540015ec038SMarc Zyngier * to the /same/ vPE, using this opportunity to adjust the
1541015ec038SMarc Zyngier * doorbell. Mouahahahaha. We loves it, Precious.
1542015ec038SMarc Zyngier */
1543015ec038SMarc Zyngier its_send_vmovi(its_dev, event);
1544c48ed51cSMarc Zyngier }
1545c48ed51cSMarc Zyngier
its_mask_irq(struct irq_data * d)1546c48ed51cSMarc Zyngier static void its_mask_irq(struct irq_data *d)
1547c48ed51cSMarc Zyngier {
1548015ec038SMarc Zyngier if (irqd_is_forwarded_to_vcpu(d))
1549015ec038SMarc Zyngier its_vlpi_set_doorbell(d, false);
1550015ec038SMarc Zyngier
1551adcdb94eSMarc Zyngier lpi_update_config(d, LPI_PROP_ENABLED, 0);
1552c48ed51cSMarc Zyngier }
1553c48ed51cSMarc Zyngier
its_unmask_irq(struct irq_data * d)1554c48ed51cSMarc Zyngier static void its_unmask_irq(struct irq_data *d)
1555c48ed51cSMarc Zyngier {
1556015ec038SMarc Zyngier if (irqd_is_forwarded_to_vcpu(d))
1557015ec038SMarc Zyngier its_vlpi_set_doorbell(d, true);
1558015ec038SMarc Zyngier
1559adcdb94eSMarc Zyngier lpi_update_config(d, 0, LPI_PROP_ENABLED);
1560c48ed51cSMarc Zyngier }
1561c48ed51cSMarc Zyngier
its_read_lpi_count(struct irq_data * d,int cpu)15622f13ff1dSMarc Zyngier static __maybe_unused u32 its_read_lpi_count(struct irq_data *d, int cpu)
15632f13ff1dSMarc Zyngier {
15642f13ff1dSMarc Zyngier if (irqd_affinity_is_managed(d))
15652f13ff1dSMarc Zyngier return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
15662f13ff1dSMarc Zyngier
15672f13ff1dSMarc Zyngier return atomic_read(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
15682f13ff1dSMarc Zyngier }
15692f13ff1dSMarc Zyngier
its_inc_lpi_count(struct irq_data * d,int cpu)15702f13ff1dSMarc Zyngier static void its_inc_lpi_count(struct irq_data *d, int cpu)
15712f13ff1dSMarc Zyngier {
15722f13ff1dSMarc Zyngier if (irqd_affinity_is_managed(d))
15732f13ff1dSMarc Zyngier atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
15742f13ff1dSMarc Zyngier else
15752f13ff1dSMarc Zyngier atomic_inc(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
15762f13ff1dSMarc Zyngier }
15772f13ff1dSMarc Zyngier
its_dec_lpi_count(struct irq_data * d,int cpu)15782f13ff1dSMarc Zyngier static void its_dec_lpi_count(struct irq_data *d, int cpu)
15792f13ff1dSMarc Zyngier {
15802f13ff1dSMarc Zyngier if (irqd_affinity_is_managed(d))
15812f13ff1dSMarc Zyngier atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->managed);
15822f13ff1dSMarc Zyngier else
15832f13ff1dSMarc Zyngier atomic_dec(&per_cpu_ptr(&cpu_lpi_count, cpu)->unmanaged);
15842f13ff1dSMarc Zyngier }
15852f13ff1dSMarc Zyngier
cpumask_pick_least_loaded(struct irq_data * d,const struct cpumask * cpu_mask)1586c5d6082dSMarc Zyngier static unsigned int cpumask_pick_least_loaded(struct irq_data *d,
1587c5d6082dSMarc Zyngier const struct cpumask *cpu_mask)
1588c5d6082dSMarc Zyngier {
1589c5d6082dSMarc Zyngier unsigned int cpu = nr_cpu_ids, tmp;
1590c5d6082dSMarc Zyngier int count = S32_MAX;
1591c5d6082dSMarc Zyngier
1592c5d6082dSMarc Zyngier for_each_cpu(tmp, cpu_mask) {
1593c5d6082dSMarc Zyngier int this_count = its_read_lpi_count(d, tmp);
1594c5d6082dSMarc Zyngier if (this_count < count) {
1595c5d6082dSMarc Zyngier cpu = tmp;
1596c5d6082dSMarc Zyngier count = this_count;
1597c5d6082dSMarc Zyngier }
1598c5d6082dSMarc Zyngier }
1599c5d6082dSMarc Zyngier
1600c5d6082dSMarc Zyngier return cpu;
1601c5d6082dSMarc Zyngier }
1602c5d6082dSMarc Zyngier
1603c5d6082dSMarc Zyngier /*
1604c5d6082dSMarc Zyngier * As suggested by Thomas Gleixner in:
1605c5d6082dSMarc Zyngier * https://lore.kernel.org/r/87h80q2aoc.fsf@nanos.tec.linutronix.de
1606c5d6082dSMarc Zyngier */
its_select_cpu(struct irq_data * d,const struct cpumask * aff_mask)1607c5d6082dSMarc Zyngier static int its_select_cpu(struct irq_data *d,
1608c5d6082dSMarc Zyngier const struct cpumask *aff_mask)
1609c5d6082dSMarc Zyngier {
1610c5d6082dSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1611f55a9b59SPierre Gondois static DEFINE_RAW_SPINLOCK(tmpmask_lock);
1612f55a9b59SPierre Gondois static struct cpumask __tmpmask;
1613f55a9b59SPierre Gondois struct cpumask *tmpmask;
1614f55a9b59SPierre Gondois unsigned long flags;
1615c5d6082dSMarc Zyngier int cpu, node;
1616c5d6082dSMarc Zyngier node = its_dev->its->numa_node;
1617f55a9b59SPierre Gondois tmpmask = &__tmpmask;
1618f55a9b59SPierre Gondois
1619f55a9b59SPierre Gondois raw_spin_lock_irqsave(&tmpmask_lock, flags);
1620c5d6082dSMarc Zyngier
1621c5d6082dSMarc Zyngier if (!irqd_affinity_is_managed(d)) {
1622c5d6082dSMarc Zyngier /* First try the NUMA node */
1623c5d6082dSMarc Zyngier if (node != NUMA_NO_NODE) {
1624c5d6082dSMarc Zyngier /*
1625c5d6082dSMarc Zyngier * Try the intersection of the affinity mask and the
1626c5d6082dSMarc Zyngier * node mask (and the online mask, just to be safe).
1627c5d6082dSMarc Zyngier */
1628c5d6082dSMarc Zyngier cpumask_and(tmpmask, cpumask_of_node(node), aff_mask);
1629c5d6082dSMarc Zyngier cpumask_and(tmpmask, tmpmask, cpu_online_mask);
1630c5d6082dSMarc Zyngier
1631c5d6082dSMarc Zyngier /*
1632c5d6082dSMarc Zyngier * Ideally, we would check if the mask is empty, and
1633c5d6082dSMarc Zyngier * try again on the full node here.
1634c5d6082dSMarc Zyngier *
1635c5d6082dSMarc Zyngier * But it turns out that the way ACPI describes the
1636c5d6082dSMarc Zyngier * affinity for ITSs only deals about memory, and
1637c5d6082dSMarc Zyngier * not target CPUs, so it cannot describe a single
1638c5d6082dSMarc Zyngier * ITS placed next to two NUMA nodes.
1639c5d6082dSMarc Zyngier *
1640c5d6082dSMarc Zyngier * Instead, just fallback on the online mask. This
1641c5d6082dSMarc Zyngier * diverges from Thomas' suggestion above.
1642c5d6082dSMarc Zyngier */
1643c5d6082dSMarc Zyngier cpu = cpumask_pick_least_loaded(d, tmpmask);
1644c5d6082dSMarc Zyngier if (cpu < nr_cpu_ids)
1645c5d6082dSMarc Zyngier goto out;
1646c5d6082dSMarc Zyngier
1647c5d6082dSMarc Zyngier /* If we can't cross sockets, give up */
1648c5d6082dSMarc Zyngier if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144))
1649c5d6082dSMarc Zyngier goto out;
1650c5d6082dSMarc Zyngier
1651c5d6082dSMarc Zyngier /* If the above failed, expand the search */
1652c5d6082dSMarc Zyngier }
1653c5d6082dSMarc Zyngier
1654c5d6082dSMarc Zyngier /* Try the intersection of the affinity and online masks */
1655c5d6082dSMarc Zyngier cpumask_and(tmpmask, aff_mask, cpu_online_mask);
1656c5d6082dSMarc Zyngier
1657c5d6082dSMarc Zyngier /* If that doesn't fly, the online mask is the last resort */
1658c5d6082dSMarc Zyngier if (cpumask_empty(tmpmask))
1659c5d6082dSMarc Zyngier cpumask_copy(tmpmask, cpu_online_mask);
1660c5d6082dSMarc Zyngier
1661c5d6082dSMarc Zyngier cpu = cpumask_pick_least_loaded(d, tmpmask);
1662c5d6082dSMarc Zyngier } else {
16633f893a59SMarc Zyngier cpumask_copy(tmpmask, aff_mask);
1664c5d6082dSMarc Zyngier
1665c5d6082dSMarc Zyngier /* If we cannot cross sockets, limit the search to that node */
1666c5d6082dSMarc Zyngier if ((its_dev->its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) &&
1667c5d6082dSMarc Zyngier node != NUMA_NO_NODE)
1668c5d6082dSMarc Zyngier cpumask_and(tmpmask, tmpmask, cpumask_of_node(node));
1669c5d6082dSMarc Zyngier
1670c5d6082dSMarc Zyngier cpu = cpumask_pick_least_loaded(d, tmpmask);
1671c5d6082dSMarc Zyngier }
1672c5d6082dSMarc Zyngier out:
1673f55a9b59SPierre Gondois raw_spin_unlock_irqrestore(&tmpmask_lock, flags);
1674c5d6082dSMarc Zyngier
1675c5d6082dSMarc Zyngier pr_debug("IRQ%d -> %*pbl CPU%d\n", d->irq, cpumask_pr_args(aff_mask), cpu);
1676c5d6082dSMarc Zyngier return cpu;
1677c5d6082dSMarc Zyngier }
1678c5d6082dSMarc Zyngier
its_set_affinity(struct irq_data * d,const struct cpumask * mask_val,bool force)1679c48ed51cSMarc Zyngier static int its_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
1680c48ed51cSMarc Zyngier bool force)
1681c48ed51cSMarc Zyngier {
1682c48ed51cSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1683c48ed51cSMarc Zyngier struct its_collection *target_col;
1684c48ed51cSMarc Zyngier u32 id = its_get_event_id(d);
1685c5d6082dSMarc Zyngier int cpu, prev_cpu;
1686c48ed51cSMarc Zyngier
1687015ec038SMarc Zyngier /* A forwarded interrupt should use irq_set_vcpu_affinity */
1688015ec038SMarc Zyngier if (irqd_is_forwarded_to_vcpu(d))
1689015ec038SMarc Zyngier return -EINVAL;
1690015ec038SMarc Zyngier
16912f13ff1dSMarc Zyngier prev_cpu = its_dev->event_map.col_map[id];
16922f13ff1dSMarc Zyngier its_dec_lpi_count(d, prev_cpu);
16932f13ff1dSMarc Zyngier
1694c5d6082dSMarc Zyngier if (!force)
1695c5d6082dSMarc Zyngier cpu = its_select_cpu(d, mask_val);
1696c5d6082dSMarc Zyngier else
1697c5d6082dSMarc Zyngier cpu = cpumask_pick_least_loaded(d, mask_val);
1698fbf8f40eSGanapatrao Kulkarni
1699c5d6082dSMarc Zyngier if (cpu < 0 || cpu >= nr_cpu_ids)
17002f13ff1dSMarc Zyngier goto err;
1701c48ed51cSMarc Zyngier
17028b8d94a7SMaJun /* don't set the affinity when the target cpu is same as current one */
17032f13ff1dSMarc Zyngier if (cpu != prev_cpu) {
1704c48ed51cSMarc Zyngier target_col = &its_dev->its->collections[cpu];
1705c48ed51cSMarc Zyngier its_send_movi(its_dev, target_col, id);
1706591e5becSMarc Zyngier its_dev->event_map.col_map[id] = cpu;
17070d224d35SMarc Zyngier irq_data_update_effective_affinity(d, cpumask_of(cpu));
17088b8d94a7SMaJun }
1709c48ed51cSMarc Zyngier
17102f13ff1dSMarc Zyngier its_inc_lpi_count(d, cpu);
17112f13ff1dSMarc Zyngier
1712c48ed51cSMarc Zyngier return IRQ_SET_MASK_OK_DONE;
17132f13ff1dSMarc Zyngier
17142f13ff1dSMarc Zyngier err:
17152f13ff1dSMarc Zyngier its_inc_lpi_count(d, prev_cpu);
17162f13ff1dSMarc Zyngier return -EINVAL;
1717c48ed51cSMarc Zyngier }
1718c48ed51cSMarc Zyngier
its_irq_get_msi_base(struct its_device * its_dev)1719558b0165SArd Biesheuvel static u64 its_irq_get_msi_base(struct its_device *its_dev)
1720558b0165SArd Biesheuvel {
1721558b0165SArd Biesheuvel struct its_node *its = its_dev->its;
1722558b0165SArd Biesheuvel
1723558b0165SArd Biesheuvel return its->phys_base + GITS_TRANSLATER;
1724558b0165SArd Biesheuvel }
1725558b0165SArd Biesheuvel
its_irq_compose_msi_msg(struct irq_data * d,struct msi_msg * msg)1726b48ac83dSMarc Zyngier static void its_irq_compose_msi_msg(struct irq_data *d, struct msi_msg *msg)
1727b48ac83dSMarc Zyngier {
1728b48ac83dSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1729b48ac83dSMarc Zyngier struct its_node *its;
1730b48ac83dSMarc Zyngier u64 addr;
1731b48ac83dSMarc Zyngier
1732b48ac83dSMarc Zyngier its = its_dev->its;
1733558b0165SArd Biesheuvel addr = its->get_msi_base(its_dev);
1734b48ac83dSMarc Zyngier
1735b11283ebSVladimir Murzin msg->address_lo = lower_32_bits(addr);
1736b11283ebSVladimir Murzin msg->address_hi = upper_32_bits(addr);
1737b48ac83dSMarc Zyngier msg->data = its_get_event_id(d);
173844bb7e24SRobin Murphy
173935ae7df2SJulien Grall iommu_dma_compose_msi_msg(irq_data_get_msi_desc(d), msg);
1740b48ac83dSMarc Zyngier }
1741b48ac83dSMarc Zyngier
its_irq_set_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool state)17428d85dcedSMarc Zyngier static int its_irq_set_irqchip_state(struct irq_data *d,
17438d85dcedSMarc Zyngier enum irqchip_irq_state which,
17448d85dcedSMarc Zyngier bool state)
17458d85dcedSMarc Zyngier {
17468d85dcedSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
17478d85dcedSMarc Zyngier u32 event = its_get_event_id(d);
17488d85dcedSMarc Zyngier
17498d85dcedSMarc Zyngier if (which != IRQCHIP_STATE_PENDING)
17508d85dcedSMarc Zyngier return -EINVAL;
17518d85dcedSMarc Zyngier
1752ed0e4aa9SMarc Zyngier if (irqd_is_forwarded_to_vcpu(d)) {
1753ed0e4aa9SMarc Zyngier if (state)
1754ed0e4aa9SMarc Zyngier its_send_vint(its_dev, event);
1755ed0e4aa9SMarc Zyngier else
1756ed0e4aa9SMarc Zyngier its_send_vclear(its_dev, event);
1757ed0e4aa9SMarc Zyngier } else {
17588d85dcedSMarc Zyngier if (state)
17598d85dcedSMarc Zyngier its_send_int(its_dev, event);
17608d85dcedSMarc Zyngier else
17618d85dcedSMarc Zyngier its_send_clear(its_dev, event);
1762ed0e4aa9SMarc Zyngier }
17638d85dcedSMarc Zyngier
17648d85dcedSMarc Zyngier return 0;
17658d85dcedSMarc Zyngier }
17668d85dcedSMarc Zyngier
its_irq_retrigger(struct irq_data * d)17675f774f5eSMarc Zyngier static int its_irq_retrigger(struct irq_data *d)
17685f774f5eSMarc Zyngier {
17695f774f5eSMarc Zyngier return !its_irq_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
17705f774f5eSMarc Zyngier }
17715f774f5eSMarc Zyngier
1772009384b3SMarc Zyngier /*
1773009384b3SMarc Zyngier * Two favourable cases:
1774009384b3SMarc Zyngier *
1775009384b3SMarc Zyngier * (a) Either we have a GICv4.1, and all vPEs have to be mapped at all times
1776009384b3SMarc Zyngier * for vSGI delivery
1777009384b3SMarc Zyngier *
1778009384b3SMarc Zyngier * (b) Or the ITSs do not use a list map, meaning that VMOVP is cheap enough
1779009384b3SMarc Zyngier * and we're better off mapping all VPEs always
1780009384b3SMarc Zyngier *
1781009384b3SMarc Zyngier * If neither (a) nor (b) is true, then we map vPEs on demand.
1782009384b3SMarc Zyngier *
1783009384b3SMarc Zyngier */
gic_requires_eager_mapping(void)1784009384b3SMarc Zyngier static bool gic_requires_eager_mapping(void)
1785009384b3SMarc Zyngier {
1786009384b3SMarc Zyngier if (!its_list_map || gic_rdists->has_rvpeid)
1787009384b3SMarc Zyngier return true;
1788009384b3SMarc Zyngier
1789009384b3SMarc Zyngier return false;
1790009384b3SMarc Zyngier }
1791009384b3SMarc Zyngier
its_map_vm(struct its_node * its,struct its_vm * vm)17922247e1bfSMarc Zyngier static void its_map_vm(struct its_node *its, struct its_vm *vm)
17932247e1bfSMarc Zyngier {
17942247e1bfSMarc Zyngier unsigned long flags;
17952247e1bfSMarc Zyngier
1796009384b3SMarc Zyngier if (gic_requires_eager_mapping())
17972247e1bfSMarc Zyngier return;
17982247e1bfSMarc Zyngier
17992247e1bfSMarc Zyngier raw_spin_lock_irqsave(&vmovp_lock, flags);
18002247e1bfSMarc Zyngier
18012247e1bfSMarc Zyngier /*
18022247e1bfSMarc Zyngier * If the VM wasn't mapped yet, iterate over the vpes and get
18032247e1bfSMarc Zyngier * them mapped now.
18042247e1bfSMarc Zyngier */
18052247e1bfSMarc Zyngier vm->vlpi_count[its->list_nr]++;
18062247e1bfSMarc Zyngier
18072247e1bfSMarc Zyngier if (vm->vlpi_count[its->list_nr] == 1) {
18082247e1bfSMarc Zyngier int i;
18092247e1bfSMarc Zyngier
18102247e1bfSMarc Zyngier for (i = 0; i < vm->nr_vpes; i++) {
18112247e1bfSMarc Zyngier struct its_vpe *vpe = vm->vpes[i];
181244c4c25eSMarc Zyngier struct irq_data *d = irq_get_irq_data(vpe->irq);
18132247e1bfSMarc Zyngier
18142247e1bfSMarc Zyngier /* Map the VPE to the first possible CPU */
18152247e1bfSMarc Zyngier vpe->col_idx = cpumask_first(cpu_online_mask);
18162247e1bfSMarc Zyngier its_send_vmapp(its, vpe, true);
18172247e1bfSMarc Zyngier its_send_vinvall(its, vpe);
181844c4c25eSMarc Zyngier irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
18192247e1bfSMarc Zyngier }
18202247e1bfSMarc Zyngier }
18212247e1bfSMarc Zyngier
18222247e1bfSMarc Zyngier raw_spin_unlock_irqrestore(&vmovp_lock, flags);
18232247e1bfSMarc Zyngier }
18242247e1bfSMarc Zyngier
its_unmap_vm(struct its_node * its,struct its_vm * vm)18252247e1bfSMarc Zyngier static void its_unmap_vm(struct its_node *its, struct its_vm *vm)
18262247e1bfSMarc Zyngier {
18272247e1bfSMarc Zyngier unsigned long flags;
18282247e1bfSMarc Zyngier
18292247e1bfSMarc Zyngier /* Not using the ITS list? Everything is always mapped. */
1830009384b3SMarc Zyngier if (gic_requires_eager_mapping())
18312247e1bfSMarc Zyngier return;
18322247e1bfSMarc Zyngier
18332247e1bfSMarc Zyngier raw_spin_lock_irqsave(&vmovp_lock, flags);
18342247e1bfSMarc Zyngier
18352247e1bfSMarc Zyngier if (!--vm->vlpi_count[its->list_nr]) {
18362247e1bfSMarc Zyngier int i;
18372247e1bfSMarc Zyngier
18382247e1bfSMarc Zyngier for (i = 0; i < vm->nr_vpes; i++)
18392247e1bfSMarc Zyngier its_send_vmapp(its, vm->vpes[i], false);
18402247e1bfSMarc Zyngier }
18412247e1bfSMarc Zyngier
18422247e1bfSMarc Zyngier raw_spin_unlock_irqrestore(&vmovp_lock, flags);
18432247e1bfSMarc Zyngier }
18442247e1bfSMarc Zyngier
its_vlpi_map(struct irq_data * d,struct its_cmd_info * info)1845d011e4e6SMarc Zyngier static int its_vlpi_map(struct irq_data *d, struct its_cmd_info *info)
1846d011e4e6SMarc Zyngier {
1847d011e4e6SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1848d011e4e6SMarc Zyngier u32 event = its_get_event_id(d);
1849d011e4e6SMarc Zyngier
1850d011e4e6SMarc Zyngier if (!info->map)
1851d011e4e6SMarc Zyngier return -EINVAL;
1852d011e4e6SMarc Zyngier
1853d011e4e6SMarc Zyngier if (!its_dev->event_map.vm) {
1854d011e4e6SMarc Zyngier struct its_vlpi_map *maps;
1855d011e4e6SMarc Zyngier
18566396bb22SKees Cook maps = kcalloc(its_dev->event_map.nr_lpis, sizeof(*maps),
185711635fa2SMarc Zyngier GFP_ATOMIC);
18585c0fb9cbSHagar Hemdan if (!maps)
18595c0fb9cbSHagar Hemdan return -ENOMEM;
1860d011e4e6SMarc Zyngier
1861d011e4e6SMarc Zyngier its_dev->event_map.vm = info->map->vm;
1862d011e4e6SMarc Zyngier its_dev->event_map.vlpi_maps = maps;
1863d011e4e6SMarc Zyngier } else if (its_dev->event_map.vm != info->map->vm) {
18645c0fb9cbSHagar Hemdan return -EINVAL;
1865d011e4e6SMarc Zyngier }
1866d011e4e6SMarc Zyngier
1867d011e4e6SMarc Zyngier /* Get our private copy of the mapping information */
1868d011e4e6SMarc Zyngier its_dev->event_map.vlpi_maps[event] = *info->map;
1869d011e4e6SMarc Zyngier
1870d011e4e6SMarc Zyngier if (irqd_is_forwarded_to_vcpu(d)) {
1871d011e4e6SMarc Zyngier /* Already mapped, move it around */
1872d011e4e6SMarc Zyngier its_send_vmovi(its_dev, event);
1873d011e4e6SMarc Zyngier } else {
18742247e1bfSMarc Zyngier /* Ensure all the VPEs are mapped on this ITS */
18752247e1bfSMarc Zyngier its_map_vm(its_dev->its, info->map->vm);
18762247e1bfSMarc Zyngier
1877d4d7b4adSMarc Zyngier /*
1878d4d7b4adSMarc Zyngier * Flag the interrupt as forwarded so that we can
1879d4d7b4adSMarc Zyngier * start poking the virtual property table.
1880d4d7b4adSMarc Zyngier */
1881d4d7b4adSMarc Zyngier irqd_set_forwarded_to_vcpu(d);
1882d4d7b4adSMarc Zyngier
1883d4d7b4adSMarc Zyngier /* Write out the property to the prop table */
1884d4d7b4adSMarc Zyngier lpi_write_config(d, 0xff, info->map->properties);
1885d4d7b4adSMarc Zyngier
1886d011e4e6SMarc Zyngier /* Drop the physical mapping */
1887d011e4e6SMarc Zyngier its_send_discard(its_dev, event);
1888d011e4e6SMarc Zyngier
1889d011e4e6SMarc Zyngier /* and install the virtual one */
1890d011e4e6SMarc Zyngier its_send_vmapti(its_dev, event);
1891d011e4e6SMarc Zyngier
1892d011e4e6SMarc Zyngier /* Increment the number of VLPIs */
1893d011e4e6SMarc Zyngier its_dev->event_map.nr_vlpis++;
1894d011e4e6SMarc Zyngier }
1895d011e4e6SMarc Zyngier
18965c0fb9cbSHagar Hemdan return 0;
1897d011e4e6SMarc Zyngier }
1898d011e4e6SMarc Zyngier
its_vlpi_get(struct irq_data * d,struct its_cmd_info * info)1899d011e4e6SMarc Zyngier static int its_vlpi_get(struct irq_data *d, struct its_cmd_info *info)
1900d011e4e6SMarc Zyngier {
1901d011e4e6SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1902046b5054SMarc Zyngier struct its_vlpi_map *map;
1903d011e4e6SMarc Zyngier
1904046b5054SMarc Zyngier map = get_vlpi_map(d);
1905046b5054SMarc Zyngier
19065c0fb9cbSHagar Hemdan if (!its_dev->event_map.vm || !map)
19075c0fb9cbSHagar Hemdan return -EINVAL;
1908d011e4e6SMarc Zyngier
1909d011e4e6SMarc Zyngier /* Copy our mapping information to the incoming request */
1910c1d4d5cdSMarc Zyngier *info->map = *map;
1911d011e4e6SMarc Zyngier
19125c0fb9cbSHagar Hemdan return 0;
1913d011e4e6SMarc Zyngier }
1914d011e4e6SMarc Zyngier
its_vlpi_unmap(struct irq_data * d)1915d011e4e6SMarc Zyngier static int its_vlpi_unmap(struct irq_data *d)
1916d011e4e6SMarc Zyngier {
1917d011e4e6SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1918d011e4e6SMarc Zyngier u32 event = its_get_event_id(d);
1919d011e4e6SMarc Zyngier
19205c0fb9cbSHagar Hemdan if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d))
19215c0fb9cbSHagar Hemdan return -EINVAL;
1922d011e4e6SMarc Zyngier
1923d011e4e6SMarc Zyngier /* Drop the virtual mapping */
1924d011e4e6SMarc Zyngier its_send_discard(its_dev, event);
1925d011e4e6SMarc Zyngier
1926d011e4e6SMarc Zyngier /* and restore the physical one */
1927d011e4e6SMarc Zyngier irqd_clr_forwarded_to_vcpu(d);
1928d011e4e6SMarc Zyngier its_send_mapti(its_dev, d->hwirq, event);
1929d011e4e6SMarc Zyngier lpi_update_config(d, 0xff, (LPI_PROP_DEFAULT_PRIO |
1930d011e4e6SMarc Zyngier LPI_PROP_ENABLED |
1931d011e4e6SMarc Zyngier LPI_PROP_GROUP1));
1932d011e4e6SMarc Zyngier
19332247e1bfSMarc Zyngier /* Potentially unmap the VM from this ITS */
19342247e1bfSMarc Zyngier its_unmap_vm(its_dev->its, its_dev->event_map.vm);
19352247e1bfSMarc Zyngier
1936d011e4e6SMarc Zyngier /*
1937d011e4e6SMarc Zyngier * Drop the refcount and make the device available again if
1938d011e4e6SMarc Zyngier * this was the last VLPI.
1939d011e4e6SMarc Zyngier */
1940d011e4e6SMarc Zyngier if (!--its_dev->event_map.nr_vlpis) {
1941d011e4e6SMarc Zyngier its_dev->event_map.vm = NULL;
1942d011e4e6SMarc Zyngier kfree(its_dev->event_map.vlpi_maps);
1943d011e4e6SMarc Zyngier }
1944d011e4e6SMarc Zyngier
19455c0fb9cbSHagar Hemdan return 0;
1946d011e4e6SMarc Zyngier }
1947d011e4e6SMarc Zyngier
its_vlpi_prop_update(struct irq_data * d,struct its_cmd_info * info)1948015ec038SMarc Zyngier static int its_vlpi_prop_update(struct irq_data *d, struct its_cmd_info *info)
1949015ec038SMarc Zyngier {
1950015ec038SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1951015ec038SMarc Zyngier
1952015ec038SMarc Zyngier if (!its_dev->event_map.vm || !irqd_is_forwarded_to_vcpu(d))
1953015ec038SMarc Zyngier return -EINVAL;
1954015ec038SMarc Zyngier
1955015ec038SMarc Zyngier if (info->cmd_type == PROP_UPDATE_AND_INV_VLPI)
1956015ec038SMarc Zyngier lpi_update_config(d, 0xff, info->config);
1957015ec038SMarc Zyngier else
1958015ec038SMarc Zyngier lpi_write_config(d, 0xff, info->config);
1959015ec038SMarc Zyngier its_vlpi_set_doorbell(d, !!(info->config & LPI_PROP_ENABLED));
1960015ec038SMarc Zyngier
1961015ec038SMarc Zyngier return 0;
1962015ec038SMarc Zyngier }
1963015ec038SMarc Zyngier
its_irq_set_vcpu_affinity(struct irq_data * d,void * vcpu_info)1964c808eea8SMarc Zyngier static int its_irq_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
1965c808eea8SMarc Zyngier {
1966c808eea8SMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
1967c808eea8SMarc Zyngier struct its_cmd_info *info = vcpu_info;
1968c808eea8SMarc Zyngier
1969c808eea8SMarc Zyngier /* Need a v4 ITS */
19700dd57fedSMarc Zyngier if (!is_v4(its_dev->its))
1971c808eea8SMarc Zyngier return -EINVAL;
1972c808eea8SMarc Zyngier
1973*6c84ff2eSTomas Krcka guard(raw_spinlock)(&its_dev->event_map.vlpi_lock);
19745c0fb9cbSHagar Hemdan
1975d011e4e6SMarc Zyngier /* Unmap request? */
1976d011e4e6SMarc Zyngier if (!info)
1977d011e4e6SMarc Zyngier return its_vlpi_unmap(d);
1978d011e4e6SMarc Zyngier
1979c808eea8SMarc Zyngier switch (info->cmd_type) {
1980c808eea8SMarc Zyngier case MAP_VLPI:
1981d011e4e6SMarc Zyngier return its_vlpi_map(d, info);
1982c808eea8SMarc Zyngier
1983c808eea8SMarc Zyngier case GET_VLPI:
1984d011e4e6SMarc Zyngier return its_vlpi_get(d, info);
1985c808eea8SMarc Zyngier
1986c808eea8SMarc Zyngier case PROP_UPDATE_VLPI:
1987c808eea8SMarc Zyngier case PROP_UPDATE_AND_INV_VLPI:
1988015ec038SMarc Zyngier return its_vlpi_prop_update(d, info);
1989c808eea8SMarc Zyngier
1990c808eea8SMarc Zyngier default:
1991c808eea8SMarc Zyngier return -EINVAL;
1992c808eea8SMarc Zyngier }
1993c808eea8SMarc Zyngier }
1994c808eea8SMarc Zyngier
1995c48ed51cSMarc Zyngier static struct irq_chip its_irq_chip = {
1996c48ed51cSMarc Zyngier .name = "ITS",
1997c48ed51cSMarc Zyngier .irq_mask = its_mask_irq,
1998c48ed51cSMarc Zyngier .irq_unmask = its_unmask_irq,
1999004fa08dSAshok Kumar .irq_eoi = irq_chip_eoi_parent,
2000c48ed51cSMarc Zyngier .irq_set_affinity = its_set_affinity,
2001b48ac83dSMarc Zyngier .irq_compose_msi_msg = its_irq_compose_msi_msg,
20028d85dcedSMarc Zyngier .irq_set_irqchip_state = its_irq_set_irqchip_state,
20035f774f5eSMarc Zyngier .irq_retrigger = its_irq_retrigger,
2004c808eea8SMarc Zyngier .irq_set_vcpu_affinity = its_irq_set_vcpu_affinity,
2005b48ac83dSMarc Zyngier };
2006b48ac83dSMarc Zyngier
2007880cb3cdSMarc Zyngier
2008bf9529f8SMarc Zyngier /*
2009bf9529f8SMarc Zyngier * How we allocate LPIs:
2010bf9529f8SMarc Zyngier *
2011880cb3cdSMarc Zyngier * lpi_range_list contains ranges of LPIs that are to available to
2012880cb3cdSMarc Zyngier * allocate from. To allocate LPIs, just pick the first range that
2013880cb3cdSMarc Zyngier * fits the required allocation, and reduce it by the required
2014880cb3cdSMarc Zyngier * amount. Once empty, remove the range from the list.
2015bf9529f8SMarc Zyngier *
2016880cb3cdSMarc Zyngier * To free a range of LPIs, add a free range to the list, sort it and
2017880cb3cdSMarc Zyngier * merge the result if the new range happens to be adjacent to an
2018880cb3cdSMarc Zyngier * already free block.
2019880cb3cdSMarc Zyngier *
2020880cb3cdSMarc Zyngier * The consequence of the above is that allocation is cost is low, but
2021880cb3cdSMarc Zyngier * freeing is expensive. We assumes that freeing rarely occurs.
2022880cb3cdSMarc Zyngier */
20234cb205c0SJia He #define ITS_MAX_LPI_NRBITS 16 /* 64K LPIs */
2024880cb3cdSMarc Zyngier
2025880cb3cdSMarc Zyngier static DEFINE_MUTEX(lpi_range_lock);
2026880cb3cdSMarc Zyngier static LIST_HEAD(lpi_range_list);
2027bf9529f8SMarc Zyngier
2028880cb3cdSMarc Zyngier struct lpi_range {
2029880cb3cdSMarc Zyngier struct list_head entry;
2030880cb3cdSMarc Zyngier u32 base_id;
2031880cb3cdSMarc Zyngier u32 span;
2032880cb3cdSMarc Zyngier };
2033880cb3cdSMarc Zyngier
mk_lpi_range(u32 base,u32 span)2034880cb3cdSMarc Zyngier static struct lpi_range *mk_lpi_range(u32 base, u32 span)
2035bf9529f8SMarc Zyngier {
2036880cb3cdSMarc Zyngier struct lpi_range *range;
2037880cb3cdSMarc Zyngier
20381c73fac5SRasmus Villemoes range = kmalloc(sizeof(*range), GFP_KERNEL);
2039880cb3cdSMarc Zyngier if (range) {
2040880cb3cdSMarc Zyngier range->base_id = base;
2041880cb3cdSMarc Zyngier range->span = span;
2042bf9529f8SMarc Zyngier }
2043bf9529f8SMarc Zyngier
2044880cb3cdSMarc Zyngier return range;
2045880cb3cdSMarc Zyngier }
2046880cb3cdSMarc Zyngier
alloc_lpi_range(u32 nr_lpis,u32 * base)2047880cb3cdSMarc Zyngier static int alloc_lpi_range(u32 nr_lpis, u32 *base)
2048880cb3cdSMarc Zyngier {
2049880cb3cdSMarc Zyngier struct lpi_range *range, *tmp;
2050880cb3cdSMarc Zyngier int err = -ENOSPC;
2051880cb3cdSMarc Zyngier
2052880cb3cdSMarc Zyngier mutex_lock(&lpi_range_lock);
2053880cb3cdSMarc Zyngier
2054880cb3cdSMarc Zyngier list_for_each_entry_safe(range, tmp, &lpi_range_list, entry) {
2055880cb3cdSMarc Zyngier if (range->span >= nr_lpis) {
2056880cb3cdSMarc Zyngier *base = range->base_id;
2057880cb3cdSMarc Zyngier range->base_id += nr_lpis;
2058880cb3cdSMarc Zyngier range->span -= nr_lpis;
2059880cb3cdSMarc Zyngier
2060880cb3cdSMarc Zyngier if (range->span == 0) {
2061880cb3cdSMarc Zyngier list_del(&range->entry);
2062880cb3cdSMarc Zyngier kfree(range);
2063880cb3cdSMarc Zyngier }
2064880cb3cdSMarc Zyngier
2065880cb3cdSMarc Zyngier err = 0;
2066880cb3cdSMarc Zyngier break;
2067880cb3cdSMarc Zyngier }
2068880cb3cdSMarc Zyngier }
2069880cb3cdSMarc Zyngier
2070880cb3cdSMarc Zyngier mutex_unlock(&lpi_range_lock);
2071880cb3cdSMarc Zyngier
2072880cb3cdSMarc Zyngier pr_debug("ITS: alloc %u:%u\n", *base, nr_lpis);
2073880cb3cdSMarc Zyngier return err;
2074880cb3cdSMarc Zyngier }
2075880cb3cdSMarc Zyngier
merge_lpi_ranges(struct lpi_range * a,struct lpi_range * b)207612eade12SRasmus Villemoes static void merge_lpi_ranges(struct lpi_range *a, struct lpi_range *b)
207712eade12SRasmus Villemoes {
207812eade12SRasmus Villemoes if (&a->entry == &lpi_range_list || &b->entry == &lpi_range_list)
207912eade12SRasmus Villemoes return;
208012eade12SRasmus Villemoes if (a->base_id + a->span != b->base_id)
208112eade12SRasmus Villemoes return;
208212eade12SRasmus Villemoes b->base_id = a->base_id;
208312eade12SRasmus Villemoes b->span += a->span;
208412eade12SRasmus Villemoes list_del(&a->entry);
208512eade12SRasmus Villemoes kfree(a);
208612eade12SRasmus Villemoes }
208712eade12SRasmus Villemoes
free_lpi_range(u32 base,u32 nr_lpis)2088880cb3cdSMarc Zyngier static int free_lpi_range(u32 base, u32 nr_lpis)
2089880cb3cdSMarc Zyngier {
209012eade12SRasmus Villemoes struct lpi_range *new, *old;
2091880cb3cdSMarc Zyngier
2092880cb3cdSMarc Zyngier new = mk_lpi_range(base, nr_lpis);
2093b31a3838SRasmus Villemoes if (!new)
2094b31a3838SRasmus Villemoes return -ENOMEM;
2095880cb3cdSMarc Zyngier
2096880cb3cdSMarc Zyngier mutex_lock(&lpi_range_lock);
2097880cb3cdSMarc Zyngier
209812eade12SRasmus Villemoes list_for_each_entry_reverse(old, &lpi_range_list, entry) {
209912eade12SRasmus Villemoes if (old->base_id < base)
210012eade12SRasmus Villemoes break;
2101880cb3cdSMarc Zyngier }
210212eade12SRasmus Villemoes /*
210312eade12SRasmus Villemoes * old is the last element with ->base_id smaller than base,
210412eade12SRasmus Villemoes * so new goes right after it. If there are no elements with
210512eade12SRasmus Villemoes * ->base_id smaller than base, &old->entry ends up pointing
210612eade12SRasmus Villemoes * at the head of the list, and inserting new it the start of
210712eade12SRasmus Villemoes * the list is the right thing to do in that case as well.
210812eade12SRasmus Villemoes */
210912eade12SRasmus Villemoes list_add(&new->entry, &old->entry);
211012eade12SRasmus Villemoes /*
211112eade12SRasmus Villemoes * Now check if we can merge with the preceding and/or
211212eade12SRasmus Villemoes * following ranges.
211312eade12SRasmus Villemoes */
211412eade12SRasmus Villemoes merge_lpi_ranges(old, new);
211512eade12SRasmus Villemoes merge_lpi_ranges(new, list_next_entry(new, entry));
2116880cb3cdSMarc Zyngier
2117880cb3cdSMarc Zyngier mutex_unlock(&lpi_range_lock);
2118b31a3838SRasmus Villemoes return 0;
2119bf9529f8SMarc Zyngier }
2120bf9529f8SMarc Zyngier
its_lpi_init(u32 id_bits)212104a0e4deSTomasz Nowicki static int __init its_lpi_init(u32 id_bits)
2122bf9529f8SMarc Zyngier {
2123880cb3cdSMarc Zyngier u32 lpis = (1UL << id_bits) - 8192;
212412b2905aSMarc Zyngier u32 numlpis;
2125880cb3cdSMarc Zyngier int err;
2126bf9529f8SMarc Zyngier
212712b2905aSMarc Zyngier numlpis = 1UL << GICD_TYPER_NUM_LPIS(gic_rdists->gicd_typer);
212812b2905aSMarc Zyngier
212912b2905aSMarc Zyngier if (numlpis > 2 && !WARN_ON(numlpis > lpis)) {
213012b2905aSMarc Zyngier lpis = numlpis;
213112b2905aSMarc Zyngier pr_info("ITS: Using hypervisor restricted LPI range [%u]\n",
213212b2905aSMarc Zyngier lpis);
213312b2905aSMarc Zyngier }
213412b2905aSMarc Zyngier
2135880cb3cdSMarc Zyngier /*
2136880cb3cdSMarc Zyngier * Initializing the allocator is just the same as freeing the
2137880cb3cdSMarc Zyngier * full range of LPIs.
2138880cb3cdSMarc Zyngier */
2139880cb3cdSMarc Zyngier err = free_lpi_range(8192, lpis);
2140880cb3cdSMarc Zyngier pr_debug("ITS: Allocator initialized for %u LPIs\n", lpis);
2141880cb3cdSMarc Zyngier return err;
2142bf9529f8SMarc Zyngier }
2143bf9529f8SMarc Zyngier
its_lpi_alloc(int nr_irqs,u32 * base,int * nr_ids)214438dd7c49SMarc Zyngier static unsigned long *its_lpi_alloc(int nr_irqs, u32 *base, int *nr_ids)
2145bf9529f8SMarc Zyngier {
2146bf9529f8SMarc Zyngier unsigned long *bitmap = NULL;
2147880cb3cdSMarc Zyngier int err = 0;
2148bf9529f8SMarc Zyngier
2149bf9529f8SMarc Zyngier do {
215038dd7c49SMarc Zyngier err = alloc_lpi_range(nr_irqs, base);
2151880cb3cdSMarc Zyngier if (!err)
2152bf9529f8SMarc Zyngier break;
2153bf9529f8SMarc Zyngier
215438dd7c49SMarc Zyngier nr_irqs /= 2;
215538dd7c49SMarc Zyngier } while (nr_irqs > 0);
2156bf9529f8SMarc Zyngier
215745725e0fSMarc Zyngier if (!nr_irqs)
215845725e0fSMarc Zyngier err = -ENOSPC;
215945725e0fSMarc Zyngier
2160880cb3cdSMarc Zyngier if (err)
2161bf9529f8SMarc Zyngier goto out;
2162bf9529f8SMarc Zyngier
2163ff5fe886SAndy Shevchenko bitmap = bitmap_zalloc(nr_irqs, GFP_ATOMIC);
2164bf9529f8SMarc Zyngier if (!bitmap)
2165bf9529f8SMarc Zyngier goto out;
2166bf9529f8SMarc Zyngier
216738dd7c49SMarc Zyngier *nr_ids = nr_irqs;
2168bf9529f8SMarc Zyngier
2169bf9529f8SMarc Zyngier out:
2170c8415b94SMarc Zyngier if (!bitmap)
2171c8415b94SMarc Zyngier *base = *nr_ids = 0;
2172c8415b94SMarc Zyngier
2173bf9529f8SMarc Zyngier return bitmap;
2174bf9529f8SMarc Zyngier }
2175bf9529f8SMarc Zyngier
its_lpi_free(unsigned long * bitmap,u32 base,u32 nr_ids)217638dd7c49SMarc Zyngier static void its_lpi_free(unsigned long *bitmap, u32 base, u32 nr_ids)
2177bf9529f8SMarc Zyngier {
2178880cb3cdSMarc Zyngier WARN_ON(free_lpi_range(base, nr_ids));
2179ff5fe886SAndy Shevchenko bitmap_free(bitmap);
2180bf9529f8SMarc Zyngier }
21811ac19ca6SMarc Zyngier
gic_reset_prop_table(void * va)2182053be485SMarc Zyngier static void gic_reset_prop_table(void *va)
2183053be485SMarc Zyngier {
2184053be485SMarc Zyngier /* Priority 0xa0, Group-1, disabled */
2185053be485SMarc Zyngier memset(va, LPI_PROP_DEFAULT_PRIO | LPI_PROP_GROUP1, LPI_PROPBASE_SZ);
2186053be485SMarc Zyngier
2187053be485SMarc Zyngier /* Make sure the GIC will observe the written configuration */
2188053be485SMarc Zyngier gic_flush_dcache_to_poc(va, LPI_PROPBASE_SZ);
2189053be485SMarc Zyngier }
2190053be485SMarc Zyngier
its_allocate_prop_table(gfp_t gfp_flags)21910e5ccf91SMarc Zyngier static struct page *its_allocate_prop_table(gfp_t gfp_flags)
21920e5ccf91SMarc Zyngier {
21930e5ccf91SMarc Zyngier struct page *prop_page;
21941ac19ca6SMarc Zyngier
21950e5ccf91SMarc Zyngier prop_page = alloc_pages(gfp_flags, get_order(LPI_PROPBASE_SZ));
21960e5ccf91SMarc Zyngier if (!prop_page)
21970e5ccf91SMarc Zyngier return NULL;
21980e5ccf91SMarc Zyngier
2199053be485SMarc Zyngier gic_reset_prop_table(page_address(prop_page));
22000e5ccf91SMarc Zyngier
22010e5ccf91SMarc Zyngier return prop_page;
22020e5ccf91SMarc Zyngier }
22030e5ccf91SMarc Zyngier
its_free_prop_table(struct page * prop_page)22047d75bbb4SMarc Zyngier static void its_free_prop_table(struct page *prop_page)
22057d75bbb4SMarc Zyngier {
22067d75bbb4SMarc Zyngier free_pages((unsigned long)page_address(prop_page),
22077d75bbb4SMarc Zyngier get_order(LPI_PROPBASE_SZ));
22087d75bbb4SMarc Zyngier }
22091ac19ca6SMarc Zyngier
gic_check_reserved_range(phys_addr_t addr,unsigned long size)22105e2c9f9aSMarc Zyngier static bool gic_check_reserved_range(phys_addr_t addr, unsigned long size)
22115e2c9f9aSMarc Zyngier {
22125e2c9f9aSMarc Zyngier phys_addr_t start, end, addr_end;
22135e2c9f9aSMarc Zyngier u64 i;
22145e2c9f9aSMarc Zyngier
22155e2c9f9aSMarc Zyngier /*
22165e2c9f9aSMarc Zyngier * We don't bother checking for a kdump kernel as by
22175e2c9f9aSMarc Zyngier * construction, the LPI tables are out of this kernel's
22185e2c9f9aSMarc Zyngier * memory map.
22195e2c9f9aSMarc Zyngier */
22205e2c9f9aSMarc Zyngier if (is_kdump_kernel())
22215e2c9f9aSMarc Zyngier return true;
22225e2c9f9aSMarc Zyngier
22235e2c9f9aSMarc Zyngier addr_end = addr + size - 1;
22245e2c9f9aSMarc Zyngier
22259f3d5eaaSMike Rapoport for_each_reserved_mem_range(i, &start, &end) {
22265e2c9f9aSMarc Zyngier if (addr >= start && addr_end <= end)
22275e2c9f9aSMarc Zyngier return true;
22285e2c9f9aSMarc Zyngier }
22295e2c9f9aSMarc Zyngier
22305e2c9f9aSMarc Zyngier /* Not found, not a good sign... */
22315e2c9f9aSMarc Zyngier pr_warn("GICv3: Expected reserved range [%pa:%pa], not found\n",
22325e2c9f9aSMarc Zyngier &addr, &addr_end);
22335e2c9f9aSMarc Zyngier add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
22345e2c9f9aSMarc Zyngier return false;
22355e2c9f9aSMarc Zyngier }
22365e2c9f9aSMarc Zyngier
gic_reserve_range(phys_addr_t addr,unsigned long size)22373fb68faeSMarc Zyngier static int gic_reserve_range(phys_addr_t addr, unsigned long size)
22383fb68faeSMarc Zyngier {
22393fb68faeSMarc Zyngier if (efi_enabled(EFI_CONFIG_TABLES))
22403fb68faeSMarc Zyngier return efi_mem_reserve_persistent(addr, size);
22413fb68faeSMarc Zyngier
22423fb68faeSMarc Zyngier return 0;
22433fb68faeSMarc Zyngier }
22443fb68faeSMarc Zyngier
its_setup_lpi_prop_table(void)224511e37d35SMarc Zyngier static int __init its_setup_lpi_prop_table(void)
22461ac19ca6SMarc Zyngier {
2247c440a9d9SMarc Zyngier if (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) {
2248c440a9d9SMarc Zyngier u64 val;
2249c440a9d9SMarc Zyngier
2250c440a9d9SMarc Zyngier val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
2251c440a9d9SMarc Zyngier lpi_id_bits = (val & GICR_PROPBASER_IDBITS_MASK) + 1;
2252c440a9d9SMarc Zyngier
2253c440a9d9SMarc Zyngier gic_rdists->prop_table_pa = val & GENMASK_ULL(51, 12);
2254c440a9d9SMarc Zyngier gic_rdists->prop_table_va = memremap(gic_rdists->prop_table_pa,
2255c440a9d9SMarc Zyngier LPI_PROPBASE_SZ,
2256c440a9d9SMarc Zyngier MEMREMAP_WB);
2257c440a9d9SMarc Zyngier gic_reset_prop_table(gic_rdists->prop_table_va);
2258c440a9d9SMarc Zyngier } else {
2259e1a2e201SMarc Zyngier struct page *page;
22601ac19ca6SMarc Zyngier
2261c440a9d9SMarc Zyngier lpi_id_bits = min_t(u32,
2262c440a9d9SMarc Zyngier GICD_TYPER_ID_BITS(gic_rdists->gicd_typer),
22634cb205c0SJia He ITS_MAX_LPI_NRBITS);
2264e1a2e201SMarc Zyngier page = its_allocate_prop_table(GFP_NOWAIT);
2265e1a2e201SMarc Zyngier if (!page) {
22661ac19ca6SMarc Zyngier pr_err("Failed to allocate PROPBASE\n");
22671ac19ca6SMarc Zyngier return -ENOMEM;
22681ac19ca6SMarc Zyngier }
22691ac19ca6SMarc Zyngier
2270e1a2e201SMarc Zyngier gic_rdists->prop_table_pa = page_to_phys(page);
2271e1a2e201SMarc Zyngier gic_rdists->prop_table_va = page_address(page);
22723fb68faeSMarc Zyngier WARN_ON(gic_reserve_range(gic_rdists->prop_table_pa,
22733fb68faeSMarc Zyngier LPI_PROPBASE_SZ));
2274c440a9d9SMarc Zyngier }
2275e1a2e201SMarc Zyngier
2276e1a2e201SMarc Zyngier pr_info("GICv3: using LPI property table @%pa\n",
2277e1a2e201SMarc Zyngier &gic_rdists->prop_table_pa);
22781ac19ca6SMarc Zyngier
22796c31e123SShanker Donthineni return its_lpi_init(lpi_id_bits);
22801ac19ca6SMarc Zyngier }
22811ac19ca6SMarc Zyngier
22821ac19ca6SMarc Zyngier static const char *its_base_type_string[] = {
22831ac19ca6SMarc Zyngier [GITS_BASER_TYPE_DEVICE] = "Devices",
22841ac19ca6SMarc Zyngier [GITS_BASER_TYPE_VCPU] = "Virtual CPUs",
22854f46de9dSMarc Zyngier [GITS_BASER_TYPE_RESERVED3] = "Reserved (3)",
22861ac19ca6SMarc Zyngier [GITS_BASER_TYPE_COLLECTION] = "Interrupt Collections",
22871ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED5] = "Reserved (5)",
22881ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED6] = "Reserved (6)",
22891ac19ca6SMarc Zyngier [GITS_BASER_TYPE_RESERVED7] = "Reserved (7)",
22901ac19ca6SMarc Zyngier };
22911ac19ca6SMarc Zyngier
its_read_baser(struct its_node * its,struct its_baser * baser)22922d81d425SShanker Donthineni static u64 its_read_baser(struct its_node *its, struct its_baser *baser)
22932d81d425SShanker Donthineni {
22942d81d425SShanker Donthineni u32 idx = baser - its->tables;
22952d81d425SShanker Donthineni
22960968a619SVladimir Murzin return gits_read_baser(its->base + GITS_BASER + (idx << 3));
22972d81d425SShanker Donthineni }
22982d81d425SShanker Donthineni
its_write_baser(struct its_node * its,struct its_baser * baser,u64 val)22992d81d425SShanker Donthineni static void its_write_baser(struct its_node *its, struct its_baser *baser,
23002d81d425SShanker Donthineni u64 val)
23012d81d425SShanker Donthineni {
23022d81d425SShanker Donthineni u32 idx = baser - its->tables;
23032d81d425SShanker Donthineni
23040968a619SVladimir Murzin gits_write_baser(val, its->base + GITS_BASER + (idx << 3));
23052d81d425SShanker Donthineni baser->val = its_read_baser(its, baser);
23062d81d425SShanker Donthineni }
23072d81d425SShanker Donthineni
its_setup_baser(struct its_node * its,struct its_baser * baser,u64 cache,u64 shr,u32 order,bool indirect)23089347359aSShanker Donthineni static int its_setup_baser(struct its_node *its, struct its_baser *baser,
2309d5df9dc9SMarc Zyngier u64 cache, u64 shr, u32 order, bool indirect)
23109347359aSShanker Donthineni {
23119347359aSShanker Donthineni u64 val = its_read_baser(its, baser);
23129347359aSShanker Donthineni u64 esz = GITS_BASER_ENTRY_SIZE(val);
23139347359aSShanker Donthineni u64 type = GITS_BASER_TYPE(val);
231430ae9610SShanker Donthineni u64 baser_phys, tmp;
2315d5df9dc9SMarc Zyngier u32 alloc_pages, psz;
2316539d3782SShanker Donthineni struct page *page;
23179347359aSShanker Donthineni void *base;
23189347359aSShanker Donthineni
2319d5df9dc9SMarc Zyngier psz = baser->psz;
23209347359aSShanker Donthineni alloc_pages = (PAGE_ORDER_TO_SIZE(order) / psz);
23219347359aSShanker Donthineni if (alloc_pages > GITS_BASER_PAGES_MAX) {
23229347359aSShanker Donthineni pr_warn("ITS@%pa: %s too large, reduce ITS pages %u->%u\n",
23239347359aSShanker Donthineni &its->phys_base, its_base_type_string[type],
23249347359aSShanker Donthineni alloc_pages, GITS_BASER_PAGES_MAX);
23259347359aSShanker Donthineni alloc_pages = GITS_BASER_PAGES_MAX;
23269347359aSShanker Donthineni order = get_order(GITS_BASER_PAGES_MAX * psz);
23279347359aSShanker Donthineni }
23289347359aSShanker Donthineni
2329539d3782SShanker Donthineni page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO, order);
2330539d3782SShanker Donthineni if (!page)
23319347359aSShanker Donthineni return -ENOMEM;
23329347359aSShanker Donthineni
2333539d3782SShanker Donthineni base = (void *)page_address(page);
233430ae9610SShanker Donthineni baser_phys = virt_to_phys(base);
233530ae9610SShanker Donthineni
233630ae9610SShanker Donthineni /* Check if the physical address of the memory is above 48bits */
233730ae9610SShanker Donthineni if (IS_ENABLED(CONFIG_ARM64_64K_PAGES) && (baser_phys >> 48)) {
233830ae9610SShanker Donthineni
233930ae9610SShanker Donthineni /* 52bit PA is supported only when PageSize=64K */
234030ae9610SShanker Donthineni if (psz != SZ_64K) {
234130ae9610SShanker Donthineni pr_err("ITS: no 52bit PA support when psz=%d\n", psz);
234230ae9610SShanker Donthineni free_pages((unsigned long)base, order);
234330ae9610SShanker Donthineni return -ENXIO;
234430ae9610SShanker Donthineni }
234530ae9610SShanker Donthineni
234630ae9610SShanker Donthineni /* Convert 52bit PA to 48bit field */
234730ae9610SShanker Donthineni baser_phys = GITS_BASER_PHYS_52_to_48(baser_phys);
234830ae9610SShanker Donthineni }
234930ae9610SShanker Donthineni
23509347359aSShanker Donthineni retry_baser:
235130ae9610SShanker Donthineni val = (baser_phys |
23529347359aSShanker Donthineni (type << GITS_BASER_TYPE_SHIFT) |
23539347359aSShanker Donthineni ((esz - 1) << GITS_BASER_ENTRY_SIZE_SHIFT) |
23549347359aSShanker Donthineni ((alloc_pages - 1) << GITS_BASER_PAGES_SHIFT) |
23559347359aSShanker Donthineni cache |
23569347359aSShanker Donthineni shr |
23579347359aSShanker Donthineni GITS_BASER_VALID);
23589347359aSShanker Donthineni
23593faf24eaSShanker Donthineni val |= indirect ? GITS_BASER_INDIRECT : 0x0;
23603faf24eaSShanker Donthineni
23619347359aSShanker Donthineni switch (psz) {
23629347359aSShanker Donthineni case SZ_4K:
23639347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_4K;
23649347359aSShanker Donthineni break;
23659347359aSShanker Donthineni case SZ_16K:
23669347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_16K;
23679347359aSShanker Donthineni break;
23689347359aSShanker Donthineni case SZ_64K:
23699347359aSShanker Donthineni val |= GITS_BASER_PAGE_SIZE_64K;
23709347359aSShanker Donthineni break;
23719347359aSShanker Donthineni }
23729347359aSShanker Donthineni
23733fca09b6SFang Xiang if (!shr)
23743fca09b6SFang Xiang gic_flush_dcache_to_poc(base, PAGE_ORDER_TO_SIZE(order));
23753fca09b6SFang Xiang
23769347359aSShanker Donthineni its_write_baser(its, baser, val);
23779347359aSShanker Donthineni tmp = baser->val;
23789347359aSShanker Donthineni
23799347359aSShanker Donthineni if ((val ^ tmp) & GITS_BASER_SHAREABILITY_MASK) {
23809347359aSShanker Donthineni /*
23819347359aSShanker Donthineni * Shareability didn't stick. Just use
23829347359aSShanker Donthineni * whatever the read reported, which is likely
23839347359aSShanker Donthineni * to be the only thing this redistributor
23849347359aSShanker Donthineni * supports. If that's zero, make it
23859347359aSShanker Donthineni * non-cacheable as well.
23869347359aSShanker Donthineni */
23879347359aSShanker Donthineni shr = tmp & GITS_BASER_SHAREABILITY_MASK;
23883fca09b6SFang Xiang if (!shr)
23899347359aSShanker Donthineni cache = GITS_BASER_nC;
23903fca09b6SFang Xiang
23919347359aSShanker Donthineni goto retry_baser;
23929347359aSShanker Donthineni }
23939347359aSShanker Donthineni
23949347359aSShanker Donthineni if (val != tmp) {
2395b11283ebSVladimir Murzin pr_err("ITS@%pa: %s doesn't stick: %llx %llx\n",
23969347359aSShanker Donthineni &its->phys_base, its_base_type_string[type],
2397b11283ebSVladimir Murzin val, tmp);
23989347359aSShanker Donthineni free_pages((unsigned long)base, order);
23999347359aSShanker Donthineni return -ENXIO;
24009347359aSShanker Donthineni }
24019347359aSShanker Donthineni
24029347359aSShanker Donthineni baser->order = order;
24039347359aSShanker Donthineni baser->base = base;
24049347359aSShanker Donthineni baser->psz = psz;
24053faf24eaSShanker Donthineni tmp = indirect ? GITS_LVL1_ENTRY_SIZE : esz;
24069347359aSShanker Donthineni
24073faf24eaSShanker Donthineni pr_info("ITS@%pa: allocated %d %s @%lx (%s, esz %d, psz %dK, shr %d)\n",
2408d524eaa2SVladimir Murzin &its->phys_base, (int)(PAGE_ORDER_TO_SIZE(order) / (int)tmp),
24099347359aSShanker Donthineni its_base_type_string[type],
24109347359aSShanker Donthineni (unsigned long)virt_to_phys(base),
24113faf24eaSShanker Donthineni indirect ? "indirect" : "flat", (int)esz,
24129347359aSShanker Donthineni psz / SZ_1K, (int)shr >> GITS_BASER_SHAREABILITY_SHIFT);
24139347359aSShanker Donthineni
24149347359aSShanker Donthineni return 0;
24159347359aSShanker Donthineni }
24169347359aSShanker Donthineni
its_parse_indirect_baser(struct its_node * its,struct its_baser * baser,u32 * order,u32 ids)24174cacac57SMarc Zyngier static bool its_parse_indirect_baser(struct its_node *its,
24184cacac57SMarc Zyngier struct its_baser *baser,
2419d5df9dc9SMarc Zyngier u32 *order, u32 ids)
24204b75c459SShanker Donthineni {
24214cacac57SMarc Zyngier u64 tmp = its_read_baser(its, baser);
24224cacac57SMarc Zyngier u64 type = GITS_BASER_TYPE(tmp);
24234cacac57SMarc Zyngier u64 esz = GITS_BASER_ENTRY_SIZE(tmp);
24242fd632a0SShanker Donthineni u64 val = GITS_BASER_InnerShareable | GITS_BASER_RaWaWb;
24254b75c459SShanker Donthineni u32 new_order = *order;
2426d5df9dc9SMarc Zyngier u32 psz = baser->psz;
24273faf24eaSShanker Donthineni bool indirect = false;
24283faf24eaSShanker Donthineni
24293faf24eaSShanker Donthineni /* No need to enable Indirection if memory requirement < (psz*2)bytes */
24303faf24eaSShanker Donthineni if ((esz << ids) > (psz * 2)) {
24313faf24eaSShanker Donthineni /*
24323faf24eaSShanker Donthineni * Find out whether hw supports a single or two-level table by
24333faf24eaSShanker Donthineni * table by reading bit at offset '62' after writing '1' to it.
24343faf24eaSShanker Donthineni */
24353faf24eaSShanker Donthineni its_write_baser(its, baser, val | GITS_BASER_INDIRECT);
24363faf24eaSShanker Donthineni indirect = !!(baser->val & GITS_BASER_INDIRECT);
24373faf24eaSShanker Donthineni
24383faf24eaSShanker Donthineni if (indirect) {
24393faf24eaSShanker Donthineni /*
24403faf24eaSShanker Donthineni * The size of the lvl2 table is equal to ITS page size
24413faf24eaSShanker Donthineni * which is 'psz'. For computing lvl1 table size,
24423faf24eaSShanker Donthineni * subtract ID bits that sparse lvl2 table from 'ids'
24433faf24eaSShanker Donthineni * which is reported by ITS hardware times lvl1 table
24443faf24eaSShanker Donthineni * entry size.
24453faf24eaSShanker Donthineni */
2446d524eaa2SVladimir Murzin ids -= ilog2(psz / (int)esz);
24473faf24eaSShanker Donthineni esz = GITS_LVL1_ENTRY_SIZE;
24483faf24eaSShanker Donthineni }
24493faf24eaSShanker Donthineni }
24504b75c459SShanker Donthineni
24514b75c459SShanker Donthineni /*
24524b75c459SShanker Donthineni * Allocate as many entries as required to fit the
24534b75c459SShanker Donthineni * range of device IDs that the ITS can grok... The ID
24544b75c459SShanker Donthineni * space being incredibly sparse, this results in a
24553faf24eaSShanker Donthineni * massive waste of memory if two-level device table
24563faf24eaSShanker Donthineni * feature is not supported by hardware.
24574b75c459SShanker Donthineni */
24584b75c459SShanker Donthineni new_order = max_t(u32, get_order(esz << ids), new_order);
245923baf831SKirill A. Shutemov if (new_order > MAX_ORDER) {
246023baf831SKirill A. Shutemov new_order = MAX_ORDER;
2461d524eaa2SVladimir Murzin ids = ilog2(PAGE_ORDER_TO_SIZE(new_order) / (int)esz);
2462576a8342SMarc Zyngier pr_warn("ITS@%pa: %s Table too large, reduce ids %llu->%u\n",
24634cacac57SMarc Zyngier &its->phys_base, its_base_type_string[type],
2464576a8342SMarc Zyngier device_ids(its), ids);
24654b75c459SShanker Donthineni }
24664b75c459SShanker Donthineni
24674b75c459SShanker Donthineni *order = new_order;
24683faf24eaSShanker Donthineni
24693faf24eaSShanker Donthineni return indirect;
24704b75c459SShanker Donthineni }
24714b75c459SShanker Donthineni
compute_common_aff(u64 val)24725e516846SMarc Zyngier static u32 compute_common_aff(u64 val)
24735e516846SMarc Zyngier {
24745e516846SMarc Zyngier u32 aff, clpiaff;
24755e516846SMarc Zyngier
24765e516846SMarc Zyngier aff = FIELD_GET(GICR_TYPER_AFFINITY, val);
24775e516846SMarc Zyngier clpiaff = FIELD_GET(GICR_TYPER_COMMON_LPI_AFF, val);
24785e516846SMarc Zyngier
24795e516846SMarc Zyngier return aff & ~(GENMASK(31, 0) >> (clpiaff * 8));
24805e516846SMarc Zyngier }
24815e516846SMarc Zyngier
compute_its_aff(struct its_node * its)24825e516846SMarc Zyngier static u32 compute_its_aff(struct its_node *its)
24835e516846SMarc Zyngier {
24845e516846SMarc Zyngier u64 val;
24855e516846SMarc Zyngier u32 svpet;
24865e516846SMarc Zyngier
24875e516846SMarc Zyngier /*
24885e516846SMarc Zyngier * Reencode the ITS SVPET and MPIDR as a GICR_TYPER, and compute
24895e516846SMarc Zyngier * the resulting affinity. We then use that to see if this match
24905e516846SMarc Zyngier * our own affinity.
24915e516846SMarc Zyngier */
24925e516846SMarc Zyngier svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer);
24935e516846SMarc Zyngier val = FIELD_PREP(GICR_TYPER_COMMON_LPI_AFF, svpet);
24945e516846SMarc Zyngier val |= FIELD_PREP(GICR_TYPER_AFFINITY, its->mpidr);
24955e516846SMarc Zyngier return compute_common_aff(val);
24965e516846SMarc Zyngier }
24975e516846SMarc Zyngier
find_sibling_its(struct its_node * cur_its)24985e516846SMarc Zyngier static struct its_node *find_sibling_its(struct its_node *cur_its)
24995e516846SMarc Zyngier {
25005e516846SMarc Zyngier struct its_node *its;
25015e516846SMarc Zyngier u32 aff;
25025e516846SMarc Zyngier
25035e516846SMarc Zyngier if (!FIELD_GET(GITS_TYPER_SVPET, cur_its->typer))
25045e516846SMarc Zyngier return NULL;
25055e516846SMarc Zyngier
25065e516846SMarc Zyngier aff = compute_its_aff(cur_its);
25075e516846SMarc Zyngier
25085e516846SMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
25095e516846SMarc Zyngier u64 baser;
25105e516846SMarc Zyngier
25115e516846SMarc Zyngier if (!is_v4_1(its) || its == cur_its)
25125e516846SMarc Zyngier continue;
25135e516846SMarc Zyngier
25145e516846SMarc Zyngier if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
25155e516846SMarc Zyngier continue;
25165e516846SMarc Zyngier
25175e516846SMarc Zyngier if (aff != compute_its_aff(its))
25185e516846SMarc Zyngier continue;
25195e516846SMarc Zyngier
25205e516846SMarc Zyngier /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
25215e516846SMarc Zyngier baser = its->tables[2].val;
25225e516846SMarc Zyngier if (!(baser & GITS_BASER_VALID))
25235e516846SMarc Zyngier continue;
25245e516846SMarc Zyngier
25255e516846SMarc Zyngier return its;
25265e516846SMarc Zyngier }
25275e516846SMarc Zyngier
25285e516846SMarc Zyngier return NULL;
25295e516846SMarc Zyngier }
25305e516846SMarc Zyngier
its_free_tables(struct its_node * its)25311ac19ca6SMarc Zyngier static void its_free_tables(struct its_node *its)
25321ac19ca6SMarc Zyngier {
25331ac19ca6SMarc Zyngier int i;
25341ac19ca6SMarc Zyngier
25351ac19ca6SMarc Zyngier for (i = 0; i < GITS_BASER_NR_REGS; i++) {
25361a485f4dSShanker Donthineni if (its->tables[i].base) {
25371a485f4dSShanker Donthineni free_pages((unsigned long)its->tables[i].base,
25381a485f4dSShanker Donthineni its->tables[i].order);
25391a485f4dSShanker Donthineni its->tables[i].base = NULL;
25401ac19ca6SMarc Zyngier }
25411ac19ca6SMarc Zyngier }
25421ac19ca6SMarc Zyngier }
25431ac19ca6SMarc Zyngier
its_probe_baser_psz(struct its_node * its,struct its_baser * baser)2544d5df9dc9SMarc Zyngier static int its_probe_baser_psz(struct its_node *its, struct its_baser *baser)
2545d5df9dc9SMarc Zyngier {
2546d5df9dc9SMarc Zyngier u64 psz = SZ_64K;
2547d5df9dc9SMarc Zyngier
2548d5df9dc9SMarc Zyngier while (psz) {
2549d5df9dc9SMarc Zyngier u64 val, gpsz;
2550d5df9dc9SMarc Zyngier
2551d5df9dc9SMarc Zyngier val = its_read_baser(its, baser);
2552d5df9dc9SMarc Zyngier val &= ~GITS_BASER_PAGE_SIZE_MASK;
2553d5df9dc9SMarc Zyngier
2554d5df9dc9SMarc Zyngier switch (psz) {
2555d5df9dc9SMarc Zyngier case SZ_64K:
2556d5df9dc9SMarc Zyngier gpsz = GITS_BASER_PAGE_SIZE_64K;
2557d5df9dc9SMarc Zyngier break;
2558d5df9dc9SMarc Zyngier case SZ_16K:
2559d5df9dc9SMarc Zyngier gpsz = GITS_BASER_PAGE_SIZE_16K;
2560d5df9dc9SMarc Zyngier break;
2561d5df9dc9SMarc Zyngier case SZ_4K:
2562d5df9dc9SMarc Zyngier default:
2563d5df9dc9SMarc Zyngier gpsz = GITS_BASER_PAGE_SIZE_4K;
2564d5df9dc9SMarc Zyngier break;
2565d5df9dc9SMarc Zyngier }
2566d5df9dc9SMarc Zyngier
2567d5df9dc9SMarc Zyngier gpsz >>= GITS_BASER_PAGE_SIZE_SHIFT;
2568d5df9dc9SMarc Zyngier
2569d5df9dc9SMarc Zyngier val |= FIELD_PREP(GITS_BASER_PAGE_SIZE_MASK, gpsz);
2570d5df9dc9SMarc Zyngier its_write_baser(its, baser, val);
2571d5df9dc9SMarc Zyngier
2572d5df9dc9SMarc Zyngier if (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser->val) == gpsz)
2573d5df9dc9SMarc Zyngier break;
2574d5df9dc9SMarc Zyngier
2575d5df9dc9SMarc Zyngier switch (psz) {
2576d5df9dc9SMarc Zyngier case SZ_64K:
2577d5df9dc9SMarc Zyngier psz = SZ_16K;
2578d5df9dc9SMarc Zyngier break;
2579d5df9dc9SMarc Zyngier case SZ_16K:
2580d5df9dc9SMarc Zyngier psz = SZ_4K;
2581d5df9dc9SMarc Zyngier break;
2582d5df9dc9SMarc Zyngier case SZ_4K:
2583d5df9dc9SMarc Zyngier default:
2584d5df9dc9SMarc Zyngier return -1;
2585d5df9dc9SMarc Zyngier }
2586d5df9dc9SMarc Zyngier }
2587d5df9dc9SMarc Zyngier
2588d5df9dc9SMarc Zyngier baser->psz = psz;
2589d5df9dc9SMarc Zyngier return 0;
2590d5df9dc9SMarc Zyngier }
2591d5df9dc9SMarc Zyngier
its_alloc_tables(struct its_node * its)25920e0b0f69SShanker Donthineni static int its_alloc_tables(struct its_node *its)
25931ac19ca6SMarc Zyngier {
25941ac19ca6SMarc Zyngier u64 shr = GITS_BASER_InnerShareable;
25952fd632a0SShanker Donthineni u64 cache = GITS_BASER_RaWaWb;
25969347359aSShanker Donthineni int err, i;
259794100970SRobert Richter
2598fa150019SArd Biesheuvel if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_22375)
2599fa150019SArd Biesheuvel /* erratum 24313: ignore memory access type */
26009347359aSShanker Donthineni cache = GITS_BASER_nCnB;
2601466b7d16SShanker Donthineni
26023fca09b6SFang Xiang if (its->flags & ITS_FLAGS_FORCE_NON_SHAREABLE) {
26033fca09b6SFang Xiang cache = GITS_BASER_nC;
26043fca09b6SFang Xiang shr = 0;
26053fca09b6SFang Xiang }
26063fca09b6SFang Xiang
26071ac19ca6SMarc Zyngier for (i = 0; i < GITS_BASER_NR_REGS; i++) {
26082d81d425SShanker Donthineni struct its_baser *baser = its->tables + i;
26092d81d425SShanker Donthineni u64 val = its_read_baser(its, baser);
26101ac19ca6SMarc Zyngier u64 type = GITS_BASER_TYPE(val);
26113faf24eaSShanker Donthineni bool indirect = false;
2612d5df9dc9SMarc Zyngier u32 order;
26131ac19ca6SMarc Zyngier
2614d5df9dc9SMarc Zyngier if (type == GITS_BASER_TYPE_NONE)
26151ac19ca6SMarc Zyngier continue;
26161ac19ca6SMarc Zyngier
2617d5df9dc9SMarc Zyngier if (its_probe_baser_psz(its, baser)) {
2618d5df9dc9SMarc Zyngier its_free_tables(its);
2619d5df9dc9SMarc Zyngier return -ENXIO;
2620d5df9dc9SMarc Zyngier }
2621d5df9dc9SMarc Zyngier
2622d5df9dc9SMarc Zyngier order = get_order(baser->psz);
2623d5df9dc9SMarc Zyngier
2624d5df9dc9SMarc Zyngier switch (type) {
26254cacac57SMarc Zyngier case GITS_BASER_TYPE_DEVICE:
2626d5df9dc9SMarc Zyngier indirect = its_parse_indirect_baser(its, baser, &order,
2627576a8342SMarc Zyngier device_ids(its));
26288d565748SZenghui Yu break;
26298d565748SZenghui Yu
26304cacac57SMarc Zyngier case GITS_BASER_TYPE_VCPU:
26315e516846SMarc Zyngier if (is_v4_1(its)) {
26325e516846SMarc Zyngier struct its_node *sibling;
26335e516846SMarc Zyngier
26345e516846SMarc Zyngier WARN_ON(i != 2);
26355e516846SMarc Zyngier if ((sibling = find_sibling_its(its))) {
26365e516846SMarc Zyngier *baser = sibling->tables[2];
26375e516846SMarc Zyngier its_write_baser(its, baser, baser->val);
26385e516846SMarc Zyngier continue;
26395e516846SMarc Zyngier }
26405e516846SMarc Zyngier }
26415e516846SMarc Zyngier
2642d5df9dc9SMarc Zyngier indirect = its_parse_indirect_baser(its, baser, &order,
264332bd44dcSShanker Donthineni ITS_MAX_VPEID_BITS);
26444cacac57SMarc Zyngier break;
26454cacac57SMarc Zyngier }
2646f54b97edSMarc Zyngier
2647d5df9dc9SMarc Zyngier err = its_setup_baser(its, baser, cache, shr, order, indirect);
26489347359aSShanker Donthineni if (err < 0) {
26499347359aSShanker Donthineni its_free_tables(its);
26509347359aSShanker Donthineni return err;
265130f21363SRobert Richter }
265230f21363SRobert Richter
26539347359aSShanker Donthineni /* Update settings which will be used for next BASERn */
26549347359aSShanker Donthineni cache = baser->val & GITS_BASER_CACHEABILITY_MASK;
26559347359aSShanker Donthineni shr = baser->val & GITS_BASER_SHAREABILITY_MASK;
26561ac19ca6SMarc Zyngier }
26571ac19ca6SMarc Zyngier
26581ac19ca6SMarc Zyngier return 0;
26591ac19ca6SMarc Zyngier }
26601ac19ca6SMarc Zyngier
inherit_vpe_l1_table_from_its(void)26615e516846SMarc Zyngier static u64 inherit_vpe_l1_table_from_its(void)
26625e516846SMarc Zyngier {
26635e516846SMarc Zyngier struct its_node *its;
26645e516846SMarc Zyngier u64 val;
26655e516846SMarc Zyngier u32 aff;
26665e516846SMarc Zyngier
26675e516846SMarc Zyngier val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
26685e516846SMarc Zyngier aff = compute_common_aff(val);
26695e516846SMarc Zyngier
26705e516846SMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
26715e516846SMarc Zyngier u64 baser, addr;
26725e516846SMarc Zyngier
26735e516846SMarc Zyngier if (!is_v4_1(its))
26745e516846SMarc Zyngier continue;
26755e516846SMarc Zyngier
26765e516846SMarc Zyngier if (!FIELD_GET(GITS_TYPER_SVPET, its->typer))
26775e516846SMarc Zyngier continue;
26785e516846SMarc Zyngier
26795e516846SMarc Zyngier if (aff != compute_its_aff(its))
26805e516846SMarc Zyngier continue;
26815e516846SMarc Zyngier
26825e516846SMarc Zyngier /* GICv4.1 guarantees that the vPE table is GITS_BASER2 */
26835e516846SMarc Zyngier baser = its->tables[2].val;
26845e516846SMarc Zyngier if (!(baser & GITS_BASER_VALID))
26855e516846SMarc Zyngier continue;
26865e516846SMarc Zyngier
26875e516846SMarc Zyngier /* We have a winner! */
26888b718d40SZenghui Yu gic_data_rdist()->vpe_l1_base = its->tables[2].base;
26898b718d40SZenghui Yu
26905e516846SMarc Zyngier val = GICR_VPROPBASER_4_1_VALID;
26915e516846SMarc Zyngier if (baser & GITS_BASER_INDIRECT)
26925e516846SMarc Zyngier val |= GICR_VPROPBASER_4_1_INDIRECT;
26935e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE,
26945e516846SMarc Zyngier FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser));
26955e516846SMarc Zyngier switch (FIELD_GET(GITS_BASER_PAGE_SIZE_MASK, baser)) {
26965e516846SMarc Zyngier case GIC_PAGE_SIZE_64K:
26975e516846SMarc Zyngier addr = GITS_BASER_ADDR_48_to_52(baser);
26985e516846SMarc Zyngier break;
26995e516846SMarc Zyngier default:
27005e516846SMarc Zyngier addr = baser & GENMASK_ULL(47, 12);
27015e516846SMarc Zyngier break;
27025e516846SMarc Zyngier }
27035e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, addr >> 12);
2704f7e84c8eSMarc Zyngier if (rdists_support_shareable()) {
27055e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_SHAREABILITY_MASK,
27065e516846SMarc Zyngier FIELD_GET(GITS_BASER_SHAREABILITY_MASK, baser));
27075e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_INNER_CACHEABILITY_MASK,
27085e516846SMarc Zyngier FIELD_GET(GITS_BASER_INNER_CACHEABILITY_MASK, baser));
2709f7e84c8eSMarc Zyngier }
27105e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, GITS_BASER_NR_PAGES(baser) - 1);
27115e516846SMarc Zyngier
27125e516846SMarc Zyngier return val;
27135e516846SMarc Zyngier }
27145e516846SMarc Zyngier
27155e516846SMarc Zyngier return 0;
27165e516846SMarc Zyngier }
27175e516846SMarc Zyngier
inherit_vpe_l1_table_from_rd(cpumask_t ** mask)27185e516846SMarc Zyngier static u64 inherit_vpe_l1_table_from_rd(cpumask_t **mask)
27195e516846SMarc Zyngier {
27205e516846SMarc Zyngier u32 aff;
27215e516846SMarc Zyngier u64 val;
27225e516846SMarc Zyngier int cpu;
27235e516846SMarc Zyngier
27245e516846SMarc Zyngier val = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
27255e516846SMarc Zyngier aff = compute_common_aff(val);
27265e516846SMarc Zyngier
27275e516846SMarc Zyngier for_each_possible_cpu(cpu) {
27285e516846SMarc Zyngier void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
27295e516846SMarc Zyngier
27305e516846SMarc Zyngier if (!base || cpu == smp_processor_id())
27315e516846SMarc Zyngier continue;
27325e516846SMarc Zyngier
27335e516846SMarc Zyngier val = gic_read_typer(base + GICR_TYPER);
27344bccf1d7SZenghui Yu if (aff != compute_common_aff(val))
27355e516846SMarc Zyngier continue;
27365e516846SMarc Zyngier
27375e516846SMarc Zyngier /*
27385e516846SMarc Zyngier * At this point, we have a victim. This particular CPU
27395e516846SMarc Zyngier * has already booted, and has an affinity that matches
27405e516846SMarc Zyngier * ours wrt CommonLPIAff. Let's use its own VPROPBASER.
27415e516846SMarc Zyngier * Make sure we don't write the Z bit in that case.
27425e516846SMarc Zyngier */
27435186a6ccSZenghui Yu val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
27445e516846SMarc Zyngier val &= ~GICR_VPROPBASER_4_1_Z;
27455e516846SMarc Zyngier
27468b718d40SZenghui Yu gic_data_rdist()->vpe_l1_base = gic_data_rdist_cpu(cpu)->vpe_l1_base;
27475e516846SMarc Zyngier *mask = gic_data_rdist_cpu(cpu)->vpe_table_mask;
27485e516846SMarc Zyngier
27495e516846SMarc Zyngier return val;
27505e516846SMarc Zyngier }
27515e516846SMarc Zyngier
27525e516846SMarc Zyngier return 0;
27535e516846SMarc Zyngier }
27545e516846SMarc Zyngier
allocate_vpe_l2_table(int cpu,u32 id)27554e6437f1SZenghui Yu static bool allocate_vpe_l2_table(int cpu, u32 id)
27564e6437f1SZenghui Yu {
27574e6437f1SZenghui Yu void __iomem *base = gic_data_rdist_cpu(cpu)->rd_base;
2758490d332eSMarc Zyngier unsigned int psz, esz, idx, npg, gpsz;
2759490d332eSMarc Zyngier u64 val;
27604e6437f1SZenghui Yu struct page *page;
27614e6437f1SZenghui Yu __le64 *table;
27624e6437f1SZenghui Yu
27634e6437f1SZenghui Yu if (!gic_rdists->has_rvpeid)
27644e6437f1SZenghui Yu return true;
27654e6437f1SZenghui Yu
276628d160deSMarc Zyngier /* Skip non-present CPUs */
276728d160deSMarc Zyngier if (!base)
276828d160deSMarc Zyngier return true;
276928d160deSMarc Zyngier
27705186a6ccSZenghui Yu val = gicr_read_vpropbaser(base + SZ_128K + GICR_VPROPBASER);
27714e6437f1SZenghui Yu
27724e6437f1SZenghui Yu esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val) + 1;
27734e6437f1SZenghui Yu gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
27744e6437f1SZenghui Yu npg = FIELD_GET(GICR_VPROPBASER_4_1_SIZE, val) + 1;
27754e6437f1SZenghui Yu
27764e6437f1SZenghui Yu switch (gpsz) {
27774e6437f1SZenghui Yu default:
27784e6437f1SZenghui Yu WARN_ON(1);
2779df561f66SGustavo A. R. Silva fallthrough;
27804e6437f1SZenghui Yu case GIC_PAGE_SIZE_4K:
27814e6437f1SZenghui Yu psz = SZ_4K;
27824e6437f1SZenghui Yu break;
27834e6437f1SZenghui Yu case GIC_PAGE_SIZE_16K:
27844e6437f1SZenghui Yu psz = SZ_16K;
27854e6437f1SZenghui Yu break;
27864e6437f1SZenghui Yu case GIC_PAGE_SIZE_64K:
27874e6437f1SZenghui Yu psz = SZ_64K;
27884e6437f1SZenghui Yu break;
27894e6437f1SZenghui Yu }
27904e6437f1SZenghui Yu
27914e6437f1SZenghui Yu /* Don't allow vpe_id that exceeds single, flat table limit */
27924e6437f1SZenghui Yu if (!(val & GICR_VPROPBASER_4_1_INDIRECT))
27934e6437f1SZenghui Yu return (id < (npg * psz / (esz * SZ_8)));
27944e6437f1SZenghui Yu
27954e6437f1SZenghui Yu /* Compute 1st level table index & check if that exceeds table limit */
27964e6437f1SZenghui Yu idx = id >> ilog2(psz / (esz * SZ_8));
27974e6437f1SZenghui Yu if (idx >= (npg * psz / GITS_LVL1_ENTRY_SIZE))
27984e6437f1SZenghui Yu return false;
27994e6437f1SZenghui Yu
28004e6437f1SZenghui Yu table = gic_data_rdist_cpu(cpu)->vpe_l1_base;
28014e6437f1SZenghui Yu
28024e6437f1SZenghui Yu /* Allocate memory for 2nd level table */
28034e6437f1SZenghui Yu if (!table[idx]) {
28044e6437f1SZenghui Yu page = alloc_pages(GFP_KERNEL | __GFP_ZERO, get_order(psz));
28054e6437f1SZenghui Yu if (!page)
28064e6437f1SZenghui Yu return false;
28074e6437f1SZenghui Yu
28084e6437f1SZenghui Yu /* Flush Lvl2 table to PoC if hw doesn't support coherency */
28094e6437f1SZenghui Yu if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
28104e6437f1SZenghui Yu gic_flush_dcache_to_poc(page_address(page), psz);
28114e6437f1SZenghui Yu
28124e6437f1SZenghui Yu table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
28134e6437f1SZenghui Yu
28144e6437f1SZenghui Yu /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
28154e6437f1SZenghui Yu if (!(val & GICR_VPROPBASER_SHAREABILITY_MASK))
28164e6437f1SZenghui Yu gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
28174e6437f1SZenghui Yu
28184e6437f1SZenghui Yu /* Ensure updated table contents are visible to RD hardware */
28194e6437f1SZenghui Yu dsb(sy);
28204e6437f1SZenghui Yu }
28214e6437f1SZenghui Yu
28224e6437f1SZenghui Yu return true;
28234e6437f1SZenghui Yu }
28244e6437f1SZenghui Yu
allocate_vpe_l1_table(void)28255e516846SMarc Zyngier static int allocate_vpe_l1_table(void)
28265e516846SMarc Zyngier {
28275e516846SMarc Zyngier void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
28285e516846SMarc Zyngier u64 val, gpsz, npg, pa;
28295e516846SMarc Zyngier unsigned int psz = SZ_64K;
28305e516846SMarc Zyngier unsigned int np, epp, esz;
28315e516846SMarc Zyngier struct page *page;
28325e516846SMarc Zyngier
28335e516846SMarc Zyngier if (!gic_rdists->has_rvpeid)
28345e516846SMarc Zyngier return 0;
28355e516846SMarc Zyngier
28365e516846SMarc Zyngier /*
28375e516846SMarc Zyngier * if VPENDBASER.Valid is set, disable any previously programmed
28385e516846SMarc Zyngier * VPE by setting PendingLast while clearing Valid. This has the
28395e516846SMarc Zyngier * effect of making sure no doorbell will be generated and we can
28405e516846SMarc Zyngier * then safely clear VPROPBASER.Valid.
28415e516846SMarc Zyngier */
28425186a6ccSZenghui Yu if (gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER) & GICR_VPENDBASER_Valid)
28435186a6ccSZenghui Yu gicr_write_vpendbaser(GICR_VPENDBASER_PendingLast,
28445e516846SMarc Zyngier vlpi_base + GICR_VPENDBASER);
28455e516846SMarc Zyngier
28465e516846SMarc Zyngier /*
28475e516846SMarc Zyngier * If we can inherit the configuration from another RD, let's do
28485e516846SMarc Zyngier * so. Otherwise, we have to go through the allocation process. We
28495e516846SMarc Zyngier * assume that all RDs have the exact same requirements, as
28505e516846SMarc Zyngier * nothing will work otherwise.
28515e516846SMarc Zyngier */
28525e516846SMarc Zyngier val = inherit_vpe_l1_table_from_rd(&gic_data_rdist()->vpe_table_mask);
28535e516846SMarc Zyngier if (val & GICR_VPROPBASER_4_1_VALID)
28545e516846SMarc Zyngier goto out;
28555e516846SMarc Zyngier
2856d1bd7e0bSZenghui Yu gic_data_rdist()->vpe_table_mask = kzalloc(sizeof(cpumask_t), GFP_ATOMIC);
28575e516846SMarc Zyngier if (!gic_data_rdist()->vpe_table_mask)
28585e516846SMarc Zyngier return -ENOMEM;
28595e516846SMarc Zyngier
28605e516846SMarc Zyngier val = inherit_vpe_l1_table_from_its();
28615e516846SMarc Zyngier if (val & GICR_VPROPBASER_4_1_VALID)
28625e516846SMarc Zyngier goto out;
28635e516846SMarc Zyngier
28645e516846SMarc Zyngier /* First probe the page size */
28655e516846SMarc Zyngier val = FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, GIC_PAGE_SIZE_64K);
28665186a6ccSZenghui Yu gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
28675186a6ccSZenghui Yu val = gicr_read_vpropbaser(vlpi_base + GICR_VPROPBASER);
28685e516846SMarc Zyngier gpsz = FIELD_GET(GICR_VPROPBASER_4_1_PAGE_SIZE, val);
28695e516846SMarc Zyngier esz = FIELD_GET(GICR_VPROPBASER_4_1_ENTRY_SIZE, val);
28705e516846SMarc Zyngier
28715e516846SMarc Zyngier switch (gpsz) {
28725e516846SMarc Zyngier default:
28735e516846SMarc Zyngier gpsz = GIC_PAGE_SIZE_4K;
2874df561f66SGustavo A. R. Silva fallthrough;
28755e516846SMarc Zyngier case GIC_PAGE_SIZE_4K:
28765e516846SMarc Zyngier psz = SZ_4K;
28775e516846SMarc Zyngier break;
28785e516846SMarc Zyngier case GIC_PAGE_SIZE_16K:
28795e516846SMarc Zyngier psz = SZ_16K;
28805e516846SMarc Zyngier break;
28815e516846SMarc Zyngier case GIC_PAGE_SIZE_64K:
28825e516846SMarc Zyngier psz = SZ_64K;
28835e516846SMarc Zyngier break;
28845e516846SMarc Zyngier }
28855e516846SMarc Zyngier
28865e516846SMarc Zyngier /*
28875e516846SMarc Zyngier * Start populating the register from scratch, including RO fields
28885e516846SMarc Zyngier * (which we want to print in debug cases...)
28895e516846SMarc Zyngier */
28905e516846SMarc Zyngier val = 0;
28915e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_PAGE_SIZE, gpsz);
28925e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_ENTRY_SIZE, esz);
28935e516846SMarc Zyngier
28945e516846SMarc Zyngier /* How many entries per GIC page? */
28955e516846SMarc Zyngier esz++;
28965e516846SMarc Zyngier epp = psz / (esz * SZ_8);
28975e516846SMarc Zyngier
28985e516846SMarc Zyngier /*
28995e516846SMarc Zyngier * If we need more than just a single L1 page, flag the table
29005e516846SMarc Zyngier * as indirect and compute the number of required L1 pages.
29015e516846SMarc Zyngier */
29025e516846SMarc Zyngier if (epp < ITS_MAX_VPEID) {
29035e516846SMarc Zyngier int nl2;
29045e516846SMarc Zyngier
29055e516846SMarc Zyngier val |= GICR_VPROPBASER_4_1_INDIRECT;
29065e516846SMarc Zyngier
29075e516846SMarc Zyngier /* Number of L2 pages required to cover the VPEID space */
29085e516846SMarc Zyngier nl2 = DIV_ROUND_UP(ITS_MAX_VPEID, epp);
29095e516846SMarc Zyngier
29105e516846SMarc Zyngier /* Number of L1 pages to point to the L2 pages */
29115e516846SMarc Zyngier npg = DIV_ROUND_UP(nl2 * SZ_8, psz);
29125e516846SMarc Zyngier } else {
29135e516846SMarc Zyngier npg = 1;
29145e516846SMarc Zyngier }
29155e516846SMarc Zyngier
2916e88bd316SZenghui Yu val |= FIELD_PREP(GICR_VPROPBASER_4_1_SIZE, npg - 1);
29175e516846SMarc Zyngier
29185e516846SMarc Zyngier /* Right, that's the number of CPU pages we need for L1 */
29195e516846SMarc Zyngier np = DIV_ROUND_UP(npg * psz, PAGE_SIZE);
29205e516846SMarc Zyngier
29215e516846SMarc Zyngier pr_debug("np = %d, npg = %lld, psz = %d, epp = %d, esz = %d\n",
29225e516846SMarc Zyngier np, npg, psz, epp, esz);
2923d1bd7e0bSZenghui Yu page = alloc_pages(GFP_ATOMIC | __GFP_ZERO, get_order(np * PAGE_SIZE));
29245e516846SMarc Zyngier if (!page)
29255e516846SMarc Zyngier return -ENOMEM;
29265e516846SMarc Zyngier
29278b718d40SZenghui Yu gic_data_rdist()->vpe_l1_base = page_address(page);
29285e516846SMarc Zyngier pa = virt_to_phys(page_address(page));
29295e516846SMarc Zyngier WARN_ON(!IS_ALIGNED(pa, psz));
29305e516846SMarc Zyngier
29315e516846SMarc Zyngier val |= FIELD_PREP(GICR_VPROPBASER_4_1_ADDR, pa >> 12);
2932f7e84c8eSMarc Zyngier if (rdists_support_shareable()) {
29335e516846SMarc Zyngier val |= GICR_VPROPBASER_RaWb;
29345e516846SMarc Zyngier val |= GICR_VPROPBASER_InnerShareable;
2935f7e84c8eSMarc Zyngier }
29365e516846SMarc Zyngier val |= GICR_VPROPBASER_4_1_Z;
29375e516846SMarc Zyngier val |= GICR_VPROPBASER_4_1_VALID;
29385e516846SMarc Zyngier
29395e516846SMarc Zyngier out:
29405186a6ccSZenghui Yu gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
29415e516846SMarc Zyngier cpumask_set_cpu(smp_processor_id(), gic_data_rdist()->vpe_table_mask);
29425e516846SMarc Zyngier
29435e516846SMarc Zyngier pr_debug("CPU%d: VPROPBASER = %llx %*pbl\n",
29445e516846SMarc Zyngier smp_processor_id(), val,
29455e516846SMarc Zyngier cpumask_pr_args(gic_data_rdist()->vpe_table_mask));
29465e516846SMarc Zyngier
29475e516846SMarc Zyngier return 0;
29485e516846SMarc Zyngier }
29495e516846SMarc Zyngier
its_alloc_collections(struct its_node * its)29501ac19ca6SMarc Zyngier static int its_alloc_collections(struct its_node *its)
29511ac19ca6SMarc Zyngier {
295283559b47SMarc Zyngier int i;
295383559b47SMarc Zyngier
29546396bb22SKees Cook its->collections = kcalloc(nr_cpu_ids, sizeof(*its->collections),
29551ac19ca6SMarc Zyngier GFP_KERNEL);
29561ac19ca6SMarc Zyngier if (!its->collections)
29571ac19ca6SMarc Zyngier return -ENOMEM;
29581ac19ca6SMarc Zyngier
295983559b47SMarc Zyngier for (i = 0; i < nr_cpu_ids; i++)
296083559b47SMarc Zyngier its->collections[i].target_address = ~0ULL;
296183559b47SMarc Zyngier
29621ac19ca6SMarc Zyngier return 0;
29631ac19ca6SMarc Zyngier }
29641ac19ca6SMarc Zyngier
its_allocate_pending_table(gfp_t gfp_flags)29657c297a2dSMarc Zyngier static struct page *its_allocate_pending_table(gfp_t gfp_flags)
29667c297a2dSMarc Zyngier {
29677c297a2dSMarc Zyngier struct page *pend_page;
2968adaab500SMarc Zyngier
29697c297a2dSMarc Zyngier pend_page = alloc_pages(gfp_flags | __GFP_ZERO,
2970adaab500SMarc Zyngier get_order(LPI_PENDBASE_SZ));
29717c297a2dSMarc Zyngier if (!pend_page)
29727c297a2dSMarc Zyngier return NULL;
29737c297a2dSMarc Zyngier
29747c297a2dSMarc Zyngier /* Make sure the GIC will observe the zero-ed page */
29757c297a2dSMarc Zyngier gic_flush_dcache_to_poc(page_address(pend_page), LPI_PENDBASE_SZ);
29767c297a2dSMarc Zyngier
29777c297a2dSMarc Zyngier return pend_page;
29787c297a2dSMarc Zyngier }
29797c297a2dSMarc Zyngier
its_free_pending_table(struct page * pt)29807d75bbb4SMarc Zyngier static void its_free_pending_table(struct page *pt)
29817d75bbb4SMarc Zyngier {
2982adaab500SMarc Zyngier free_pages((unsigned long)page_address(pt), get_order(LPI_PENDBASE_SZ));
29837d75bbb4SMarc Zyngier }
29847d75bbb4SMarc Zyngier
2985c6e2ccb6SMarc Zyngier /*
29865e2c9f9aSMarc Zyngier * Booting with kdump and LPIs enabled is generally fine. Any other
29875e2c9f9aSMarc Zyngier * case is wrong in the absence of firmware/EFI support.
2988c6e2ccb6SMarc Zyngier */
enabled_lpis_allowed(void)2989c440a9d9SMarc Zyngier static bool enabled_lpis_allowed(void)
2990c440a9d9SMarc Zyngier {
29915e2c9f9aSMarc Zyngier phys_addr_t addr;
29925e2c9f9aSMarc Zyngier u64 val;
2993c6e2ccb6SMarc Zyngier
29945e2c9f9aSMarc Zyngier /* Check whether the property table is in a reserved region */
29955e2c9f9aSMarc Zyngier val = gicr_read_propbaser(gic_data_rdist_rd_base() + GICR_PROPBASER);
29965e2c9f9aSMarc Zyngier addr = val & GENMASK_ULL(51, 12);
29975e2c9f9aSMarc Zyngier
29985e2c9f9aSMarc Zyngier return gic_check_reserved_range(addr, LPI_PROPBASE_SZ);
2999c440a9d9SMarc Zyngier }
3000c440a9d9SMarc Zyngier
allocate_lpi_tables(void)300111e37d35SMarc Zyngier static int __init allocate_lpi_tables(void)
300211e37d35SMarc Zyngier {
3003c440a9d9SMarc Zyngier u64 val;
300411e37d35SMarc Zyngier int err, cpu;
300511e37d35SMarc Zyngier
3006c440a9d9SMarc Zyngier /*
3007c440a9d9SMarc Zyngier * If LPIs are enabled while we run this from the boot CPU,
3008c440a9d9SMarc Zyngier * flag the RD tables as pre-allocated if the stars do align.
3009c440a9d9SMarc Zyngier */
3010c440a9d9SMarc Zyngier val = readl_relaxed(gic_data_rdist_rd_base() + GICR_CTLR);
3011c440a9d9SMarc Zyngier if ((val & GICR_CTLR_ENABLE_LPIS) && enabled_lpis_allowed()) {
3012c440a9d9SMarc Zyngier gic_rdists->flags |= (RDIST_FLAGS_RD_TABLES_PREALLOCATED |
3013c440a9d9SMarc Zyngier RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING);
3014c440a9d9SMarc Zyngier pr_info("GICv3: Using preallocated redistributor tables\n");
3015c440a9d9SMarc Zyngier }
3016c440a9d9SMarc Zyngier
301711e37d35SMarc Zyngier err = its_setup_lpi_prop_table();
301811e37d35SMarc Zyngier if (err)
301911e37d35SMarc Zyngier return err;
302011e37d35SMarc Zyngier
302111e37d35SMarc Zyngier /*
302211e37d35SMarc Zyngier * We allocate all the pending tables anyway, as we may have a
302311e37d35SMarc Zyngier * mix of RDs that have had LPIs enabled, and some that
302411e37d35SMarc Zyngier * don't. We'll free the unused ones as each CPU comes online.
302511e37d35SMarc Zyngier */
302611e37d35SMarc Zyngier for_each_possible_cpu(cpu) {
302711e37d35SMarc Zyngier struct page *pend_page;
302811e37d35SMarc Zyngier
302911e37d35SMarc Zyngier pend_page = its_allocate_pending_table(GFP_NOWAIT);
303011e37d35SMarc Zyngier if (!pend_page) {
303111e37d35SMarc Zyngier pr_err("Failed to allocate PENDBASE for CPU%d\n", cpu);
303211e37d35SMarc Zyngier return -ENOMEM;
303311e37d35SMarc Zyngier }
303411e37d35SMarc Zyngier
303511e37d35SMarc Zyngier gic_data_rdist_cpu(cpu)->pend_page = pend_page;
303611e37d35SMarc Zyngier }
303711e37d35SMarc Zyngier
303811e37d35SMarc Zyngier return 0;
303911e37d35SMarc Zyngier }
304011e37d35SMarc Zyngier
read_vpend_dirty_clear(void __iomem * vlpi_base)3041af27e416SMarc Zyngier static u64 read_vpend_dirty_clear(void __iomem *vlpi_base)
30426479450fSHeyi Guo {
30436479450fSHeyi Guo u32 count = 1000000; /* 1s! */
30446479450fSHeyi Guo bool clean;
30456479450fSHeyi Guo u64 val;
30466479450fSHeyi Guo
30476479450fSHeyi Guo do {
30485186a6ccSZenghui Yu val = gicr_read_vpendbaser(vlpi_base + GICR_VPENDBASER);
30496479450fSHeyi Guo clean = !(val & GICR_VPENDBASER_Dirty);
30506479450fSHeyi Guo if (!clean) {
30516479450fSHeyi Guo count--;
30526479450fSHeyi Guo cpu_relax();
30536479450fSHeyi Guo udelay(1);
30546479450fSHeyi Guo }
30556479450fSHeyi Guo } while (!clean && count);
30566479450fSHeyi Guo
3057af27e416SMarc Zyngier if (unlikely(!clean))
3058e64fab1aSMarc Zyngier pr_err_ratelimited("ITS virtual pending table not cleaning\n");
3059af27e416SMarc Zyngier
3060af27e416SMarc Zyngier return val;
3061e64fab1aSMarc Zyngier }
3062e64fab1aSMarc Zyngier
its_clear_vpend_valid(void __iomem * vlpi_base,u64 clr,u64 set)3063af27e416SMarc Zyngier static u64 its_clear_vpend_valid(void __iomem *vlpi_base, u64 clr, u64 set)
3064af27e416SMarc Zyngier {
3065af27e416SMarc Zyngier u64 val;
3066af27e416SMarc Zyngier
3067af27e416SMarc Zyngier /* Make sure we wait until the RD is done with the initial scan */
3068af27e416SMarc Zyngier val = read_vpend_dirty_clear(vlpi_base);
3069af27e416SMarc Zyngier val &= ~GICR_VPENDBASER_Valid;
3070af27e416SMarc Zyngier val &= ~clr;
3071af27e416SMarc Zyngier val |= set;
3072af27e416SMarc Zyngier gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
3073af27e416SMarc Zyngier
3074af27e416SMarc Zyngier val = read_vpend_dirty_clear(vlpi_base);
3075af27e416SMarc Zyngier if (unlikely(val & GICR_VPENDBASER_Dirty))
3076af27e416SMarc Zyngier val |= GICR_VPENDBASER_PendingLast;
3077af27e416SMarc Zyngier
30786479450fSHeyi Guo return val;
30796479450fSHeyi Guo }
30806479450fSHeyi Guo
its_cpu_init_lpis(void)30811ac19ca6SMarc Zyngier static void its_cpu_init_lpis(void)
30821ac19ca6SMarc Zyngier {
30831ac19ca6SMarc Zyngier void __iomem *rbase = gic_data_rdist_rd_base();
30841ac19ca6SMarc Zyngier struct page *pend_page;
308511e37d35SMarc Zyngier phys_addr_t paddr;
30861ac19ca6SMarc Zyngier u64 val, tmp;
30871ac19ca6SMarc Zyngier
3088c0cdc890SValentin Schneider if (gic_data_rdist()->flags & RD_LOCAL_LPI_ENABLED)
30891ac19ca6SMarc Zyngier return;
30901ac19ca6SMarc Zyngier
3091c440a9d9SMarc Zyngier val = readl_relaxed(rbase + GICR_CTLR);
3092c440a9d9SMarc Zyngier if ((gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED) &&
3093c440a9d9SMarc Zyngier (val & GICR_CTLR_ENABLE_LPIS)) {
3094f842ca8eSMarc Zyngier /*
3095f842ca8eSMarc Zyngier * Check that we get the same property table on all
3096f842ca8eSMarc Zyngier * RDs. If we don't, this is hopeless.
3097f842ca8eSMarc Zyngier */
3098f842ca8eSMarc Zyngier paddr = gicr_read_propbaser(rbase + GICR_PROPBASER);
3099f842ca8eSMarc Zyngier paddr &= GENMASK_ULL(51, 12);
3100f842ca8eSMarc Zyngier if (WARN_ON(gic_rdists->prop_table_pa != paddr))
3101f842ca8eSMarc Zyngier add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
3102f842ca8eSMarc Zyngier
3103c440a9d9SMarc Zyngier paddr = gicr_read_pendbaser(rbase + GICR_PENDBASER);
3104c440a9d9SMarc Zyngier paddr &= GENMASK_ULL(51, 16);
3105c440a9d9SMarc Zyngier
31065e2c9f9aSMarc Zyngier WARN_ON(!gic_check_reserved_range(paddr, LPI_PENDBASE_SZ));
3107d23bc2bcSValentin Schneider gic_data_rdist()->flags |= RD_LOCAL_PENDTABLE_PREALLOCATED;
3108c440a9d9SMarc Zyngier
3109c440a9d9SMarc Zyngier goto out;
3110c440a9d9SMarc Zyngier }
3111c440a9d9SMarc Zyngier
311211e37d35SMarc Zyngier pend_page = gic_data_rdist()->pend_page;
31131ac19ca6SMarc Zyngier paddr = page_to_phys(pend_page);
31141ac19ca6SMarc Zyngier
31151ac19ca6SMarc Zyngier /* set PROPBASE */
3116e1a2e201SMarc Zyngier val = (gic_rdists->prop_table_pa |
31171ac19ca6SMarc Zyngier GICR_PROPBASER_InnerShareable |
31182fd632a0SShanker Donthineni GICR_PROPBASER_RaWaWb |
31191ac19ca6SMarc Zyngier ((LPI_NRBITS - 1) & GICR_PROPBASER_IDBITS_MASK));
31201ac19ca6SMarc Zyngier
31210968a619SVladimir Murzin gicr_write_propbaser(val, rbase + GICR_PROPBASER);
31220968a619SVladimir Murzin tmp = gicr_read_propbaser(rbase + GICR_PROPBASER);
31231ac19ca6SMarc Zyngier
3124f7e84c8eSMarc Zyngier if (!rdists_support_shareable())
3125a8707f55SSebastian Reichel tmp &= ~GICR_PROPBASER_SHAREABILITY_MASK;
3126a8707f55SSebastian Reichel
31271ac19ca6SMarc Zyngier if ((tmp ^ val) & GICR_PROPBASER_SHAREABILITY_MASK) {
3128241a386cSMarc Zyngier if (!(tmp & GICR_PROPBASER_SHAREABILITY_MASK)) {
3129241a386cSMarc Zyngier /*
3130241a386cSMarc Zyngier * The HW reports non-shareable, we must
3131241a386cSMarc Zyngier * remove the cacheability attributes as
3132241a386cSMarc Zyngier * well.
3133241a386cSMarc Zyngier */
3134241a386cSMarc Zyngier val &= ~(GICR_PROPBASER_SHAREABILITY_MASK |
3135241a386cSMarc Zyngier GICR_PROPBASER_CACHEABILITY_MASK);
3136241a386cSMarc Zyngier val |= GICR_PROPBASER_nC;
31370968a619SVladimir Murzin gicr_write_propbaser(val, rbase + GICR_PROPBASER);
3138241a386cSMarc Zyngier }
31391ac19ca6SMarc Zyngier pr_info_once("GIC: using cache flushing for LPI property table\n");
31401ac19ca6SMarc Zyngier gic_rdists->flags |= RDIST_FLAGS_PROPBASE_NEEDS_FLUSHING;
31411ac19ca6SMarc Zyngier }
31421ac19ca6SMarc Zyngier
31431ac19ca6SMarc Zyngier /* set PENDBASE */
31441ac19ca6SMarc Zyngier val = (page_to_phys(pend_page) |
31454ad3e363SMarc Zyngier GICR_PENDBASER_InnerShareable |
31462fd632a0SShanker Donthineni GICR_PENDBASER_RaWaWb);
31471ac19ca6SMarc Zyngier
31480968a619SVladimir Murzin gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
31490968a619SVladimir Murzin tmp = gicr_read_pendbaser(rbase + GICR_PENDBASER);
3150241a386cSMarc Zyngier
3151f7e84c8eSMarc Zyngier if (!rdists_support_shareable())
3152a8707f55SSebastian Reichel tmp &= ~GICR_PENDBASER_SHAREABILITY_MASK;
3153a8707f55SSebastian Reichel
3154241a386cSMarc Zyngier if (!(tmp & GICR_PENDBASER_SHAREABILITY_MASK)) {
3155241a386cSMarc Zyngier /*
3156241a386cSMarc Zyngier * The HW reports non-shareable, we must remove the
3157241a386cSMarc Zyngier * cacheability attributes as well.
3158241a386cSMarc Zyngier */
3159241a386cSMarc Zyngier val &= ~(GICR_PENDBASER_SHAREABILITY_MASK |
3160241a386cSMarc Zyngier GICR_PENDBASER_CACHEABILITY_MASK);
3161241a386cSMarc Zyngier val |= GICR_PENDBASER_nC;
31620968a619SVladimir Murzin gicr_write_pendbaser(val, rbase + GICR_PENDBASER);
3163241a386cSMarc Zyngier }
31641ac19ca6SMarc Zyngier
31651ac19ca6SMarc Zyngier /* Enable LPIs */
31661ac19ca6SMarc Zyngier val = readl_relaxed(rbase + GICR_CTLR);
31671ac19ca6SMarc Zyngier val |= GICR_CTLR_ENABLE_LPIS;
31681ac19ca6SMarc Zyngier writel_relaxed(val, rbase + GICR_CTLR);
31691ac19ca6SMarc Zyngier
31704332f541SOliver Upton out:
31715e516846SMarc Zyngier if (gic_rdists->has_vlpis && !gic_rdists->has_rvpeid) {
31726479450fSHeyi Guo void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
31736479450fSHeyi Guo
31746479450fSHeyi Guo /*
31756479450fSHeyi Guo * It's possible for CPU to receive VLPIs before it is
3176a359f757SIngo Molnar * scheduled as a vPE, especially for the first CPU, and the
31776479450fSHeyi Guo * VLPI with INTID larger than 2^(IDbits+1) will be considered
31786479450fSHeyi Guo * as out of range and dropped by GIC.
31796479450fSHeyi Guo * So we initialize IDbits to known value to avoid VLPI drop.
31806479450fSHeyi Guo */
31816479450fSHeyi Guo val = (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
31826479450fSHeyi Guo pr_debug("GICv4: CPU%d: Init IDbits to 0x%llx for GICR_VPROPBASER\n",
31836479450fSHeyi Guo smp_processor_id(), val);
31845186a6ccSZenghui Yu gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
31856479450fSHeyi Guo
31866479450fSHeyi Guo /*
31876479450fSHeyi Guo * Also clear Valid bit of GICR_VPENDBASER, in case some
31886479450fSHeyi Guo * ancient programming gets left in and has possibility of
31896479450fSHeyi Guo * corrupting memory.
31906479450fSHeyi Guo */
3191e64fab1aSMarc Zyngier val = its_clear_vpend_valid(vlpi_base, 0, 0);
31926479450fSHeyi Guo }
31936479450fSHeyi Guo
31945e516846SMarc Zyngier if (allocate_vpe_l1_table()) {
31955e516846SMarc Zyngier /*
31965e516846SMarc Zyngier * If the allocation has failed, we're in massive trouble.
31975e516846SMarc Zyngier * Disable direct injection, and pray that no VM was
31985e516846SMarc Zyngier * already running...
31995e516846SMarc Zyngier */
32005e516846SMarc Zyngier gic_rdists->has_rvpeid = false;
32015e516846SMarc Zyngier gic_rdists->has_vlpis = false;
32025e516846SMarc Zyngier }
32035e516846SMarc Zyngier
32041ac19ca6SMarc Zyngier /* Make sure the GIC has seen the above */
32051ac19ca6SMarc Zyngier dsb(sy);
3206c0cdc890SValentin Schneider gic_data_rdist()->flags |= RD_LOCAL_LPI_ENABLED;
3207c440a9d9SMarc Zyngier pr_info("GICv3: CPU%d: using %s LPI pending table @%pa\n",
320811e37d35SMarc Zyngier smp_processor_id(),
3209d23bc2bcSValentin Schneider gic_data_rdist()->flags & RD_LOCAL_PENDTABLE_PREALLOCATED ?
3210d23bc2bcSValentin Schneider "reserved" : "allocated",
321111e37d35SMarc Zyngier &paddr);
32121ac19ca6SMarc Zyngier }
32131ac19ca6SMarc Zyngier
its_cpu_init_collection(struct its_node * its)3214920181ceSDerek Basehore static void its_cpu_init_collection(struct its_node *its)
32151ac19ca6SMarc Zyngier {
3216920181ceSDerek Basehore int cpu = smp_processor_id();
32171ac19ca6SMarc Zyngier u64 target;
32181ac19ca6SMarc Zyngier
3219fbf8f40eSGanapatrao Kulkarni /* avoid cross node collections and its mapping */
3220fbf8f40eSGanapatrao Kulkarni if (its->flags & ITS_FLAGS_WORKAROUND_CAVIUM_23144) {
3221fbf8f40eSGanapatrao Kulkarni struct device_node *cpu_node;
3222fbf8f40eSGanapatrao Kulkarni
3223fbf8f40eSGanapatrao Kulkarni cpu_node = of_get_cpu_node(cpu, NULL);
3224fbf8f40eSGanapatrao Kulkarni if (its->numa_node != NUMA_NO_NODE &&
3225fbf8f40eSGanapatrao Kulkarni its->numa_node != of_node_to_nid(cpu_node))
3226920181ceSDerek Basehore return;
3227fbf8f40eSGanapatrao Kulkarni }
3228fbf8f40eSGanapatrao Kulkarni
32291ac19ca6SMarc Zyngier /*
32301ac19ca6SMarc Zyngier * We now have to bind each collection to its target
32311ac19ca6SMarc Zyngier * redistributor.
32321ac19ca6SMarc Zyngier */
3233589ce5f4SMarc Zyngier if (gic_read_typer(its->base + GITS_TYPER) & GITS_TYPER_PTA) {
32341ac19ca6SMarc Zyngier /*
32351ac19ca6SMarc Zyngier * This ITS wants the physical address of the
32361ac19ca6SMarc Zyngier * redistributor.
32371ac19ca6SMarc Zyngier */
32381ac19ca6SMarc Zyngier target = gic_data_rdist()->phys_base;
32391ac19ca6SMarc Zyngier } else {
3240920181ceSDerek Basehore /* This ITS wants a linear CPU number. */
3241589ce5f4SMarc Zyngier target = gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER);
3242263fcd31SMarc Zyngier target = GICR_TYPER_CPU_NUMBER(target) << 16;
32431ac19ca6SMarc Zyngier }
32441ac19ca6SMarc Zyngier
32451ac19ca6SMarc Zyngier /* Perform collection mapping */
32461ac19ca6SMarc Zyngier its->collections[cpu].target_address = target;
32471ac19ca6SMarc Zyngier its->collections[cpu].col_id = cpu;
32481ac19ca6SMarc Zyngier
32491ac19ca6SMarc Zyngier its_send_mapc(its, &its->collections[cpu], 1);
32501ac19ca6SMarc Zyngier its_send_invall(its, &its->collections[cpu]);
32511ac19ca6SMarc Zyngier }
32521ac19ca6SMarc Zyngier
its_cpu_init_collections(void)3253920181ceSDerek Basehore static void its_cpu_init_collections(void)
3254920181ceSDerek Basehore {
3255920181ceSDerek Basehore struct its_node *its;
3256920181ceSDerek Basehore
3257a8db7456SSebastian Andrzej Siewior raw_spin_lock(&its_lock);
3258920181ceSDerek Basehore
3259920181ceSDerek Basehore list_for_each_entry(its, &its_nodes, entry)
3260920181ceSDerek Basehore its_cpu_init_collection(its);
3261920181ceSDerek Basehore
3262a8db7456SSebastian Andrzej Siewior raw_spin_unlock(&its_lock);
32631ac19ca6SMarc Zyngier }
326484a6a2e7SMarc Zyngier
its_find_device(struct its_node * its,u32 dev_id)326584a6a2e7SMarc Zyngier static struct its_device *its_find_device(struct its_node *its, u32 dev_id)
326684a6a2e7SMarc Zyngier {
326784a6a2e7SMarc Zyngier struct its_device *its_dev = NULL, *tmp;
32683e39e8f5SMarc Zyngier unsigned long flags;
326984a6a2e7SMarc Zyngier
32703e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags);
327184a6a2e7SMarc Zyngier
327284a6a2e7SMarc Zyngier list_for_each_entry(tmp, &its->its_device_list, entry) {
327384a6a2e7SMarc Zyngier if (tmp->device_id == dev_id) {
327484a6a2e7SMarc Zyngier its_dev = tmp;
327584a6a2e7SMarc Zyngier break;
327684a6a2e7SMarc Zyngier }
327784a6a2e7SMarc Zyngier }
327884a6a2e7SMarc Zyngier
32793e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags);
328084a6a2e7SMarc Zyngier
328184a6a2e7SMarc Zyngier return its_dev;
328284a6a2e7SMarc Zyngier }
328384a6a2e7SMarc Zyngier
its_get_baser(struct its_node * its,u32 type)3284466b7d16SShanker Donthineni static struct its_baser *its_get_baser(struct its_node *its, u32 type)
3285466b7d16SShanker Donthineni {
3286466b7d16SShanker Donthineni int i;
3287466b7d16SShanker Donthineni
3288466b7d16SShanker Donthineni for (i = 0; i < GITS_BASER_NR_REGS; i++) {
3289466b7d16SShanker Donthineni if (GITS_BASER_TYPE(its->tables[i].val) == type)
3290466b7d16SShanker Donthineni return &its->tables[i];
3291466b7d16SShanker Donthineni }
3292466b7d16SShanker Donthineni
3293466b7d16SShanker Donthineni return NULL;
3294466b7d16SShanker Donthineni }
3295466b7d16SShanker Donthineni
its_alloc_table_entry(struct its_node * its,struct its_baser * baser,u32 id)3296539d3782SShanker Donthineni static bool its_alloc_table_entry(struct its_node *its,
3297539d3782SShanker Donthineni struct its_baser *baser, u32 id)
32983faf24eaSShanker Donthineni {
32993faf24eaSShanker Donthineni struct page *page;
33003faf24eaSShanker Donthineni u32 esz, idx;
33013faf24eaSShanker Donthineni __le64 *table;
33023faf24eaSShanker Donthineni
33033faf24eaSShanker Donthineni /* Don't allow device id that exceeds single, flat table limit */
33043faf24eaSShanker Donthineni esz = GITS_BASER_ENTRY_SIZE(baser->val);
33053faf24eaSShanker Donthineni if (!(baser->val & GITS_BASER_INDIRECT))
330670cc81edSMarc Zyngier return (id < (PAGE_ORDER_TO_SIZE(baser->order) / esz));
33073faf24eaSShanker Donthineni
33083faf24eaSShanker Donthineni /* Compute 1st level table index & check if that exceeds table limit */
330970cc81edSMarc Zyngier idx = id >> ilog2(baser->psz / esz);
33103faf24eaSShanker Donthineni if (idx >= (PAGE_ORDER_TO_SIZE(baser->order) / GITS_LVL1_ENTRY_SIZE))
33113faf24eaSShanker Donthineni return false;
33123faf24eaSShanker Donthineni
33133faf24eaSShanker Donthineni table = baser->base;
33143faf24eaSShanker Donthineni
33153faf24eaSShanker Donthineni /* Allocate memory for 2nd level table */
33163faf24eaSShanker Donthineni if (!table[idx]) {
3317539d3782SShanker Donthineni page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
3318539d3782SShanker Donthineni get_order(baser->psz));
33193faf24eaSShanker Donthineni if (!page)
33203faf24eaSShanker Donthineni return false;
33213faf24eaSShanker Donthineni
33223faf24eaSShanker Donthineni /* Flush Lvl2 table to PoC if hw doesn't support coherency */
33233faf24eaSShanker Donthineni if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
3324328191c0SVladimir Murzin gic_flush_dcache_to_poc(page_address(page), baser->psz);
33253faf24eaSShanker Donthineni
33263faf24eaSShanker Donthineni table[idx] = cpu_to_le64(page_to_phys(page) | GITS_BASER_VALID);
33273faf24eaSShanker Donthineni
33283faf24eaSShanker Donthineni /* Flush Lvl1 entry to PoC if hw doesn't support coherency */
33293faf24eaSShanker Donthineni if (!(baser->val & GITS_BASER_SHAREABILITY_MASK))
3330328191c0SVladimir Murzin gic_flush_dcache_to_poc(table + idx, GITS_LVL1_ENTRY_SIZE);
33313faf24eaSShanker Donthineni
33323faf24eaSShanker Donthineni /* Ensure updated table contents are visible to ITS hardware */
33333faf24eaSShanker Donthineni dsb(sy);
33343faf24eaSShanker Donthineni }
33353faf24eaSShanker Donthineni
33363faf24eaSShanker Donthineni return true;
33373faf24eaSShanker Donthineni }
33383faf24eaSShanker Donthineni
its_alloc_device_table(struct its_node * its,u32 dev_id)333970cc81edSMarc Zyngier static bool its_alloc_device_table(struct its_node *its, u32 dev_id)
334070cc81edSMarc Zyngier {
334170cc81edSMarc Zyngier struct its_baser *baser;
334270cc81edSMarc Zyngier
334370cc81edSMarc Zyngier baser = its_get_baser(its, GITS_BASER_TYPE_DEVICE);
334470cc81edSMarc Zyngier
334570cc81edSMarc Zyngier /* Don't allow device id that exceeds ITS hardware limit */
334670cc81edSMarc Zyngier if (!baser)
3347576a8342SMarc Zyngier return (ilog2(dev_id) < device_ids(its));
334870cc81edSMarc Zyngier
3349539d3782SShanker Donthineni return its_alloc_table_entry(its, baser, dev_id);
335070cc81edSMarc Zyngier }
335170cc81edSMarc Zyngier
its_alloc_vpe_table(u32 vpe_id)33527d75bbb4SMarc Zyngier static bool its_alloc_vpe_table(u32 vpe_id)
33537d75bbb4SMarc Zyngier {
33547d75bbb4SMarc Zyngier struct its_node *its;
33554e6437f1SZenghui Yu int cpu;
33567d75bbb4SMarc Zyngier
33577d75bbb4SMarc Zyngier /*
33587d75bbb4SMarc Zyngier * Make sure the L2 tables are allocated on *all* v4 ITSs. We
33597d75bbb4SMarc Zyngier * could try and only do it on ITSs corresponding to devices
33607d75bbb4SMarc Zyngier * that have interrupts targeted at this VPE, but the
33617d75bbb4SMarc Zyngier * complexity becomes crazy (and you have tons of memory
33627d75bbb4SMarc Zyngier * anyway, right?).
33637d75bbb4SMarc Zyngier */
33647d75bbb4SMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
33657d75bbb4SMarc Zyngier struct its_baser *baser;
33667d75bbb4SMarc Zyngier
33670dd57fedSMarc Zyngier if (!is_v4(its))
33687d75bbb4SMarc Zyngier continue;
33697d75bbb4SMarc Zyngier
33707d75bbb4SMarc Zyngier baser = its_get_baser(its, GITS_BASER_TYPE_VCPU);
33717d75bbb4SMarc Zyngier if (!baser)
33727d75bbb4SMarc Zyngier return false;
33737d75bbb4SMarc Zyngier
3374539d3782SShanker Donthineni if (!its_alloc_table_entry(its, baser, vpe_id))
33757d75bbb4SMarc Zyngier return false;
33767d75bbb4SMarc Zyngier }
33777d75bbb4SMarc Zyngier
33784e6437f1SZenghui Yu /* Non v4.1? No need to iterate RDs and go back early. */
33794e6437f1SZenghui Yu if (!gic_rdists->has_rvpeid)
33804e6437f1SZenghui Yu return true;
33814e6437f1SZenghui Yu
33824e6437f1SZenghui Yu /*
33834e6437f1SZenghui Yu * Make sure the L2 tables are allocated for all copies of
33844e6437f1SZenghui Yu * the L1 table on *all* v4.1 RDs.
33854e6437f1SZenghui Yu */
33864e6437f1SZenghui Yu for_each_possible_cpu(cpu) {
33874e6437f1SZenghui Yu if (!allocate_vpe_l2_table(cpu, vpe_id))
33884e6437f1SZenghui Yu return false;
33894e6437f1SZenghui Yu }
33904e6437f1SZenghui Yu
33917d75bbb4SMarc Zyngier return true;
33927d75bbb4SMarc Zyngier }
33937d75bbb4SMarc Zyngier
its_create_device(struct its_node * its,u32 dev_id,int nvecs,bool alloc_lpis)339484a6a2e7SMarc Zyngier static struct its_device *its_create_device(struct its_node *its, u32 dev_id,
339593f94ea0SMarc Zyngier int nvecs, bool alloc_lpis)
339684a6a2e7SMarc Zyngier {
339784a6a2e7SMarc Zyngier struct its_device *dev;
339893f94ea0SMarc Zyngier unsigned long *lpi_map = NULL;
33993e39e8f5SMarc Zyngier unsigned long flags;
3400591e5becSMarc Zyngier u16 *col_map = NULL;
340184a6a2e7SMarc Zyngier void *itt;
340284a6a2e7SMarc Zyngier int lpi_base;
340384a6a2e7SMarc Zyngier int nr_lpis;
3404c8481267SMarc Zyngier int nr_ites;
340584a6a2e7SMarc Zyngier int sz;
340684a6a2e7SMarc Zyngier
34073faf24eaSShanker Donthineni if (!its_alloc_device_table(its, dev_id))
3408466b7d16SShanker Donthineni return NULL;
3409466b7d16SShanker Donthineni
3410147c8f37SMarc Zyngier if (WARN_ON(!is_power_of_2(nvecs)))
3411147c8f37SMarc Zyngier nvecs = roundup_pow_of_two(nvecs);
3412147c8f37SMarc Zyngier
341384a6a2e7SMarc Zyngier dev = kzalloc(sizeof(*dev), GFP_KERNEL);
3414c8481267SMarc Zyngier /*
3415147c8f37SMarc Zyngier * Even if the device wants a single LPI, the ITT must be
3416147c8f37SMarc Zyngier * sized as a power of two (and you need at least one bit...).
3417c8481267SMarc Zyngier */
3418147c8f37SMarc Zyngier nr_ites = max(2, nvecs);
3419ffedbf0cSMarc Zyngier sz = nr_ites * (FIELD_GET(GITS_TYPER_ITT_ENTRY_SIZE, its->typer) + 1);
342084a6a2e7SMarc Zyngier sz = max(sz, ITS_ITT_ALIGN) + ITS_ITT_ALIGN - 1;
3421539d3782SShanker Donthineni itt = kzalloc_node(sz, GFP_KERNEL, its->numa_node);
342293f94ea0SMarc Zyngier if (alloc_lpis) {
342338dd7c49SMarc Zyngier lpi_map = its_lpi_alloc(nvecs, &lpi_base, &nr_lpis);
3424591e5becSMarc Zyngier if (lpi_map)
34256396bb22SKees Cook col_map = kcalloc(nr_lpis, sizeof(*col_map),
342693f94ea0SMarc Zyngier GFP_KERNEL);
342793f94ea0SMarc Zyngier } else {
34286396bb22SKees Cook col_map = kcalloc(nr_ites, sizeof(*col_map), GFP_KERNEL);
342993f94ea0SMarc Zyngier nr_lpis = 0;
343093f94ea0SMarc Zyngier lpi_base = 0;
343193f94ea0SMarc Zyngier }
343284a6a2e7SMarc Zyngier
343393f94ea0SMarc Zyngier if (!dev || !itt || !col_map || (!lpi_map && alloc_lpis)) {
343484a6a2e7SMarc Zyngier kfree(dev);
343584a6a2e7SMarc Zyngier kfree(itt);
3436ff5fe886SAndy Shevchenko bitmap_free(lpi_map);
3437591e5becSMarc Zyngier kfree(col_map);
343884a6a2e7SMarc Zyngier return NULL;
343984a6a2e7SMarc Zyngier }
344084a6a2e7SMarc Zyngier
3441328191c0SVladimir Murzin gic_flush_dcache_to_poc(itt, sz);
34425a9a8915SMarc Zyngier
344384a6a2e7SMarc Zyngier dev->its = its;
344484a6a2e7SMarc Zyngier dev->itt = itt;
3445c8481267SMarc Zyngier dev->nr_ites = nr_ites;
3446591e5becSMarc Zyngier dev->event_map.lpi_map = lpi_map;
3447591e5becSMarc Zyngier dev->event_map.col_map = col_map;
3448591e5becSMarc Zyngier dev->event_map.lpi_base = lpi_base;
3449591e5becSMarc Zyngier dev->event_map.nr_lpis = nr_lpis;
345011635fa2SMarc Zyngier raw_spin_lock_init(&dev->event_map.vlpi_lock);
345184a6a2e7SMarc Zyngier dev->device_id = dev_id;
345284a6a2e7SMarc Zyngier INIT_LIST_HEAD(&dev->entry);
345384a6a2e7SMarc Zyngier
34543e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its->lock, flags);
345584a6a2e7SMarc Zyngier list_add(&dev->entry, &its->its_device_list);
34563e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its->lock, flags);
345784a6a2e7SMarc Zyngier
345884a6a2e7SMarc Zyngier /* Map device to its ITT */
345984a6a2e7SMarc Zyngier its_send_mapd(dev, 1);
346084a6a2e7SMarc Zyngier
346184a6a2e7SMarc Zyngier return dev;
346284a6a2e7SMarc Zyngier }
346384a6a2e7SMarc Zyngier
its_free_device(struct its_device * its_dev)346484a6a2e7SMarc Zyngier static void its_free_device(struct its_device *its_dev)
346584a6a2e7SMarc Zyngier {
34663e39e8f5SMarc Zyngier unsigned long flags;
34673e39e8f5SMarc Zyngier
34683e39e8f5SMarc Zyngier raw_spin_lock_irqsave(&its_dev->its->lock, flags);
346984a6a2e7SMarc Zyngier list_del(&its_dev->entry);
34703e39e8f5SMarc Zyngier raw_spin_unlock_irqrestore(&its_dev->its->lock, flags);
3471898aa5ceSMarc Zyngier kfree(its_dev->event_map.col_map);
347284a6a2e7SMarc Zyngier kfree(its_dev->itt);
347384a6a2e7SMarc Zyngier kfree(its_dev);
347484a6a2e7SMarc Zyngier }
3475b48ac83dSMarc Zyngier
its_alloc_device_irq(struct its_device * dev,int nvecs,irq_hw_number_t * hwirq)34768208d170SMarc Zyngier static int its_alloc_device_irq(struct its_device *dev, int nvecs, irq_hw_number_t *hwirq)
3477b48ac83dSMarc Zyngier {
3478b48ac83dSMarc Zyngier int idx;
3479b48ac83dSMarc Zyngier
3480342be106SZenghui Yu /* Find a free LPI region in lpi_map and allocate them. */
34818208d170SMarc Zyngier idx = bitmap_find_free_region(dev->event_map.lpi_map,
34828208d170SMarc Zyngier dev->event_map.nr_lpis,
34838208d170SMarc Zyngier get_count_order(nvecs));
34848208d170SMarc Zyngier if (idx < 0)
3485b48ac83dSMarc Zyngier return -ENOSPC;
3486b48ac83dSMarc Zyngier
3487591e5becSMarc Zyngier *hwirq = dev->event_map.lpi_base + idx;
3488b48ac83dSMarc Zyngier
3489b48ac83dSMarc Zyngier return 0;
3490b48ac83dSMarc Zyngier }
3491b48ac83dSMarc Zyngier
its_msi_prepare(struct irq_domain * domain,struct device * dev,int nvec,msi_alloc_info_t * info)349254456db9SMarc Zyngier static int its_msi_prepare(struct irq_domain *domain, struct device *dev,
3493b48ac83dSMarc Zyngier int nvec, msi_alloc_info_t *info)
3494b48ac83dSMarc Zyngier {
3495b48ac83dSMarc Zyngier struct its_node *its;
3496b48ac83dSMarc Zyngier struct its_device *its_dev;
349754456db9SMarc Zyngier struct msi_domain_info *msi_info;
349854456db9SMarc Zyngier u32 dev_id;
34999791ec7dSMarc Zyngier int err = 0;
3500b48ac83dSMarc Zyngier
350154456db9SMarc Zyngier /*
3502a7c90f51SJulien Grall * We ignore "dev" entirely, and rely on the dev_id that has
350354456db9SMarc Zyngier * been passed via the scratchpad. This limits this domain's
350454456db9SMarc Zyngier * usefulness to upper layers that definitely know that they
350554456db9SMarc Zyngier * are built on top of the ITS.
350654456db9SMarc Zyngier */
350754456db9SMarc Zyngier dev_id = info->scratchpad[0].ul;
350854456db9SMarc Zyngier
350954456db9SMarc Zyngier msi_info = msi_get_domain_info(domain);
351054456db9SMarc Zyngier its = msi_info->data;
351154456db9SMarc Zyngier
351220b3d54eSMarc Zyngier if (!gic_rdists->has_direct_lpi &&
351320b3d54eSMarc Zyngier vpe_proxy.dev &&
351420b3d54eSMarc Zyngier vpe_proxy.dev->its == its &&
351520b3d54eSMarc Zyngier dev_id == vpe_proxy.dev->device_id) {
351620b3d54eSMarc Zyngier /* Bad luck. Get yourself a better implementation */
351720b3d54eSMarc Zyngier WARN_ONCE(1, "DevId %x clashes with GICv4 VPE proxy device\n",
351820b3d54eSMarc Zyngier dev_id);
351920b3d54eSMarc Zyngier return -EINVAL;
352020b3d54eSMarc Zyngier }
352120b3d54eSMarc Zyngier
35229791ec7dSMarc Zyngier mutex_lock(&its->dev_alloc_lock);
3523f130420eSMarc Zyngier its_dev = its_find_device(its, dev_id);
3524e8137f4fSMarc Zyngier if (its_dev) {
3525e8137f4fSMarc Zyngier /*
3526e8137f4fSMarc Zyngier * We already have seen this ID, probably through
3527e8137f4fSMarc Zyngier * another alias (PCI bridge of some sort). No need to
3528e8137f4fSMarc Zyngier * create the device.
3529e8137f4fSMarc Zyngier */
35309791ec7dSMarc Zyngier its_dev->shared = true;
3531f130420eSMarc Zyngier pr_debug("Reusing ITT for devID %x\n", dev_id);
3532e8137f4fSMarc Zyngier goto out;
3533e8137f4fSMarc Zyngier }
3534b48ac83dSMarc Zyngier
353593f94ea0SMarc Zyngier its_dev = its_create_device(its, dev_id, nvec, true);
35369791ec7dSMarc Zyngier if (!its_dev) {
35379791ec7dSMarc Zyngier err = -ENOMEM;
35389791ec7dSMarc Zyngier goto out;
35399791ec7dSMarc Zyngier }
3540b48ac83dSMarc Zyngier
35415fe71d27SMarc Zyngier if (info->flags & MSI_ALLOC_FLAGS_PROXY_DEVICE)
35425fe71d27SMarc Zyngier its_dev->shared = true;
35435fe71d27SMarc Zyngier
3544f130420eSMarc Zyngier pr_debug("ITT %d entries, %d bits\n", nvec, ilog2(nvec));
3545e8137f4fSMarc Zyngier out:
35469791ec7dSMarc Zyngier mutex_unlock(&its->dev_alloc_lock);
3547b48ac83dSMarc Zyngier info->scratchpad[0].ptr = its_dev;
35489791ec7dSMarc Zyngier return err;
3549b48ac83dSMarc Zyngier }
3550b48ac83dSMarc Zyngier
355154456db9SMarc Zyngier static struct msi_domain_ops its_msi_domain_ops = {
355254456db9SMarc Zyngier .msi_prepare = its_msi_prepare,
355354456db9SMarc Zyngier };
355454456db9SMarc Zyngier
its_irq_gic_domain_alloc(struct irq_domain * domain,unsigned int virq,irq_hw_number_t hwirq)3555b48ac83dSMarc Zyngier static int its_irq_gic_domain_alloc(struct irq_domain *domain,
3556b48ac83dSMarc Zyngier unsigned int virq,
3557b48ac83dSMarc Zyngier irq_hw_number_t hwirq)
3558b48ac83dSMarc Zyngier {
3559f833f57fSMarc Zyngier struct irq_fwspec fwspec;
3560b48ac83dSMarc Zyngier
3561f833f57fSMarc Zyngier if (irq_domain_get_of_node(domain->parent)) {
3562f833f57fSMarc Zyngier fwspec.fwnode = domain->parent->fwnode;
3563f833f57fSMarc Zyngier fwspec.param_count = 3;
3564f833f57fSMarc Zyngier fwspec.param[0] = GIC_IRQ_TYPE_LPI;
3565f833f57fSMarc Zyngier fwspec.param[1] = hwirq;
3566f833f57fSMarc Zyngier fwspec.param[2] = IRQ_TYPE_EDGE_RISING;
35673f010cf1STomasz Nowicki } else if (is_fwnode_irqchip(domain->parent->fwnode)) {
35683f010cf1STomasz Nowicki fwspec.fwnode = domain->parent->fwnode;
35693f010cf1STomasz Nowicki fwspec.param_count = 2;
35703f010cf1STomasz Nowicki fwspec.param[0] = hwirq;
35713f010cf1STomasz Nowicki fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
3572f833f57fSMarc Zyngier } else {
3573f833f57fSMarc Zyngier return -EINVAL;
3574f833f57fSMarc Zyngier }
3575b48ac83dSMarc Zyngier
3576f833f57fSMarc Zyngier return irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
3577b48ac83dSMarc Zyngier }
3578b48ac83dSMarc Zyngier
its_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)3579b48ac83dSMarc Zyngier static int its_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
3580b48ac83dSMarc Zyngier unsigned int nr_irqs, void *args)
3581b48ac83dSMarc Zyngier {
3582b48ac83dSMarc Zyngier msi_alloc_info_t *info = args;
3583b48ac83dSMarc Zyngier struct its_device *its_dev = info->scratchpad[0].ptr;
358435ae7df2SJulien Grall struct its_node *its = its_dev->its;
3585f0c7bacaSThomas Gleixner struct irq_data *irqd;
3586b48ac83dSMarc Zyngier irq_hw_number_t hwirq;
3587b48ac83dSMarc Zyngier int err;
3588b48ac83dSMarc Zyngier int i;
3589b48ac83dSMarc Zyngier
35908208d170SMarc Zyngier err = its_alloc_device_irq(its_dev, nr_irqs, &hwirq);
3591b48ac83dSMarc Zyngier if (err)
3592b48ac83dSMarc Zyngier return err;
3593b48ac83dSMarc Zyngier
359435ae7df2SJulien Grall err = iommu_dma_prepare_msi(info->desc, its->get_msi_base(its_dev));
359535ae7df2SJulien Grall if (err)
359635ae7df2SJulien Grall return err;
359735ae7df2SJulien Grall
35988208d170SMarc Zyngier for (i = 0; i < nr_irqs; i++) {
35998208d170SMarc Zyngier err = its_irq_gic_domain_alloc(domain, virq + i, hwirq + i);
3600b48ac83dSMarc Zyngier if (err)
3601b48ac83dSMarc Zyngier return err;
3602b48ac83dSMarc Zyngier
3603b48ac83dSMarc Zyngier irq_domain_set_hwirq_and_chip(domain, virq + i,
36048208d170SMarc Zyngier hwirq + i, &its_irq_chip, its_dev);
3605f0c7bacaSThomas Gleixner irqd = irq_get_irq_data(virq + i);
3606f0c7bacaSThomas Gleixner irqd_set_single_target(irqd);
3607f0c7bacaSThomas Gleixner irqd_set_affinity_on_activate(irqd);
36088f4b5895SJames Gowans irqd_set_resend_when_in_progress(irqd);
3609f130420eSMarc Zyngier pr_debug("ID:%d pID:%d vID:%d\n",
36108208d170SMarc Zyngier (int)(hwirq + i - its_dev->event_map.lpi_base),
36118208d170SMarc Zyngier (int)(hwirq + i), virq + i);
3612b48ac83dSMarc Zyngier }
3613b48ac83dSMarc Zyngier
3614b48ac83dSMarc Zyngier return 0;
3615b48ac83dSMarc Zyngier }
3616b48ac83dSMarc Zyngier
its_irq_domain_activate(struct irq_domain * domain,struct irq_data * d,bool reserve)361772491643SThomas Gleixner static int its_irq_domain_activate(struct irq_domain *domain,
3618702cb0a0SThomas Gleixner struct irq_data *d, bool reserve)
3619aca268dfSMarc Zyngier {
3620aca268dfSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3621aca268dfSMarc Zyngier u32 event = its_get_event_id(d);
36220d224d35SMarc Zyngier int cpu;
3623fbf8f40eSGanapatrao Kulkarni
3624c5d6082dSMarc Zyngier cpu = its_select_cpu(d, cpu_online_mask);
3625c5d6082dSMarc Zyngier if (cpu < 0 || cpu >= nr_cpu_ids)
3626c1797b11SYang Yingliang return -EINVAL;
3627c1797b11SYang Yingliang
36282f13ff1dSMarc Zyngier its_inc_lpi_count(d, cpu);
36290d224d35SMarc Zyngier its_dev->event_map.col_map[event] = cpu;
36300d224d35SMarc Zyngier irq_data_update_effective_affinity(d, cpumask_of(cpu));
3631591e5becSMarc Zyngier
3632aca268dfSMarc Zyngier /* Map the GIC IRQ and event to the device */
36336a25ad3aSMarc Zyngier its_send_mapti(its_dev, d->hwirq, event);
363472491643SThomas Gleixner return 0;
3635aca268dfSMarc Zyngier }
3636aca268dfSMarc Zyngier
its_irq_domain_deactivate(struct irq_domain * domain,struct irq_data * d)3637aca268dfSMarc Zyngier static void its_irq_domain_deactivate(struct irq_domain *domain,
3638aca268dfSMarc Zyngier struct irq_data *d)
3639aca268dfSMarc Zyngier {
3640aca268dfSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
3641aca268dfSMarc Zyngier u32 event = its_get_event_id(d);
3642aca268dfSMarc Zyngier
36432f13ff1dSMarc Zyngier its_dec_lpi_count(d, its_dev->event_map.col_map[event]);
3644aca268dfSMarc Zyngier /* Stop the delivery of interrupts */
3645aca268dfSMarc Zyngier its_send_discard(its_dev, event);
3646aca268dfSMarc Zyngier }
3647aca268dfSMarc Zyngier
its_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)3648b48ac83dSMarc Zyngier static void its_irq_domain_free(struct irq_domain *domain, unsigned int virq,
3649b48ac83dSMarc Zyngier unsigned int nr_irqs)
3650b48ac83dSMarc Zyngier {
3651b48ac83dSMarc Zyngier struct irq_data *d = irq_domain_get_irq_data(domain, virq);
3652b48ac83dSMarc Zyngier struct its_device *its_dev = irq_data_get_irq_chip_data(d);
36539791ec7dSMarc Zyngier struct its_node *its = its_dev->its;
3654b48ac83dSMarc Zyngier int i;
3655b48ac83dSMarc Zyngier
3656c9c96e30SMarc Zyngier bitmap_release_region(its_dev->event_map.lpi_map,
3657c9c96e30SMarc Zyngier its_get_event_id(irq_domain_get_irq_data(domain, virq)),
3658c9c96e30SMarc Zyngier get_count_order(nr_irqs));
3659c9c96e30SMarc Zyngier
3660b48ac83dSMarc Zyngier for (i = 0; i < nr_irqs; i++) {
3661b48ac83dSMarc Zyngier struct irq_data *data = irq_domain_get_irq_data(domain,
3662b48ac83dSMarc Zyngier virq + i);
3663b48ac83dSMarc Zyngier /* Nuke the entry in the domain */
36642da39949SMarc Zyngier irq_domain_reset_irq_data(data);
3665b48ac83dSMarc Zyngier }
3666b48ac83dSMarc Zyngier
36679791ec7dSMarc Zyngier mutex_lock(&its->dev_alloc_lock);
36689791ec7dSMarc Zyngier
36699791ec7dSMarc Zyngier /*
36709791ec7dSMarc Zyngier * If all interrupts have been freed, start mopping the
3671a359f757SIngo Molnar * floor. This is conditioned on the device not being shared.
36729791ec7dSMarc Zyngier */
36739791ec7dSMarc Zyngier if (!its_dev->shared &&
36749791ec7dSMarc Zyngier bitmap_empty(its_dev->event_map.lpi_map,
3675591e5becSMarc Zyngier its_dev->event_map.nr_lpis)) {
367638dd7c49SMarc Zyngier its_lpi_free(its_dev->event_map.lpi_map,
3677cf2be8baSMarc Zyngier its_dev->event_map.lpi_base,
3678cf2be8baSMarc Zyngier its_dev->event_map.nr_lpis);
3679b48ac83dSMarc Zyngier
3680b48ac83dSMarc Zyngier /* Unmap device/itt */
3681b48ac83dSMarc Zyngier its_send_mapd(its_dev, 0);
3682b48ac83dSMarc Zyngier its_free_device(its_dev);
3683b48ac83dSMarc Zyngier }
3684b48ac83dSMarc Zyngier
36859791ec7dSMarc Zyngier mutex_unlock(&its->dev_alloc_lock);
36869791ec7dSMarc Zyngier
3687b48ac83dSMarc Zyngier irq_domain_free_irqs_parent(domain, virq, nr_irqs);
3688b48ac83dSMarc Zyngier }
3689b48ac83dSMarc Zyngier
3690b48ac83dSMarc Zyngier static const struct irq_domain_ops its_domain_ops = {
3691b48ac83dSMarc Zyngier .alloc = its_irq_domain_alloc,
3692b48ac83dSMarc Zyngier .free = its_irq_domain_free,
3693aca268dfSMarc Zyngier .activate = its_irq_domain_activate,
3694aca268dfSMarc Zyngier .deactivate = its_irq_domain_deactivate,
3695b48ac83dSMarc Zyngier };
36964c21f3c2SMarc Zyngier
369720b3d54eSMarc Zyngier /*
369820b3d54eSMarc Zyngier * This is insane.
369920b3d54eSMarc Zyngier *
37000684c704SMarc Zyngier * If a GICv4.0 doesn't implement Direct LPIs (which is extremely
370120b3d54eSMarc Zyngier * likely), the only way to perform an invalidate is to use a fake
370220b3d54eSMarc Zyngier * device to issue an INV command, implying that the LPI has first
370320b3d54eSMarc Zyngier * been mapped to some event on that device. Since this is not exactly
370420b3d54eSMarc Zyngier * cheap, we try to keep that mapping around as long as possible, and
370520b3d54eSMarc Zyngier * only issue an UNMAP if we're short on available slots.
370620b3d54eSMarc Zyngier *
370720b3d54eSMarc Zyngier * Broken by design(tm).
37080684c704SMarc Zyngier *
37090684c704SMarc Zyngier * GICv4.1, on the other hand, mandates that we're able to invalidate
37100684c704SMarc Zyngier * by writing to a MMIO register. It doesn't implement the whole of
37110684c704SMarc Zyngier * DirectLPI, but that's good enough. And most of the time, we don't
37120684c704SMarc Zyngier * even have to invalidate anything, as the redistributor can be told
37130684c704SMarc Zyngier * whether to generate a doorbell or not (we thus leave it enabled,
37140684c704SMarc Zyngier * always).
371520b3d54eSMarc Zyngier */
its_vpe_db_proxy_unmap_locked(struct its_vpe * vpe)371620b3d54eSMarc Zyngier static void its_vpe_db_proxy_unmap_locked(struct its_vpe *vpe)
371720b3d54eSMarc Zyngier {
37180684c704SMarc Zyngier /* GICv4.1 doesn't use a proxy, so nothing to do here */
37190684c704SMarc Zyngier if (gic_rdists->has_rvpeid)
37200684c704SMarc Zyngier return;
37210684c704SMarc Zyngier
372220b3d54eSMarc Zyngier /* Already unmapped? */
372320b3d54eSMarc Zyngier if (vpe->vpe_proxy_event == -1)
372420b3d54eSMarc Zyngier return;
372520b3d54eSMarc Zyngier
372620b3d54eSMarc Zyngier its_send_discard(vpe_proxy.dev, vpe->vpe_proxy_event);
372720b3d54eSMarc Zyngier vpe_proxy.vpes[vpe->vpe_proxy_event] = NULL;
372820b3d54eSMarc Zyngier
372920b3d54eSMarc Zyngier /*
373020b3d54eSMarc Zyngier * We don't track empty slots at all, so let's move the
373120b3d54eSMarc Zyngier * next_victim pointer if we can quickly reuse that slot
373220b3d54eSMarc Zyngier * instead of nuking an existing entry. Not clear that this is
373320b3d54eSMarc Zyngier * always a win though, and this might just generate a ripple
373420b3d54eSMarc Zyngier * effect... Let's just hope VPEs don't migrate too often.
373520b3d54eSMarc Zyngier */
373620b3d54eSMarc Zyngier if (vpe_proxy.vpes[vpe_proxy.next_victim])
373720b3d54eSMarc Zyngier vpe_proxy.next_victim = vpe->vpe_proxy_event;
373820b3d54eSMarc Zyngier
373920b3d54eSMarc Zyngier vpe->vpe_proxy_event = -1;
374020b3d54eSMarc Zyngier }
374120b3d54eSMarc Zyngier
its_vpe_db_proxy_unmap(struct its_vpe * vpe)374220b3d54eSMarc Zyngier static void its_vpe_db_proxy_unmap(struct its_vpe *vpe)
374320b3d54eSMarc Zyngier {
37440684c704SMarc Zyngier /* GICv4.1 doesn't use a proxy, so nothing to do here */
37450684c704SMarc Zyngier if (gic_rdists->has_rvpeid)
37460684c704SMarc Zyngier return;
37470684c704SMarc Zyngier
374820b3d54eSMarc Zyngier if (!gic_rdists->has_direct_lpi) {
374920b3d54eSMarc Zyngier unsigned long flags;
375020b3d54eSMarc Zyngier
375120b3d54eSMarc Zyngier raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
375220b3d54eSMarc Zyngier its_vpe_db_proxy_unmap_locked(vpe);
375320b3d54eSMarc Zyngier raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
375420b3d54eSMarc Zyngier }
375520b3d54eSMarc Zyngier }
375620b3d54eSMarc Zyngier
its_vpe_db_proxy_map_locked(struct its_vpe * vpe)375720b3d54eSMarc Zyngier static void its_vpe_db_proxy_map_locked(struct its_vpe *vpe)
375820b3d54eSMarc Zyngier {
37590684c704SMarc Zyngier /* GICv4.1 doesn't use a proxy, so nothing to do here */
37600684c704SMarc Zyngier if (gic_rdists->has_rvpeid)
37610684c704SMarc Zyngier return;
37620684c704SMarc Zyngier
376320b3d54eSMarc Zyngier /* Already mapped? */
376420b3d54eSMarc Zyngier if (vpe->vpe_proxy_event != -1)
376520b3d54eSMarc Zyngier return;
376620b3d54eSMarc Zyngier
376720b3d54eSMarc Zyngier /* This slot was already allocated. Kick the other VPE out. */
376820b3d54eSMarc Zyngier if (vpe_proxy.vpes[vpe_proxy.next_victim])
376920b3d54eSMarc Zyngier its_vpe_db_proxy_unmap_locked(vpe_proxy.vpes[vpe_proxy.next_victim]);
377020b3d54eSMarc Zyngier
377120b3d54eSMarc Zyngier /* Map the new VPE instead */
377220b3d54eSMarc Zyngier vpe_proxy.vpes[vpe_proxy.next_victim] = vpe;
377320b3d54eSMarc Zyngier vpe->vpe_proxy_event = vpe_proxy.next_victim;
377420b3d54eSMarc Zyngier vpe_proxy.next_victim = (vpe_proxy.next_victim + 1) % vpe_proxy.dev->nr_ites;
377520b3d54eSMarc Zyngier
377620b3d54eSMarc Zyngier vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = vpe->col_idx;
377720b3d54eSMarc Zyngier its_send_mapti(vpe_proxy.dev, vpe->vpe_db_lpi, vpe->vpe_proxy_event);
377820b3d54eSMarc Zyngier }
377920b3d54eSMarc Zyngier
its_vpe_db_proxy_move(struct its_vpe * vpe,int from,int to)3780958b90d1SMarc Zyngier static void its_vpe_db_proxy_move(struct its_vpe *vpe, int from, int to)
3781958b90d1SMarc Zyngier {
3782958b90d1SMarc Zyngier unsigned long flags;
3783958b90d1SMarc Zyngier struct its_collection *target_col;
3784958b90d1SMarc Zyngier
37850684c704SMarc Zyngier /* GICv4.1 doesn't use a proxy, so nothing to do here */
37860684c704SMarc Zyngier if (gic_rdists->has_rvpeid)
37870684c704SMarc Zyngier return;
37880684c704SMarc Zyngier
3789958b90d1SMarc Zyngier if (gic_rdists->has_direct_lpi) {
3790958b90d1SMarc Zyngier void __iomem *rdbase;
3791958b90d1SMarc Zyngier
3792958b90d1SMarc Zyngier rdbase = per_cpu_ptr(gic_rdists->rdist, from)->rd_base;
3793958b90d1SMarc Zyngier gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
37942f4f064bSMarc Zyngier wait_for_syncr(rdbase);
3795958b90d1SMarc Zyngier
3796958b90d1SMarc Zyngier return;
3797958b90d1SMarc Zyngier }
3798958b90d1SMarc Zyngier
3799958b90d1SMarc Zyngier raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
3800958b90d1SMarc Zyngier
3801958b90d1SMarc Zyngier its_vpe_db_proxy_map_locked(vpe);
3802958b90d1SMarc Zyngier
3803958b90d1SMarc Zyngier target_col = &vpe_proxy.dev->its->collections[to];
3804958b90d1SMarc Zyngier its_send_movi(vpe_proxy.dev, target_col, vpe->vpe_proxy_event);
3805958b90d1SMarc Zyngier vpe_proxy.dev->event_map.col_map[vpe->vpe_proxy_event] = to;
3806958b90d1SMarc Zyngier
3807958b90d1SMarc Zyngier raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
3808958b90d1SMarc Zyngier }
3809958b90d1SMarc Zyngier
its_vpe_set_affinity(struct irq_data * d,const struct cpumask * mask_val,bool force)38103171a47aSMarc Zyngier static int its_vpe_set_affinity(struct irq_data *d,
38113171a47aSMarc Zyngier const struct cpumask *mask_val,
38123171a47aSMarc Zyngier bool force)
38133171a47aSMarc Zyngier {
38143171a47aSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
381565ac3a4fSMarc Zyngier struct cpumask common, *table_mask;
3816f3a05921SMarc Zyngier unsigned long flags;
381765ac3a4fSMarc Zyngier int from, cpu;
38183171a47aSMarc Zyngier
38193171a47aSMarc Zyngier /*
382001282ab5SMarc Zyngier * Check if we're racing against a VPE being destroyed, for
382101282ab5SMarc Zyngier * which we don't want to allow a VMOVP.
382201282ab5SMarc Zyngier */
382301282ab5SMarc Zyngier if (!atomic_read(&vpe->vmapp_count))
382401282ab5SMarc Zyngier return -EINVAL;
382501282ab5SMarc Zyngier
382601282ab5SMarc Zyngier /*
38273171a47aSMarc Zyngier * Changing affinity is mega expensive, so let's be as lazy as
382820b3d54eSMarc Zyngier * we can and only do it if we really have to. Also, if mapped
3829958b90d1SMarc Zyngier * into the proxy device, we need to move the doorbell
3830958b90d1SMarc Zyngier * interrupt to its new location.
3831f3a05921SMarc Zyngier *
3832f3a05921SMarc Zyngier * Another thing is that changing the affinity of a vPE affects
3833f3a05921SMarc Zyngier * *other interrupts* such as all the vLPIs that are routed to
3834f3a05921SMarc Zyngier * this vPE. This means that the irq_desc lock is not enough to
3835f3a05921SMarc Zyngier * protect us, and that we must ensure nobody samples vpe->col_idx
3836f3a05921SMarc Zyngier * during the update, hence the lock below which must also be
3837f3a05921SMarc Zyngier * taken on any vLPI handling path that evaluates vpe->col_idx.
38383171a47aSMarc Zyngier */
3839f3a05921SMarc Zyngier from = vpe_to_cpuid_lock(vpe, &flags);
384065ac3a4fSMarc Zyngier table_mask = gic_data_rdist_cpu(from)->vpe_table_mask;
384165ac3a4fSMarc Zyngier
384265ac3a4fSMarc Zyngier /*
384365ac3a4fSMarc Zyngier * If we are offered another CPU in the same GICv4.1 ITS
384465ac3a4fSMarc Zyngier * affinity, pick this one. Otherwise, any CPU will do.
384565ac3a4fSMarc Zyngier */
384665ac3a4fSMarc Zyngier if (table_mask && cpumask_and(&common, mask_val, table_mask))
384765ac3a4fSMarc Zyngier cpu = cpumask_test_cpu(from, &common) ? from : cpumask_first(&common);
384865ac3a4fSMarc Zyngier else
384965ac3a4fSMarc Zyngier cpu = cpumask_first(mask_val);
385065ac3a4fSMarc Zyngier
3851f3a05921SMarc Zyngier if (from == cpu)
3852dd3f050aSMarc Zyngier goto out;
3853958b90d1SMarc Zyngier
38543171a47aSMarc Zyngier vpe->col_idx = cpu;
3855dd3f050aSMarc Zyngier
38563171a47aSMarc Zyngier its_send_vmovp(vpe);
3857958b90d1SMarc Zyngier its_vpe_db_proxy_move(vpe, from, cpu);
38583171a47aSMarc Zyngier
3859dd3f050aSMarc Zyngier out:
386044c4c25eSMarc Zyngier irq_data_update_effective_affinity(d, cpumask_of(cpu));
3861f3a05921SMarc Zyngier vpe_to_cpuid_unlock(vpe, flags);
386244c4c25eSMarc Zyngier
38633171a47aSMarc Zyngier return IRQ_SET_MASK_OK_DONE;
38643171a47aSMarc Zyngier }
38653171a47aSMarc Zyngier
its_wait_vpt_parse_complete(void)386696806229SMarc Zyngier static void its_wait_vpt_parse_complete(void)
386796806229SMarc Zyngier {
386896806229SMarc Zyngier void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
386996806229SMarc Zyngier u64 val;
387096806229SMarc Zyngier
387196806229SMarc Zyngier if (!gic_rdists->has_vpend_valid_dirty)
387296806229SMarc Zyngier return;
387396806229SMarc Zyngier
387431dbb6b1SZenghui Yu WARN_ON_ONCE(readq_relaxed_poll_timeout_atomic(vlpi_base + GICR_VPENDBASER,
387596806229SMarc Zyngier val,
387696806229SMarc Zyngier !(val & GICR_VPENDBASER_Dirty),
38770b394982SShenming Lu 1, 500));
387896806229SMarc Zyngier }
387996806229SMarc Zyngier
its_vpe_schedule(struct its_vpe * vpe)3880e643d803SMarc Zyngier static void its_vpe_schedule(struct its_vpe *vpe)
3881e643d803SMarc Zyngier {
388250c33097SRobin Murphy void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3883e643d803SMarc Zyngier u64 val;
3884e643d803SMarc Zyngier
3885e643d803SMarc Zyngier /* Schedule the VPE */
3886e643d803SMarc Zyngier val = virt_to_phys(page_address(vpe->its_vm->vprop_page)) &
3887e643d803SMarc Zyngier GENMASK_ULL(51, 12);
3888e643d803SMarc Zyngier val |= (LPI_NRBITS - 1) & GICR_VPROPBASER_IDBITS_MASK;
3889f7e84c8eSMarc Zyngier if (rdists_support_shareable()) {
3890e643d803SMarc Zyngier val |= GICR_VPROPBASER_RaWb;
3891e643d803SMarc Zyngier val |= GICR_VPROPBASER_InnerShareable;
3892f7e84c8eSMarc Zyngier }
38935186a6ccSZenghui Yu gicr_write_vpropbaser(val, vlpi_base + GICR_VPROPBASER);
3894e643d803SMarc Zyngier
3895e643d803SMarc Zyngier val = virt_to_phys(page_address(vpe->vpt_page)) &
3896e643d803SMarc Zyngier GENMASK_ULL(51, 16);
3897f7e84c8eSMarc Zyngier if (rdists_support_shareable()) {
3898e643d803SMarc Zyngier val |= GICR_VPENDBASER_RaWaWb;
3899b2cb11f4SHeyi Guo val |= GICR_VPENDBASER_InnerShareable;
3900f7e84c8eSMarc Zyngier }
3901e643d803SMarc Zyngier /*
3902e643d803SMarc Zyngier * There is no good way of finding out if the pending table is
3903e643d803SMarc Zyngier * empty as we can race against the doorbell interrupt very
3904e643d803SMarc Zyngier * easily. So in the end, vpe->pending_last is only an
3905e643d803SMarc Zyngier * indication that the vcpu has something pending, not one
3906e643d803SMarc Zyngier * that the pending table is empty. A good implementation
3907e643d803SMarc Zyngier * would be able to read its coarse map pretty quickly anyway,
3908e643d803SMarc Zyngier * making this a tolerable issue.
3909e643d803SMarc Zyngier */
3910e643d803SMarc Zyngier val |= GICR_VPENDBASER_PendingLast;
3911e643d803SMarc Zyngier val |= vpe->idai ? GICR_VPENDBASER_IDAI : 0;
3912e643d803SMarc Zyngier val |= GICR_VPENDBASER_Valid;
39135186a6ccSZenghui Yu gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
3914e643d803SMarc Zyngier }
3915e643d803SMarc Zyngier
its_vpe_deschedule(struct its_vpe * vpe)3916e643d803SMarc Zyngier static void its_vpe_deschedule(struct its_vpe *vpe)
3917e643d803SMarc Zyngier {
391850c33097SRobin Murphy void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
3919e643d803SMarc Zyngier u64 val;
3920e643d803SMarc Zyngier
3921e64fab1aSMarc Zyngier val = its_clear_vpend_valid(vlpi_base, 0, 0);
3922e643d803SMarc Zyngier
3923e643d803SMarc Zyngier vpe->idai = !!(val & GICR_VPENDBASER_IDAI);
3924e643d803SMarc Zyngier vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
3925e643d803SMarc Zyngier }
3926e643d803SMarc Zyngier
its_vpe_invall(struct its_vpe * vpe)392740619a2eSMarc Zyngier static void its_vpe_invall(struct its_vpe *vpe)
392840619a2eSMarc Zyngier {
392940619a2eSMarc Zyngier struct its_node *its;
393040619a2eSMarc Zyngier
393140619a2eSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
39320dd57fedSMarc Zyngier if (!is_v4(its))
393340619a2eSMarc Zyngier continue;
393440619a2eSMarc Zyngier
39352247e1bfSMarc Zyngier if (its_list_map && !vpe->its_vm->vlpi_count[its->list_nr])
39362247e1bfSMarc Zyngier continue;
39372247e1bfSMarc Zyngier
39383c1cceebSMarc Zyngier /*
39393c1cceebSMarc Zyngier * Sending a VINVALL to a single ITS is enough, as all
39403c1cceebSMarc Zyngier * we need is to reach the redistributors.
39413c1cceebSMarc Zyngier */
394240619a2eSMarc Zyngier its_send_vinvall(its, vpe);
39433c1cceebSMarc Zyngier return;
394440619a2eSMarc Zyngier }
394540619a2eSMarc Zyngier }
394640619a2eSMarc Zyngier
its_vpe_set_vcpu_affinity(struct irq_data * d,void * vcpu_info)3947e643d803SMarc Zyngier static int its_vpe_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
3948e643d803SMarc Zyngier {
3949e643d803SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
3950e643d803SMarc Zyngier struct its_cmd_info *info = vcpu_info;
3951e643d803SMarc Zyngier
3952e643d803SMarc Zyngier switch (info->cmd_type) {
3953e643d803SMarc Zyngier case SCHEDULE_VPE:
3954e643d803SMarc Zyngier its_vpe_schedule(vpe);
3955e643d803SMarc Zyngier return 0;
3956e643d803SMarc Zyngier
3957e643d803SMarc Zyngier case DESCHEDULE_VPE:
3958e643d803SMarc Zyngier its_vpe_deschedule(vpe);
3959e643d803SMarc Zyngier return 0;
3960e643d803SMarc Zyngier
396157e3cebdSShenming Lu case COMMIT_VPE:
396257e3cebdSShenming Lu its_wait_vpt_parse_complete();
396357e3cebdSShenming Lu return 0;
396457e3cebdSShenming Lu
39655e2f7642SMarc Zyngier case INVALL_VPE:
396640619a2eSMarc Zyngier its_vpe_invall(vpe);
39675e2f7642SMarc Zyngier return 0;
39685e2f7642SMarc Zyngier
3969e643d803SMarc Zyngier default:
3970e643d803SMarc Zyngier return -EINVAL;
3971e643d803SMarc Zyngier }
3972e643d803SMarc Zyngier }
3973e643d803SMarc Zyngier
its_vpe_send_cmd(struct its_vpe * vpe,void (* cmd)(struct its_device *,u32))397420b3d54eSMarc Zyngier static void its_vpe_send_cmd(struct its_vpe *vpe,
397520b3d54eSMarc Zyngier void (*cmd)(struct its_device *, u32))
397620b3d54eSMarc Zyngier {
397720b3d54eSMarc Zyngier unsigned long flags;
397820b3d54eSMarc Zyngier
397920b3d54eSMarc Zyngier raw_spin_lock_irqsave(&vpe_proxy.lock, flags);
398020b3d54eSMarc Zyngier
398120b3d54eSMarc Zyngier its_vpe_db_proxy_map_locked(vpe);
398220b3d54eSMarc Zyngier cmd(vpe_proxy.dev, vpe->vpe_proxy_event);
398320b3d54eSMarc Zyngier
398420b3d54eSMarc Zyngier raw_spin_unlock_irqrestore(&vpe_proxy.lock, flags);
398520b3d54eSMarc Zyngier }
398620b3d54eSMarc Zyngier
its_vpe_send_inv(struct irq_data * d)3987f6a91da7SMarc Zyngier static void its_vpe_send_inv(struct irq_data *d)
3988f6a91da7SMarc Zyngier {
3989f6a91da7SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
399020b3d54eSMarc Zyngier
3991926846a7SMarc Zyngier if (gic_rdists->has_direct_lpi)
3992926846a7SMarc Zyngier __direct_lpi_inv(d, d->parent_data->hwirq);
3993926846a7SMarc Zyngier else
399420b3d54eSMarc Zyngier its_vpe_send_cmd(vpe, its_send_inv);
399520b3d54eSMarc Zyngier }
3996f6a91da7SMarc Zyngier
its_vpe_mask_irq(struct irq_data * d)3997f6a91da7SMarc Zyngier static void its_vpe_mask_irq(struct irq_data *d)
3998f6a91da7SMarc Zyngier {
3999f6a91da7SMarc Zyngier /*
4000f6a91da7SMarc Zyngier * We need to unmask the LPI, which is described by the parent
4001f6a91da7SMarc Zyngier * irq_data. Instead of calling into the parent (which won't
4002f6a91da7SMarc Zyngier * exactly do the right thing, let's simply use the
4003f6a91da7SMarc Zyngier * parent_data pointer. Yes, I'm naughty.
4004f6a91da7SMarc Zyngier */
4005f6a91da7SMarc Zyngier lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
4006f6a91da7SMarc Zyngier its_vpe_send_inv(d);
4007f6a91da7SMarc Zyngier }
4008f6a91da7SMarc Zyngier
its_vpe_unmask_irq(struct irq_data * d)4009f6a91da7SMarc Zyngier static void its_vpe_unmask_irq(struct irq_data *d)
4010f6a91da7SMarc Zyngier {
4011f6a91da7SMarc Zyngier /* Same hack as above... */
4012f6a91da7SMarc Zyngier lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
4013f6a91da7SMarc Zyngier its_vpe_send_inv(d);
4014f6a91da7SMarc Zyngier }
4015f6a91da7SMarc Zyngier
its_vpe_set_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool state)4016e57a3e28SMarc Zyngier static int its_vpe_set_irqchip_state(struct irq_data *d,
4017e57a3e28SMarc Zyngier enum irqchip_irq_state which,
4018e57a3e28SMarc Zyngier bool state)
4019e57a3e28SMarc Zyngier {
4020e57a3e28SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4021e57a3e28SMarc Zyngier
4022e57a3e28SMarc Zyngier if (which != IRQCHIP_STATE_PENDING)
4023e57a3e28SMarc Zyngier return -EINVAL;
4024e57a3e28SMarc Zyngier
4025e57a3e28SMarc Zyngier if (gic_rdists->has_direct_lpi) {
4026e57a3e28SMarc Zyngier void __iomem *rdbase;
4027e57a3e28SMarc Zyngier
4028e57a3e28SMarc Zyngier rdbase = per_cpu_ptr(gic_rdists->rdist, vpe->col_idx)->rd_base;
4029e57a3e28SMarc Zyngier if (state) {
4030e57a3e28SMarc Zyngier gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_SETLPIR);
4031e57a3e28SMarc Zyngier } else {
4032e57a3e28SMarc Zyngier gic_write_lpir(vpe->vpe_db_lpi, rdbase + GICR_CLRLPIR);
40332f4f064bSMarc Zyngier wait_for_syncr(rdbase);
4034e57a3e28SMarc Zyngier }
4035e57a3e28SMarc Zyngier } else {
4036e57a3e28SMarc Zyngier if (state)
4037e57a3e28SMarc Zyngier its_vpe_send_cmd(vpe, its_send_int);
4038e57a3e28SMarc Zyngier else
4039e57a3e28SMarc Zyngier its_vpe_send_cmd(vpe, its_send_clear);
4040e57a3e28SMarc Zyngier }
4041e57a3e28SMarc Zyngier
4042e57a3e28SMarc Zyngier return 0;
4043e57a3e28SMarc Zyngier }
4044e57a3e28SMarc Zyngier
its_vpe_retrigger(struct irq_data * d)40457809f701SMarc Zyngier static int its_vpe_retrigger(struct irq_data *d)
40467809f701SMarc Zyngier {
40477809f701SMarc Zyngier return !its_vpe_set_irqchip_state(d, IRQCHIP_STATE_PENDING, true);
40487809f701SMarc Zyngier }
40497809f701SMarc Zyngier
40508fff27aeSMarc Zyngier static struct irq_chip its_vpe_irq_chip = {
40518fff27aeSMarc Zyngier .name = "GICv4-vpe",
4052f6a91da7SMarc Zyngier .irq_mask = its_vpe_mask_irq,
4053f6a91da7SMarc Zyngier .irq_unmask = its_vpe_unmask_irq,
4054f6a91da7SMarc Zyngier .irq_eoi = irq_chip_eoi_parent,
40553171a47aSMarc Zyngier .irq_set_affinity = its_vpe_set_affinity,
40567809f701SMarc Zyngier .irq_retrigger = its_vpe_retrigger,
4057e57a3e28SMarc Zyngier .irq_set_irqchip_state = its_vpe_set_irqchip_state,
4058e643d803SMarc Zyngier .irq_set_vcpu_affinity = its_vpe_set_vcpu_affinity,
40598fff27aeSMarc Zyngier };
40608fff27aeSMarc Zyngier
find_4_1_its(void)4061d97c97baSMarc Zyngier static struct its_node *find_4_1_its(void)
4062d97c97baSMarc Zyngier {
4063d97c97baSMarc Zyngier static struct its_node *its = NULL;
4064d97c97baSMarc Zyngier
4065d97c97baSMarc Zyngier if (!its) {
4066d97c97baSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
4067d97c97baSMarc Zyngier if (is_v4_1(its))
4068d97c97baSMarc Zyngier return its;
4069d97c97baSMarc Zyngier }
4070d97c97baSMarc Zyngier
4071d97c97baSMarc Zyngier /* Oops? */
4072d97c97baSMarc Zyngier its = NULL;
4073d97c97baSMarc Zyngier }
4074d97c97baSMarc Zyngier
4075d97c97baSMarc Zyngier return its;
4076d97c97baSMarc Zyngier }
4077d97c97baSMarc Zyngier
its_vpe_4_1_send_inv(struct irq_data * d)4078d97c97baSMarc Zyngier static void its_vpe_4_1_send_inv(struct irq_data *d)
4079d97c97baSMarc Zyngier {
4080d97c97baSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4081d97c97baSMarc Zyngier struct its_node *its;
4082d97c97baSMarc Zyngier
4083d97c97baSMarc Zyngier /*
4084d97c97baSMarc Zyngier * GICv4.1 wants doorbells to be invalidated using the
4085d97c97baSMarc Zyngier * INVDB command in order to be broadcast to all RDs. Send
4086d97c97baSMarc Zyngier * it to the first valid ITS, and let the HW do its magic.
4087d97c97baSMarc Zyngier */
4088d97c97baSMarc Zyngier its = find_4_1_its();
4089d97c97baSMarc Zyngier if (its)
4090d97c97baSMarc Zyngier its_send_invdb(its, vpe);
4091d97c97baSMarc Zyngier }
4092d97c97baSMarc Zyngier
its_vpe_4_1_mask_irq(struct irq_data * d)4093d97c97baSMarc Zyngier static void its_vpe_4_1_mask_irq(struct irq_data *d)
4094d97c97baSMarc Zyngier {
4095d97c97baSMarc Zyngier lpi_write_config(d->parent_data, LPI_PROP_ENABLED, 0);
4096d97c97baSMarc Zyngier its_vpe_4_1_send_inv(d);
4097d97c97baSMarc Zyngier }
4098d97c97baSMarc Zyngier
its_vpe_4_1_unmask_irq(struct irq_data * d)4099d97c97baSMarc Zyngier static void its_vpe_4_1_unmask_irq(struct irq_data *d)
4100d97c97baSMarc Zyngier {
4101d97c97baSMarc Zyngier lpi_write_config(d->parent_data, 0, LPI_PROP_ENABLED);
4102d97c97baSMarc Zyngier its_vpe_4_1_send_inv(d);
4103d97c97baSMarc Zyngier }
4104d97c97baSMarc Zyngier
its_vpe_4_1_schedule(struct its_vpe * vpe,struct its_cmd_info * info)410591bf6395SMarc Zyngier static void its_vpe_4_1_schedule(struct its_vpe *vpe,
410691bf6395SMarc Zyngier struct its_cmd_info *info)
410791bf6395SMarc Zyngier {
410891bf6395SMarc Zyngier void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
410991bf6395SMarc Zyngier u64 val = 0;
411091bf6395SMarc Zyngier
411191bf6395SMarc Zyngier /* Schedule the VPE */
411291bf6395SMarc Zyngier val |= GICR_VPENDBASER_Valid;
411391bf6395SMarc Zyngier val |= info->g0en ? GICR_VPENDBASER_4_1_VGRP0EN : 0;
411491bf6395SMarc Zyngier val |= info->g1en ? GICR_VPENDBASER_4_1_VGRP1EN : 0;
411591bf6395SMarc Zyngier val |= FIELD_PREP(GICR_VPENDBASER_4_1_VPEID, vpe->vpe_id);
411691bf6395SMarc Zyngier
41175186a6ccSZenghui Yu gicr_write_vpendbaser(val, vlpi_base + GICR_VPENDBASER);
411891bf6395SMarc Zyngier }
411991bf6395SMarc Zyngier
its_vpe_4_1_deschedule(struct its_vpe * vpe,struct its_cmd_info * info)4120e64fab1aSMarc Zyngier static void its_vpe_4_1_deschedule(struct its_vpe *vpe,
4121e64fab1aSMarc Zyngier struct its_cmd_info *info)
4122e64fab1aSMarc Zyngier {
4123e64fab1aSMarc Zyngier void __iomem *vlpi_base = gic_data_rdist_vlpi_base();
4124e64fab1aSMarc Zyngier u64 val;
4125e64fab1aSMarc Zyngier
4126e64fab1aSMarc Zyngier if (info->req_db) {
4127a3f574cdSMarc Zyngier unsigned long flags;
4128a3f574cdSMarc Zyngier
4129e64fab1aSMarc Zyngier /*
4130e64fab1aSMarc Zyngier * vPE is going to block: make the vPE non-resident with
4131e64fab1aSMarc Zyngier * PendingLast clear and DB set. The GIC guarantees that if
4132e64fab1aSMarc Zyngier * we read-back PendingLast clear, then a doorbell will be
4133e64fab1aSMarc Zyngier * delivered when an interrupt comes.
4134a3f574cdSMarc Zyngier *
4135a3f574cdSMarc Zyngier * Note the locking to deal with the concurrent update of
4136a3f574cdSMarc Zyngier * pending_last from the doorbell interrupt handler that can
4137a3f574cdSMarc Zyngier * run concurrently.
4138e64fab1aSMarc Zyngier */
4139a3f574cdSMarc Zyngier raw_spin_lock_irqsave(&vpe->vpe_lock, flags);
4140e64fab1aSMarc Zyngier val = its_clear_vpend_valid(vlpi_base,
4141e64fab1aSMarc Zyngier GICR_VPENDBASER_PendingLast,
4142e64fab1aSMarc Zyngier GICR_VPENDBASER_4_1_DB);
4143e64fab1aSMarc Zyngier vpe->pending_last = !!(val & GICR_VPENDBASER_PendingLast);
4144a3f574cdSMarc Zyngier raw_spin_unlock_irqrestore(&vpe->vpe_lock, flags);
4145e64fab1aSMarc Zyngier } else {
4146e64fab1aSMarc Zyngier /*
4147e64fab1aSMarc Zyngier * We're not blocking, so just make the vPE non-resident
4148e64fab1aSMarc Zyngier * with PendingLast set, indicating that we'll be back.
4149e64fab1aSMarc Zyngier */
4150e64fab1aSMarc Zyngier val = its_clear_vpend_valid(vlpi_base,
4151e64fab1aSMarc Zyngier 0,
4152e64fab1aSMarc Zyngier GICR_VPENDBASER_PendingLast);
4153e64fab1aSMarc Zyngier vpe->pending_last = true;
4154e64fab1aSMarc Zyngier }
4155e64fab1aSMarc Zyngier }
4156e64fab1aSMarc Zyngier
its_vpe_4_1_invall(struct its_vpe * vpe)4157b4a4bd0fSMarc Zyngier static void its_vpe_4_1_invall(struct its_vpe *vpe)
4158b4a4bd0fSMarc Zyngier {
4159b4a4bd0fSMarc Zyngier void __iomem *rdbase;
41603af9571cSZenghui Yu unsigned long flags;
4161b4a4bd0fSMarc Zyngier u64 val;
41623af9571cSZenghui Yu int cpu;
4163b4a4bd0fSMarc Zyngier
4164b4a4bd0fSMarc Zyngier val = GICR_INVALLR_V;
4165b4a4bd0fSMarc Zyngier val |= FIELD_PREP(GICR_INVALLR_VPEID, vpe->vpe_id);
4166b4a4bd0fSMarc Zyngier
4167b4a4bd0fSMarc Zyngier /* Target the redistributor this vPE is currently known on */
41683af9571cSZenghui Yu cpu = vpe_to_cpuid_lock(vpe, &flags);
41693af9571cSZenghui Yu raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
41703af9571cSZenghui Yu rdbase = per_cpu_ptr(gic_rdists->rdist, cpu)->rd_base;
4171b4a4bd0fSMarc Zyngier gic_write_lpir(val, rdbase + GICR_INVALLR);
4172b978c25fSZenghui Yu
4173b978c25fSZenghui Yu wait_for_syncr(rdbase);
41743af9571cSZenghui Yu raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
41753af9571cSZenghui Yu vpe_to_cpuid_unlock(vpe, flags);
4176b4a4bd0fSMarc Zyngier }
4177b4a4bd0fSMarc Zyngier
its_vpe_4_1_set_vcpu_affinity(struct irq_data * d,void * vcpu_info)417829c647f3SMarc Zyngier static int its_vpe_4_1_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
417929c647f3SMarc Zyngier {
418091bf6395SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
418129c647f3SMarc Zyngier struct its_cmd_info *info = vcpu_info;
418229c647f3SMarc Zyngier
418329c647f3SMarc Zyngier switch (info->cmd_type) {
418429c647f3SMarc Zyngier case SCHEDULE_VPE:
418591bf6395SMarc Zyngier its_vpe_4_1_schedule(vpe, info);
418629c647f3SMarc Zyngier return 0;
418729c647f3SMarc Zyngier
418829c647f3SMarc Zyngier case DESCHEDULE_VPE:
4189e64fab1aSMarc Zyngier its_vpe_4_1_deschedule(vpe, info);
419029c647f3SMarc Zyngier return 0;
419129c647f3SMarc Zyngier
419257e3cebdSShenming Lu case COMMIT_VPE:
419357e3cebdSShenming Lu its_wait_vpt_parse_complete();
419457e3cebdSShenming Lu return 0;
419557e3cebdSShenming Lu
419629c647f3SMarc Zyngier case INVALL_VPE:
4197b4a4bd0fSMarc Zyngier its_vpe_4_1_invall(vpe);
419829c647f3SMarc Zyngier return 0;
419929c647f3SMarc Zyngier
420029c647f3SMarc Zyngier default:
420129c647f3SMarc Zyngier return -EINVAL;
420229c647f3SMarc Zyngier }
420329c647f3SMarc Zyngier }
420429c647f3SMarc Zyngier
420529c647f3SMarc Zyngier static struct irq_chip its_vpe_4_1_irq_chip = {
420629c647f3SMarc Zyngier .name = "GICv4.1-vpe",
4207d97c97baSMarc Zyngier .irq_mask = its_vpe_4_1_mask_irq,
4208d97c97baSMarc Zyngier .irq_unmask = its_vpe_4_1_unmask_irq,
420929c647f3SMarc Zyngier .irq_eoi = irq_chip_eoi_parent,
421029c647f3SMarc Zyngier .irq_set_affinity = its_vpe_set_affinity,
421129c647f3SMarc Zyngier .irq_set_vcpu_affinity = its_vpe_4_1_set_vcpu_affinity,
421229c647f3SMarc Zyngier };
421329c647f3SMarc Zyngier
its_configure_sgi(struct irq_data * d,bool clear)4214e252cf8aSMarc Zyngier static void its_configure_sgi(struct irq_data *d, bool clear)
4215e252cf8aSMarc Zyngier {
4216e252cf8aSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4217e252cf8aSMarc Zyngier struct its_cmd_desc desc;
4218e252cf8aSMarc Zyngier
4219e252cf8aSMarc Zyngier desc.its_vsgi_cmd.vpe = vpe;
4220e252cf8aSMarc Zyngier desc.its_vsgi_cmd.sgi = d->hwirq;
4221e252cf8aSMarc Zyngier desc.its_vsgi_cmd.priority = vpe->sgi_config[d->hwirq].priority;
4222e252cf8aSMarc Zyngier desc.its_vsgi_cmd.enable = vpe->sgi_config[d->hwirq].enabled;
4223e252cf8aSMarc Zyngier desc.its_vsgi_cmd.group = vpe->sgi_config[d->hwirq].group;
4224e252cf8aSMarc Zyngier desc.its_vsgi_cmd.clear = clear;
4225e252cf8aSMarc Zyngier
4226e252cf8aSMarc Zyngier /*
4227e252cf8aSMarc Zyngier * GICv4.1 allows us to send VSGI commands to any ITS as long as the
4228e252cf8aSMarc Zyngier * destination VPE is mapped there. Since we map them eagerly at
4229e252cf8aSMarc Zyngier * activation time, we're pretty sure the first GICv4.1 ITS will do.
4230e252cf8aSMarc Zyngier */
4231e252cf8aSMarc Zyngier its_send_single_vcommand(find_4_1_its(), its_build_vsgi_cmd, &desc);
4232e252cf8aSMarc Zyngier }
4233e252cf8aSMarc Zyngier
its_sgi_mask_irq(struct irq_data * d)4234b4e8d644SMarc Zyngier static void its_sgi_mask_irq(struct irq_data *d)
4235b4e8d644SMarc Zyngier {
4236b4e8d644SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4237b4e8d644SMarc Zyngier
4238b4e8d644SMarc Zyngier vpe->sgi_config[d->hwirq].enabled = false;
4239b4e8d644SMarc Zyngier its_configure_sgi(d, false);
4240b4e8d644SMarc Zyngier }
4241b4e8d644SMarc Zyngier
its_sgi_unmask_irq(struct irq_data * d)4242b4e8d644SMarc Zyngier static void its_sgi_unmask_irq(struct irq_data *d)
4243b4e8d644SMarc Zyngier {
4244b4e8d644SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4245b4e8d644SMarc Zyngier
4246b4e8d644SMarc Zyngier vpe->sgi_config[d->hwirq].enabled = true;
4247b4e8d644SMarc Zyngier its_configure_sgi(d, false);
4248b4e8d644SMarc Zyngier }
4249b4e8d644SMarc Zyngier
its_sgi_set_affinity(struct irq_data * d,const struct cpumask * mask_val,bool force)4250166cba71SMarc Zyngier static int its_sgi_set_affinity(struct irq_data *d,
4251166cba71SMarc Zyngier const struct cpumask *mask_val,
4252166cba71SMarc Zyngier bool force)
4253166cba71SMarc Zyngier {
4254166cba71SMarc Zyngier /*
4255166cba71SMarc Zyngier * There is no notion of affinity for virtual SGIs, at least
4256a359f757SIngo Molnar * not on the host (since they can only be targeting a vPE).
4257166cba71SMarc Zyngier * Tell the kernel we've done whatever it asked for.
4258166cba71SMarc Zyngier */
42594b2dfe1eSMarc Zyngier irq_data_update_effective_affinity(d, mask_val);
4260166cba71SMarc Zyngier return IRQ_SET_MASK_OK;
4261166cba71SMarc Zyngier }
4262166cba71SMarc Zyngier
its_sgi_set_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool state)42637017ff0eSMarc Zyngier static int its_sgi_set_irqchip_state(struct irq_data *d,
42647017ff0eSMarc Zyngier enum irqchip_irq_state which,
42657017ff0eSMarc Zyngier bool state)
42667017ff0eSMarc Zyngier {
42677017ff0eSMarc Zyngier if (which != IRQCHIP_STATE_PENDING)
42687017ff0eSMarc Zyngier return -EINVAL;
42697017ff0eSMarc Zyngier
42707017ff0eSMarc Zyngier if (state) {
42717017ff0eSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
42727017ff0eSMarc Zyngier struct its_node *its = find_4_1_its();
42737017ff0eSMarc Zyngier u64 val;
42747017ff0eSMarc Zyngier
42757017ff0eSMarc Zyngier val = FIELD_PREP(GITS_SGIR_VPEID, vpe->vpe_id);
42767017ff0eSMarc Zyngier val |= FIELD_PREP(GITS_SGIR_VINTID, d->hwirq);
42777017ff0eSMarc Zyngier writeq_relaxed(val, its->sgir_base + GITS_SGIR - SZ_128K);
42787017ff0eSMarc Zyngier } else {
42797017ff0eSMarc Zyngier its_configure_sgi(d, true);
42807017ff0eSMarc Zyngier }
42817017ff0eSMarc Zyngier
42827017ff0eSMarc Zyngier return 0;
42837017ff0eSMarc Zyngier }
42847017ff0eSMarc Zyngier
its_sgi_get_irqchip_state(struct irq_data * d,enum irqchip_irq_state which,bool * val)42857017ff0eSMarc Zyngier static int its_sgi_get_irqchip_state(struct irq_data *d,
42867017ff0eSMarc Zyngier enum irqchip_irq_state which, bool *val)
42877017ff0eSMarc Zyngier {
42887017ff0eSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
42897017ff0eSMarc Zyngier void __iomem *base;
42907017ff0eSMarc Zyngier unsigned long flags;
42917017ff0eSMarc Zyngier u32 count = 1000000; /* 1s! */
42927017ff0eSMarc Zyngier u32 status;
42937017ff0eSMarc Zyngier int cpu;
42947017ff0eSMarc Zyngier
42957017ff0eSMarc Zyngier if (which != IRQCHIP_STATE_PENDING)
42967017ff0eSMarc Zyngier return -EINVAL;
42977017ff0eSMarc Zyngier
42987017ff0eSMarc Zyngier /*
42997017ff0eSMarc Zyngier * Locking galore! We can race against two different events:
43007017ff0eSMarc Zyngier *
4301a359f757SIngo Molnar * - Concurrent vPE affinity change: we must make sure it cannot
43027017ff0eSMarc Zyngier * happen, or we'll talk to the wrong redistributor. This is
43037017ff0eSMarc Zyngier * identical to what happens with vLPIs.
43047017ff0eSMarc Zyngier *
43057017ff0eSMarc Zyngier * - Concurrent VSGIPENDR access: As it involves accessing two
43067017ff0eSMarc Zyngier * MMIO registers, this must be made atomic one way or another.
43077017ff0eSMarc Zyngier */
43087017ff0eSMarc Zyngier cpu = vpe_to_cpuid_lock(vpe, &flags);
43097017ff0eSMarc Zyngier raw_spin_lock(&gic_data_rdist_cpu(cpu)->rd_lock);
43107017ff0eSMarc Zyngier base = gic_data_rdist_cpu(cpu)->rd_base + SZ_128K;
43117017ff0eSMarc Zyngier writel_relaxed(vpe->vpe_id, base + GICR_VSGIR);
43127017ff0eSMarc Zyngier do {
43137017ff0eSMarc Zyngier status = readl_relaxed(base + GICR_VSGIPENDR);
43147017ff0eSMarc Zyngier if (!(status & GICR_VSGIPENDR_BUSY))
43157017ff0eSMarc Zyngier goto out;
43167017ff0eSMarc Zyngier
43177017ff0eSMarc Zyngier count--;
43187017ff0eSMarc Zyngier if (!count) {
43197017ff0eSMarc Zyngier pr_err_ratelimited("Unable to get SGI status\n");
43207017ff0eSMarc Zyngier goto out;
43217017ff0eSMarc Zyngier }
43227017ff0eSMarc Zyngier cpu_relax();
43237017ff0eSMarc Zyngier udelay(1);
43247017ff0eSMarc Zyngier } while (count);
43257017ff0eSMarc Zyngier
43267017ff0eSMarc Zyngier out:
43277017ff0eSMarc Zyngier raw_spin_unlock(&gic_data_rdist_cpu(cpu)->rd_lock);
43287017ff0eSMarc Zyngier vpe_to_cpuid_unlock(vpe, flags);
43297017ff0eSMarc Zyngier
43307017ff0eSMarc Zyngier if (!count)
43317017ff0eSMarc Zyngier return -ENXIO;
43327017ff0eSMarc Zyngier
43337017ff0eSMarc Zyngier *val = !!(status & (1 << d->hwirq));
43347017ff0eSMarc Zyngier
43357017ff0eSMarc Zyngier return 0;
43367017ff0eSMarc Zyngier }
43377017ff0eSMarc Zyngier
its_sgi_set_vcpu_affinity(struct irq_data * d,void * vcpu_info)433805d32df1SMarc Zyngier static int its_sgi_set_vcpu_affinity(struct irq_data *d, void *vcpu_info)
433905d32df1SMarc Zyngier {
434005d32df1SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
434105d32df1SMarc Zyngier struct its_cmd_info *info = vcpu_info;
434205d32df1SMarc Zyngier
434305d32df1SMarc Zyngier switch (info->cmd_type) {
434405d32df1SMarc Zyngier case PROP_UPDATE_VSGI:
434505d32df1SMarc Zyngier vpe->sgi_config[d->hwirq].priority = info->priority;
434605d32df1SMarc Zyngier vpe->sgi_config[d->hwirq].group = info->group;
434705d32df1SMarc Zyngier its_configure_sgi(d, false);
434805d32df1SMarc Zyngier return 0;
434905d32df1SMarc Zyngier
435005d32df1SMarc Zyngier default:
435105d32df1SMarc Zyngier return -EINVAL;
435205d32df1SMarc Zyngier }
435305d32df1SMarc Zyngier }
435405d32df1SMarc Zyngier
4355166cba71SMarc Zyngier static struct irq_chip its_sgi_irq_chip = {
4356166cba71SMarc Zyngier .name = "GICv4.1-sgi",
4357b4e8d644SMarc Zyngier .irq_mask = its_sgi_mask_irq,
4358b4e8d644SMarc Zyngier .irq_unmask = its_sgi_unmask_irq,
4359166cba71SMarc Zyngier .irq_set_affinity = its_sgi_set_affinity,
43607017ff0eSMarc Zyngier .irq_set_irqchip_state = its_sgi_set_irqchip_state,
43617017ff0eSMarc Zyngier .irq_get_irqchip_state = its_sgi_get_irqchip_state,
436205d32df1SMarc Zyngier .irq_set_vcpu_affinity = its_sgi_set_vcpu_affinity,
4363166cba71SMarc Zyngier };
4364166cba71SMarc Zyngier
its_sgi_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)4365166cba71SMarc Zyngier static int its_sgi_irq_domain_alloc(struct irq_domain *domain,
4366166cba71SMarc Zyngier unsigned int virq, unsigned int nr_irqs,
4367166cba71SMarc Zyngier void *args)
4368166cba71SMarc Zyngier {
4369166cba71SMarc Zyngier struct its_vpe *vpe = args;
4370166cba71SMarc Zyngier int i;
4371166cba71SMarc Zyngier
4372166cba71SMarc Zyngier /* Yes, we do want 16 SGIs */
4373166cba71SMarc Zyngier WARN_ON(nr_irqs != 16);
4374166cba71SMarc Zyngier
4375166cba71SMarc Zyngier for (i = 0; i < 16; i++) {
4376166cba71SMarc Zyngier vpe->sgi_config[i].priority = 0;
4377166cba71SMarc Zyngier vpe->sgi_config[i].enabled = false;
4378166cba71SMarc Zyngier vpe->sgi_config[i].group = false;
4379166cba71SMarc Zyngier
4380166cba71SMarc Zyngier irq_domain_set_hwirq_and_chip(domain, virq + i, i,
4381166cba71SMarc Zyngier &its_sgi_irq_chip, vpe);
4382166cba71SMarc Zyngier irq_set_status_flags(virq + i, IRQ_DISABLE_UNLAZY);
4383166cba71SMarc Zyngier }
4384166cba71SMarc Zyngier
4385166cba71SMarc Zyngier return 0;
4386166cba71SMarc Zyngier }
4387166cba71SMarc Zyngier
its_sgi_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)4388166cba71SMarc Zyngier static void its_sgi_irq_domain_free(struct irq_domain *domain,
4389166cba71SMarc Zyngier unsigned int virq,
4390166cba71SMarc Zyngier unsigned int nr_irqs)
4391166cba71SMarc Zyngier {
4392166cba71SMarc Zyngier /* Nothing to do */
4393166cba71SMarc Zyngier }
4394166cba71SMarc Zyngier
its_sgi_irq_domain_activate(struct irq_domain * domain,struct irq_data * d,bool reserve)4395166cba71SMarc Zyngier static int its_sgi_irq_domain_activate(struct irq_domain *domain,
4396166cba71SMarc Zyngier struct irq_data *d, bool reserve)
4397166cba71SMarc Zyngier {
4398e252cf8aSMarc Zyngier /* Write out the initial SGI configuration */
4399e252cf8aSMarc Zyngier its_configure_sgi(d, false);
4400166cba71SMarc Zyngier return 0;
4401166cba71SMarc Zyngier }
4402166cba71SMarc Zyngier
its_sgi_irq_domain_deactivate(struct irq_domain * domain,struct irq_data * d)4403166cba71SMarc Zyngier static void its_sgi_irq_domain_deactivate(struct irq_domain *domain,
4404166cba71SMarc Zyngier struct irq_data *d)
4405166cba71SMarc Zyngier {
4406e252cf8aSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
4407e252cf8aSMarc Zyngier
4408e252cf8aSMarc Zyngier /*
4409e252cf8aSMarc Zyngier * The VSGI command is awkward:
4410e252cf8aSMarc Zyngier *
4411e252cf8aSMarc Zyngier * - To change the configuration, CLEAR must be set to false,
4412e252cf8aSMarc Zyngier * leaving the pending bit unchanged.
4413e252cf8aSMarc Zyngier * - To clear the pending bit, CLEAR must be set to true, leaving
4414e252cf8aSMarc Zyngier * the configuration unchanged.
4415e252cf8aSMarc Zyngier *
4416e252cf8aSMarc Zyngier * You just can't do both at once, hence the two commands below.
4417e252cf8aSMarc Zyngier */
4418e252cf8aSMarc Zyngier vpe->sgi_config[d->hwirq].enabled = false;
4419e252cf8aSMarc Zyngier its_configure_sgi(d, false);
4420e252cf8aSMarc Zyngier its_configure_sgi(d, true);
4421166cba71SMarc Zyngier }
4422166cba71SMarc Zyngier
4423166cba71SMarc Zyngier static const struct irq_domain_ops its_sgi_domain_ops = {
4424166cba71SMarc Zyngier .alloc = its_sgi_irq_domain_alloc,
4425166cba71SMarc Zyngier .free = its_sgi_irq_domain_free,
4426166cba71SMarc Zyngier .activate = its_sgi_irq_domain_activate,
4427166cba71SMarc Zyngier .deactivate = its_sgi_irq_domain_deactivate,
4428166cba71SMarc Zyngier };
4429166cba71SMarc Zyngier
its_vpe_id_alloc(void)44307d75bbb4SMarc Zyngier static int its_vpe_id_alloc(void)
44317d75bbb4SMarc Zyngier {
443232bd44dcSShanker Donthineni return ida_simple_get(&its_vpeid_ida, 0, ITS_MAX_VPEID, GFP_KERNEL);
44337d75bbb4SMarc Zyngier }
44347d75bbb4SMarc Zyngier
its_vpe_id_free(u16 id)44357d75bbb4SMarc Zyngier static void its_vpe_id_free(u16 id)
44367d75bbb4SMarc Zyngier {
44377d75bbb4SMarc Zyngier ida_simple_remove(&its_vpeid_ida, id);
44387d75bbb4SMarc Zyngier }
44397d75bbb4SMarc Zyngier
its_vpe_init(struct its_vpe * vpe)44407d75bbb4SMarc Zyngier static int its_vpe_init(struct its_vpe *vpe)
44417d75bbb4SMarc Zyngier {
44427d75bbb4SMarc Zyngier struct page *vpt_page;
44437d75bbb4SMarc Zyngier int vpe_id;
44447d75bbb4SMarc Zyngier
44457d75bbb4SMarc Zyngier /* Allocate vpe_id */
44467d75bbb4SMarc Zyngier vpe_id = its_vpe_id_alloc();
44477d75bbb4SMarc Zyngier if (vpe_id < 0)
44487d75bbb4SMarc Zyngier return vpe_id;
44497d75bbb4SMarc Zyngier
44507d75bbb4SMarc Zyngier /* Allocate VPT */
44517d75bbb4SMarc Zyngier vpt_page = its_allocate_pending_table(GFP_KERNEL);
44527d75bbb4SMarc Zyngier if (!vpt_page) {
44537d75bbb4SMarc Zyngier its_vpe_id_free(vpe_id);
44547d75bbb4SMarc Zyngier return -ENOMEM;
44557d75bbb4SMarc Zyngier }
44567d75bbb4SMarc Zyngier
44577d75bbb4SMarc Zyngier if (!its_alloc_vpe_table(vpe_id)) {
44587d75bbb4SMarc Zyngier its_vpe_id_free(vpe_id);
445934f8eb92SNianyao Tang its_free_pending_table(vpt_page);
44607d75bbb4SMarc Zyngier return -ENOMEM;
44617d75bbb4SMarc Zyngier }
44627d75bbb4SMarc Zyngier
4463f3a05921SMarc Zyngier raw_spin_lock_init(&vpe->vpe_lock);
44647d75bbb4SMarc Zyngier vpe->vpe_id = vpe_id;
44657d75bbb4SMarc Zyngier vpe->vpt_page = vpt_page;
446664edfaa9SMarc Zyngier atomic_set(&vpe->vmapp_count, 0);
446701282ab5SMarc Zyngier if (!gic_rdists->has_rvpeid)
446820b3d54eSMarc Zyngier vpe->vpe_proxy_event = -1;
44697d75bbb4SMarc Zyngier
44707d75bbb4SMarc Zyngier return 0;
44717d75bbb4SMarc Zyngier }
44727d75bbb4SMarc Zyngier
its_vpe_teardown(struct its_vpe * vpe)44737d75bbb4SMarc Zyngier static void its_vpe_teardown(struct its_vpe *vpe)
44747d75bbb4SMarc Zyngier {
447520b3d54eSMarc Zyngier its_vpe_db_proxy_unmap(vpe);
44767d75bbb4SMarc Zyngier its_vpe_id_free(vpe->vpe_id);
44777d75bbb4SMarc Zyngier its_free_pending_table(vpe->vpt_page);
44787d75bbb4SMarc Zyngier }
44797d75bbb4SMarc Zyngier
its_vpe_irq_domain_free(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs)44807d75bbb4SMarc Zyngier static void its_vpe_irq_domain_free(struct irq_domain *domain,
44817d75bbb4SMarc Zyngier unsigned int virq,
44827d75bbb4SMarc Zyngier unsigned int nr_irqs)
44837d75bbb4SMarc Zyngier {
44847d75bbb4SMarc Zyngier struct its_vm *vm = domain->host_data;
44857d75bbb4SMarc Zyngier int i;
44867d75bbb4SMarc Zyngier
44877d75bbb4SMarc Zyngier irq_domain_free_irqs_parent(domain, virq, nr_irqs);
44887d75bbb4SMarc Zyngier
44897d75bbb4SMarc Zyngier for (i = 0; i < nr_irqs; i++) {
44907d75bbb4SMarc Zyngier struct irq_data *data = irq_domain_get_irq_data(domain,
44917d75bbb4SMarc Zyngier virq + i);
44927d75bbb4SMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(data);
44937d75bbb4SMarc Zyngier
44947d75bbb4SMarc Zyngier BUG_ON(vm != vpe->its_vm);
44957d75bbb4SMarc Zyngier
44967d75bbb4SMarc Zyngier clear_bit(data->hwirq, vm->db_bitmap);
44977d75bbb4SMarc Zyngier its_vpe_teardown(vpe);
44987d75bbb4SMarc Zyngier irq_domain_reset_irq_data(data);
44997d75bbb4SMarc Zyngier }
45007d75bbb4SMarc Zyngier
45017d75bbb4SMarc Zyngier if (bitmap_empty(vm->db_bitmap, vm->nr_db_lpis)) {
450238dd7c49SMarc Zyngier its_lpi_free(vm->db_bitmap, vm->db_lpi_base, vm->nr_db_lpis);
45037d75bbb4SMarc Zyngier its_free_prop_table(vm->vprop_page);
45047d75bbb4SMarc Zyngier }
45057d75bbb4SMarc Zyngier }
45067d75bbb4SMarc Zyngier
its_vpe_irq_domain_alloc(struct irq_domain * domain,unsigned int virq,unsigned int nr_irqs,void * args)45077d75bbb4SMarc Zyngier static int its_vpe_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
45087d75bbb4SMarc Zyngier unsigned int nr_irqs, void *args)
45097d75bbb4SMarc Zyngier {
451029c647f3SMarc Zyngier struct irq_chip *irqchip = &its_vpe_irq_chip;
45117d75bbb4SMarc Zyngier struct its_vm *vm = args;
45127d75bbb4SMarc Zyngier unsigned long *bitmap;
45137d75bbb4SMarc Zyngier struct page *vprop_page;
45147d75bbb4SMarc Zyngier int base, nr_ids, i, err = 0;
45157d75bbb4SMarc Zyngier
451638dd7c49SMarc Zyngier bitmap = its_lpi_alloc(roundup_pow_of_two(nr_irqs), &base, &nr_ids);
45177d75bbb4SMarc Zyngier if (!bitmap)
45187d75bbb4SMarc Zyngier return -ENOMEM;
45197d75bbb4SMarc Zyngier
45207d75bbb4SMarc Zyngier if (nr_ids < nr_irqs) {
452138dd7c49SMarc Zyngier its_lpi_free(bitmap, base, nr_ids);
45227d75bbb4SMarc Zyngier return -ENOMEM;
45237d75bbb4SMarc Zyngier }
45247d75bbb4SMarc Zyngier
45257d75bbb4SMarc Zyngier vprop_page = its_allocate_prop_table(GFP_KERNEL);
45267d75bbb4SMarc Zyngier if (!vprop_page) {
452738dd7c49SMarc Zyngier its_lpi_free(bitmap, base, nr_ids);
45287d75bbb4SMarc Zyngier return -ENOMEM;
45297d75bbb4SMarc Zyngier }
45307d75bbb4SMarc Zyngier
45317d75bbb4SMarc Zyngier vm->db_bitmap = bitmap;
45327d75bbb4SMarc Zyngier vm->db_lpi_base = base;
45337d75bbb4SMarc Zyngier vm->nr_db_lpis = nr_ids;
45347d75bbb4SMarc Zyngier vm->vprop_page = vprop_page;
45357d75bbb4SMarc Zyngier
453629c647f3SMarc Zyngier if (gic_rdists->has_rvpeid)
453729c647f3SMarc Zyngier irqchip = &its_vpe_4_1_irq_chip;
453829c647f3SMarc Zyngier
45397d75bbb4SMarc Zyngier for (i = 0; i < nr_irqs; i++) {
45407d75bbb4SMarc Zyngier vm->vpes[i]->vpe_db_lpi = base + i;
45417d75bbb4SMarc Zyngier err = its_vpe_init(vm->vpes[i]);
45427d75bbb4SMarc Zyngier if (err)
45437d75bbb4SMarc Zyngier break;
45447d75bbb4SMarc Zyngier err = its_irq_gic_domain_alloc(domain, virq + i,
45457d75bbb4SMarc Zyngier vm->vpes[i]->vpe_db_lpi);
45467d75bbb4SMarc Zyngier if (err)
45477d75bbb4SMarc Zyngier break;
45487d75bbb4SMarc Zyngier irq_domain_set_hwirq_and_chip(domain, virq + i, i,
454929c647f3SMarc Zyngier irqchip, vm->vpes[i]);
45507d75bbb4SMarc Zyngier set_bit(i, bitmap);
45518f4b5895SJames Gowans irqd_set_resend_when_in_progress(irq_get_irq_data(virq + i));
45527d75bbb4SMarc Zyngier }
45537d75bbb4SMarc Zyngier
455403170e65SGuanrui Huang if (err)
4555280bef51SKaige Fu its_vpe_irq_domain_free(domain, virq, i);
45567d75bbb4SMarc Zyngier
45577d75bbb4SMarc Zyngier return err;
45587d75bbb4SMarc Zyngier }
45597d75bbb4SMarc Zyngier
its_vpe_irq_domain_activate(struct irq_domain * domain,struct irq_data * d,bool reserve)456072491643SThomas Gleixner static int its_vpe_irq_domain_activate(struct irq_domain *domain,
4561702cb0a0SThomas Gleixner struct irq_data *d, bool reserve)
4562eb78192bSMarc Zyngier {
4563eb78192bSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
456440619a2eSMarc Zyngier struct its_node *its;
4565eb78192bSMarc Zyngier
4566009384b3SMarc Zyngier /*
4567009384b3SMarc Zyngier * If we use the list map, we issue VMAPP on demand... Unless
4568009384b3SMarc Zyngier * we're on a GICv4.1 and we eagerly map the VPE on all ITSs
4569009384b3SMarc Zyngier * so that VSGIs can work.
4570009384b3SMarc Zyngier */
4571009384b3SMarc Zyngier if (!gic_requires_eager_mapping())
45726ef930f2SMarc Zyngier return 0;
4573eb78192bSMarc Zyngier
4574eb78192bSMarc Zyngier /* Map the VPE to the first possible CPU */
4575eb78192bSMarc Zyngier vpe->col_idx = cpumask_first(cpu_online_mask);
457640619a2eSMarc Zyngier
457740619a2eSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
45780dd57fedSMarc Zyngier if (!is_v4(its))
457940619a2eSMarc Zyngier continue;
458040619a2eSMarc Zyngier
458175fd951bSMarc Zyngier its_send_vmapp(its, vpe, true);
458240619a2eSMarc Zyngier its_send_vinvall(its, vpe);
458340619a2eSMarc Zyngier }
458440619a2eSMarc Zyngier
458544c4c25eSMarc Zyngier irq_data_update_effective_affinity(d, cpumask_of(vpe->col_idx));
458644c4c25eSMarc Zyngier
458772491643SThomas Gleixner return 0;
4588eb78192bSMarc Zyngier }
4589eb78192bSMarc Zyngier
its_vpe_irq_domain_deactivate(struct irq_domain * domain,struct irq_data * d)4590eb78192bSMarc Zyngier static void its_vpe_irq_domain_deactivate(struct irq_domain *domain,
4591eb78192bSMarc Zyngier struct irq_data *d)
4592eb78192bSMarc Zyngier {
4593eb78192bSMarc Zyngier struct its_vpe *vpe = irq_data_get_irq_chip_data(d);
459475fd951bSMarc Zyngier struct its_node *its;
4595eb78192bSMarc Zyngier
45962247e1bfSMarc Zyngier /*
4597009384b3SMarc Zyngier * If we use the list map on GICv4.0, we unmap the VPE once no
4598009384b3SMarc Zyngier * VLPIs are associated with the VM.
45992247e1bfSMarc Zyngier */
4600009384b3SMarc Zyngier if (!gic_requires_eager_mapping())
46012247e1bfSMarc Zyngier return;
46022247e1bfSMarc Zyngier
460375fd951bSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
46040dd57fedSMarc Zyngier if (!is_v4(its))
460575fd951bSMarc Zyngier continue;
460675fd951bSMarc Zyngier
460775fd951bSMarc Zyngier its_send_vmapp(its, vpe, false);
460875fd951bSMarc Zyngier }
4609301beaf1SMarc Zyngier
4610301beaf1SMarc Zyngier /*
4611301beaf1SMarc Zyngier * There may be a direct read to the VPT after unmapping the
4612301beaf1SMarc Zyngier * vPE, to guarantee the validity of this, we make the VPT
4613301beaf1SMarc Zyngier * memory coherent with the CPU caches here.
4614301beaf1SMarc Zyngier */
4615301beaf1SMarc Zyngier if (find_4_1_its() && !atomic_read(&vpe->vmapp_count))
4616301beaf1SMarc Zyngier gic_flush_dcache_to_poc(page_address(vpe->vpt_page),
4617301beaf1SMarc Zyngier LPI_PENDBASE_SZ);
4618eb78192bSMarc Zyngier }
4619eb78192bSMarc Zyngier
46208fff27aeSMarc Zyngier static const struct irq_domain_ops its_vpe_domain_ops = {
46217d75bbb4SMarc Zyngier .alloc = its_vpe_irq_domain_alloc,
46227d75bbb4SMarc Zyngier .free = its_vpe_irq_domain_free,
4623eb78192bSMarc Zyngier .activate = its_vpe_irq_domain_activate,
4624eb78192bSMarc Zyngier .deactivate = its_vpe_irq_domain_deactivate,
46258fff27aeSMarc Zyngier };
46268fff27aeSMarc Zyngier
its_force_quiescent(void __iomem * base)46274559fbb3SYun Wu static int its_force_quiescent(void __iomem *base)
46284559fbb3SYun Wu {
46294559fbb3SYun Wu u32 count = 1000000; /* 1s */
46304559fbb3SYun Wu u32 val;
46314559fbb3SYun Wu
46324559fbb3SYun Wu val = readl_relaxed(base + GITS_CTLR);
46337611da86SDavid Daney /*
46347611da86SDavid Daney * GIC architecture specification requires the ITS to be both
46357611da86SDavid Daney * disabled and quiescent for writes to GITS_BASER<n> or
46367611da86SDavid Daney * GITS_CBASER to not have UNPREDICTABLE results.
46377611da86SDavid Daney */
46387611da86SDavid Daney if ((val & GITS_CTLR_QUIESCENT) && !(val & GITS_CTLR_ENABLE))
46394559fbb3SYun Wu return 0;
46404559fbb3SYun Wu
46414559fbb3SYun Wu /* Disable the generation of all interrupts to this ITS */
4642d51c4b4dSMarc Zyngier val &= ~(GITS_CTLR_ENABLE | GITS_CTLR_ImDe);
46434559fbb3SYun Wu writel_relaxed(val, base + GITS_CTLR);
46444559fbb3SYun Wu
46454559fbb3SYun Wu /* Poll GITS_CTLR and wait until ITS becomes quiescent */
46464559fbb3SYun Wu while (1) {
46474559fbb3SYun Wu val = readl_relaxed(base + GITS_CTLR);
46484559fbb3SYun Wu if (val & GITS_CTLR_QUIESCENT)
46494559fbb3SYun Wu return 0;
46504559fbb3SYun Wu
46514559fbb3SYun Wu count--;
46524559fbb3SYun Wu if (!count)
46534559fbb3SYun Wu return -EBUSY;
46544559fbb3SYun Wu
46554559fbb3SYun Wu cpu_relax();
46564559fbb3SYun Wu udelay(1);
46574559fbb3SYun Wu }
46584559fbb3SYun Wu }
46594559fbb3SYun Wu
its_enable_quirk_cavium_22375(void * data)46609d111d49SArd Biesheuvel static bool __maybe_unused its_enable_quirk_cavium_22375(void *data)
466194100970SRobert Richter {
466294100970SRobert Richter struct its_node *its = data;
466394100970SRobert Richter
4664576a8342SMarc Zyngier /* erratum 22375: only alloc 8MB table size (20 bits) */
4665576a8342SMarc Zyngier its->typer &= ~GITS_TYPER_DEVBITS;
4666576a8342SMarc Zyngier its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, 20 - 1);
466794100970SRobert Richter its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_22375;
46689d111d49SArd Biesheuvel
46699d111d49SArd Biesheuvel return true;
467094100970SRobert Richter }
467194100970SRobert Richter
its_enable_quirk_cavium_23144(void * data)46729d111d49SArd Biesheuvel static bool __maybe_unused its_enable_quirk_cavium_23144(void *data)
4673fbf8f40eSGanapatrao Kulkarni {
4674fbf8f40eSGanapatrao Kulkarni struct its_node *its = data;
4675fbf8f40eSGanapatrao Kulkarni
4676fbf8f40eSGanapatrao Kulkarni its->flags |= ITS_FLAGS_WORKAROUND_CAVIUM_23144;
46779d111d49SArd Biesheuvel
46789d111d49SArd Biesheuvel return true;
4679fbf8f40eSGanapatrao Kulkarni }
4680fbf8f40eSGanapatrao Kulkarni
its_enable_quirk_qdf2400_e0065(void * data)46819d111d49SArd Biesheuvel static bool __maybe_unused its_enable_quirk_qdf2400_e0065(void *data)
468290922a2dSShanker Donthineni {
468390922a2dSShanker Donthineni struct its_node *its = data;
468490922a2dSShanker Donthineni
468590922a2dSShanker Donthineni /* On QDF2400, the size of the ITE is 16Bytes */
4686ffedbf0cSMarc Zyngier its->typer &= ~GITS_TYPER_ITT_ENTRY_SIZE;
4687ffedbf0cSMarc Zyngier its->typer |= FIELD_PREP(GITS_TYPER_ITT_ENTRY_SIZE, 16 - 1);
46889d111d49SArd Biesheuvel
46899d111d49SArd Biesheuvel return true;
469090922a2dSShanker Donthineni }
469190922a2dSShanker Donthineni
its_irq_get_msi_base_pre_its(struct its_device * its_dev)4692558b0165SArd Biesheuvel static u64 its_irq_get_msi_base_pre_its(struct its_device *its_dev)
4693558b0165SArd Biesheuvel {
4694558b0165SArd Biesheuvel struct its_node *its = its_dev->its;
4695558b0165SArd Biesheuvel
4696558b0165SArd Biesheuvel /*
4697558b0165SArd Biesheuvel * The Socionext Synquacer SoC has a so-called 'pre-ITS',
4698558b0165SArd Biesheuvel * which maps 32-bit writes targeted at a separate window of
4699558b0165SArd Biesheuvel * size '4 << device_id_bits' onto writes to GITS_TRANSLATER
4700558b0165SArd Biesheuvel * with device ID taken from bits [device_id_bits + 1:2] of
4701558b0165SArd Biesheuvel * the window offset.
4702558b0165SArd Biesheuvel */
4703558b0165SArd Biesheuvel return its->pre_its_base + (its_dev->device_id << 2);
4704558b0165SArd Biesheuvel }
4705558b0165SArd Biesheuvel
its_enable_quirk_socionext_synquacer(void * data)4706558b0165SArd Biesheuvel static bool __maybe_unused its_enable_quirk_socionext_synquacer(void *data)
4707558b0165SArd Biesheuvel {
4708558b0165SArd Biesheuvel struct its_node *its = data;
4709558b0165SArd Biesheuvel u32 pre_its_window[2];
4710558b0165SArd Biesheuvel u32 ids;
4711558b0165SArd Biesheuvel
4712558b0165SArd Biesheuvel if (!fwnode_property_read_u32_array(its->fwnode_handle,
4713558b0165SArd Biesheuvel "socionext,synquacer-pre-its",
4714558b0165SArd Biesheuvel pre_its_window,
4715558b0165SArd Biesheuvel ARRAY_SIZE(pre_its_window))) {
4716558b0165SArd Biesheuvel
4717558b0165SArd Biesheuvel its->pre_its_base = pre_its_window[0];
4718558b0165SArd Biesheuvel its->get_msi_base = its_irq_get_msi_base_pre_its;
4719558b0165SArd Biesheuvel
4720558b0165SArd Biesheuvel ids = ilog2(pre_its_window[1]) - 2;
4721576a8342SMarc Zyngier if (device_ids(its) > ids) {
4722576a8342SMarc Zyngier its->typer &= ~GITS_TYPER_DEVBITS;
4723576a8342SMarc Zyngier its->typer |= FIELD_PREP(GITS_TYPER_DEVBITS, ids - 1);
4724576a8342SMarc Zyngier }
4725558b0165SArd Biesheuvel
4726558b0165SArd Biesheuvel /* the pre-ITS breaks isolation, so disable MSI remapping */
4727dcb83f6eSJason Gunthorpe its->msi_domain_flags &= ~IRQ_DOMAIN_FLAG_ISOLATED_MSI;
4728558b0165SArd Biesheuvel return true;
4729558b0165SArd Biesheuvel }
4730558b0165SArd Biesheuvel return false;
4731558b0165SArd Biesheuvel }
4732558b0165SArd Biesheuvel
its_enable_quirk_hip07_161600802(void * data)47335c9a882eSMarc Zyngier static bool __maybe_unused its_enable_quirk_hip07_161600802(void *data)
47345c9a882eSMarc Zyngier {
47355c9a882eSMarc Zyngier struct its_node *its = data;
47365c9a882eSMarc Zyngier
47375c9a882eSMarc Zyngier /*
47385c9a882eSMarc Zyngier * Hip07 insists on using the wrong address for the VLPI
47395c9a882eSMarc Zyngier * page. Trick it into doing the right thing...
47405c9a882eSMarc Zyngier */
47415c9a882eSMarc Zyngier its->vlpi_redist_offset = SZ_128K;
47425c9a882eSMarc Zyngier return true;
4743cc2d3216SMarc Zyngier }
47444c21f3c2SMarc Zyngier
its_enable_rk3588001(void * data)4745a8707f55SSebastian Reichel static bool __maybe_unused its_enable_rk3588001(void *data)
4746a8707f55SSebastian Reichel {
4747a8707f55SSebastian Reichel struct its_node *its = data;
4748a8707f55SSebastian Reichel
4749567f67acSSebastian Reichel if (!of_machine_is_compatible("rockchip,rk3588") &&
4750567f67acSSebastian Reichel !of_machine_is_compatible("rockchip,rk3588s"))
4751a8707f55SSebastian Reichel return false;
4752a8707f55SSebastian Reichel
4753a8707f55SSebastian Reichel its->flags |= ITS_FLAGS_FORCE_NON_SHAREABLE;
4754a8707f55SSebastian Reichel gic_rdists->flags |= RDIST_FLAGS_FORCE_NON_SHAREABLE;
4755a8707f55SSebastian Reichel
4756a8707f55SSebastian Reichel return true;
4757a8707f55SSebastian Reichel }
4758a8707f55SSebastian Reichel
its_set_non_coherent(void * data)47593a0fff0fSLorenzo Pieralisi static bool its_set_non_coherent(void *data)
47603a0fff0fSLorenzo Pieralisi {
47613a0fff0fSLorenzo Pieralisi struct its_node *its = data;
47623a0fff0fSLorenzo Pieralisi
47633a0fff0fSLorenzo Pieralisi its->flags |= ITS_FLAGS_FORCE_NON_SHAREABLE;
47643a0fff0fSLorenzo Pieralisi return true;
47653a0fff0fSLorenzo Pieralisi }
47663a0fff0fSLorenzo Pieralisi
476767510ccaSRobert Richter static const struct gic_quirk its_quirks[] = {
476894100970SRobert Richter #ifdef CONFIG_CAVIUM_ERRATUM_22375
476994100970SRobert Richter {
477094100970SRobert Richter .desc = "ITS: Cavium errata 22375, 24313",
477194100970SRobert Richter .iidr = 0xa100034c, /* ThunderX pass 1.x */
477294100970SRobert Richter .mask = 0xffff0fff,
477394100970SRobert Richter .init = its_enable_quirk_cavium_22375,
477494100970SRobert Richter },
477594100970SRobert Richter #endif
4776fbf8f40eSGanapatrao Kulkarni #ifdef CONFIG_CAVIUM_ERRATUM_23144
4777fbf8f40eSGanapatrao Kulkarni {
4778fbf8f40eSGanapatrao Kulkarni .desc = "ITS: Cavium erratum 23144",
4779fbf8f40eSGanapatrao Kulkarni .iidr = 0xa100034c, /* ThunderX pass 1.x */
4780fbf8f40eSGanapatrao Kulkarni .mask = 0xffff0fff,
4781fbf8f40eSGanapatrao Kulkarni .init = its_enable_quirk_cavium_23144,
4782fbf8f40eSGanapatrao Kulkarni },
4783fbf8f40eSGanapatrao Kulkarni #endif
478490922a2dSShanker Donthineni #ifdef CONFIG_QCOM_QDF2400_ERRATUM_0065
478590922a2dSShanker Donthineni {
478690922a2dSShanker Donthineni .desc = "ITS: QDF2400 erratum 0065",
478790922a2dSShanker Donthineni .iidr = 0x00001070, /* QDF2400 ITS rev 1.x */
478890922a2dSShanker Donthineni .mask = 0xffffffff,
478990922a2dSShanker Donthineni .init = its_enable_quirk_qdf2400_e0065,
479090922a2dSShanker Donthineni },
479190922a2dSShanker Donthineni #endif
4792558b0165SArd Biesheuvel #ifdef CONFIG_SOCIONEXT_SYNQUACER_PREITS
4793558b0165SArd Biesheuvel {
4794558b0165SArd Biesheuvel /*
4795558b0165SArd Biesheuvel * The Socionext Synquacer SoC incorporates ARM's own GIC-500
4796558b0165SArd Biesheuvel * implementation, but with a 'pre-ITS' added that requires
4797558b0165SArd Biesheuvel * special handling in software.
4798558b0165SArd Biesheuvel */
4799558b0165SArd Biesheuvel .desc = "ITS: Socionext Synquacer pre-ITS",
4800558b0165SArd Biesheuvel .iidr = 0x0001143b,
4801558b0165SArd Biesheuvel .mask = 0xffffffff,
4802558b0165SArd Biesheuvel .init = its_enable_quirk_socionext_synquacer,
4803558b0165SArd Biesheuvel },
4804558b0165SArd Biesheuvel #endif
48055c9a882eSMarc Zyngier #ifdef CONFIG_HISILICON_ERRATUM_161600802
48065c9a882eSMarc Zyngier {
48075c9a882eSMarc Zyngier .desc = "ITS: Hip07 erratum 161600802",
48085c9a882eSMarc Zyngier .iidr = 0x00000004,
48095c9a882eSMarc Zyngier .mask = 0xffffffff,
48105c9a882eSMarc Zyngier .init = its_enable_quirk_hip07_161600802,
48115c9a882eSMarc Zyngier },
48125c9a882eSMarc Zyngier #endif
4813a8707f55SSebastian Reichel #ifdef CONFIG_ROCKCHIP_ERRATUM_3588001
4814a8707f55SSebastian Reichel {
4815a8707f55SSebastian Reichel .desc = "ITS: Rockchip erratum RK3588001",
4816a8707f55SSebastian Reichel .iidr = 0x0201743b,
4817a8707f55SSebastian Reichel .mask = 0xffffffff,
4818a8707f55SSebastian Reichel .init = its_enable_rk3588001,
4819a8707f55SSebastian Reichel },
4820a8707f55SSebastian Reichel #endif
482167510ccaSRobert Richter {
48223a0fff0fSLorenzo Pieralisi .desc = "ITS: non-coherent attribute",
48233a0fff0fSLorenzo Pieralisi .property = "dma-noncoherent",
48243a0fff0fSLorenzo Pieralisi .init = its_set_non_coherent,
48253a0fff0fSLorenzo Pieralisi },
48263a0fff0fSLorenzo Pieralisi {
482767510ccaSRobert Richter }
482867510ccaSRobert Richter };
482967510ccaSRobert Richter
its_enable_quirks(struct its_node * its)483067510ccaSRobert Richter static void its_enable_quirks(struct its_node *its)
483167510ccaSRobert Richter {
483267510ccaSRobert Richter u32 iidr = readl_relaxed(its->base + GITS_IIDR);
483367510ccaSRobert Richter
483467510ccaSRobert Richter gic_enable_quirks(iidr, its_quirks, its);
48353a0fff0fSLorenzo Pieralisi
48363a0fff0fSLorenzo Pieralisi if (is_of_node(its->fwnode_handle))
48373a0fff0fSLorenzo Pieralisi gic_enable_of_quirks(to_of_node(its->fwnode_handle),
48383a0fff0fSLorenzo Pieralisi its_quirks, its);
483967510ccaSRobert Richter }
484067510ccaSRobert Richter
its_save_disable(void)4841dba0bc7bSDerek Basehore static int its_save_disable(void)
4842dba0bc7bSDerek Basehore {
4843dba0bc7bSDerek Basehore struct its_node *its;
4844dba0bc7bSDerek Basehore int err = 0;
4845dba0bc7bSDerek Basehore
4846a8db7456SSebastian Andrzej Siewior raw_spin_lock(&its_lock);
4847dba0bc7bSDerek Basehore list_for_each_entry(its, &its_nodes, entry) {
4848dba0bc7bSDerek Basehore void __iomem *base;
4849dba0bc7bSDerek Basehore
4850dba0bc7bSDerek Basehore base = its->base;
4851dba0bc7bSDerek Basehore its->ctlr_save = readl_relaxed(base + GITS_CTLR);
4852dba0bc7bSDerek Basehore err = its_force_quiescent(base);
4853dba0bc7bSDerek Basehore if (err) {
4854dba0bc7bSDerek Basehore pr_err("ITS@%pa: failed to quiesce: %d\n",
4855dba0bc7bSDerek Basehore &its->phys_base, err);
4856dba0bc7bSDerek Basehore writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4857dba0bc7bSDerek Basehore goto err;
4858dba0bc7bSDerek Basehore }
4859dba0bc7bSDerek Basehore
4860dba0bc7bSDerek Basehore its->cbaser_save = gits_read_cbaser(base + GITS_CBASER);
4861dba0bc7bSDerek Basehore }
4862dba0bc7bSDerek Basehore
4863dba0bc7bSDerek Basehore err:
4864dba0bc7bSDerek Basehore if (err) {
4865dba0bc7bSDerek Basehore list_for_each_entry_continue_reverse(its, &its_nodes, entry) {
4866dba0bc7bSDerek Basehore void __iomem *base;
4867dba0bc7bSDerek Basehore
4868dba0bc7bSDerek Basehore base = its->base;
4869dba0bc7bSDerek Basehore writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4870dba0bc7bSDerek Basehore }
4871dba0bc7bSDerek Basehore }
4872a8db7456SSebastian Andrzej Siewior raw_spin_unlock(&its_lock);
4873dba0bc7bSDerek Basehore
4874dba0bc7bSDerek Basehore return err;
4875dba0bc7bSDerek Basehore }
4876dba0bc7bSDerek Basehore
its_restore_enable(void)4877dba0bc7bSDerek Basehore static void its_restore_enable(void)
4878dba0bc7bSDerek Basehore {
4879dba0bc7bSDerek Basehore struct its_node *its;
4880dba0bc7bSDerek Basehore int ret;
4881dba0bc7bSDerek Basehore
4882a8db7456SSebastian Andrzej Siewior raw_spin_lock(&its_lock);
4883dba0bc7bSDerek Basehore list_for_each_entry(its, &its_nodes, entry) {
4884dba0bc7bSDerek Basehore void __iomem *base;
4885dba0bc7bSDerek Basehore int i;
4886dba0bc7bSDerek Basehore
4887dba0bc7bSDerek Basehore base = its->base;
4888dba0bc7bSDerek Basehore
4889dba0bc7bSDerek Basehore /*
4890dba0bc7bSDerek Basehore * Make sure that the ITS is disabled. If it fails to quiesce,
4891dba0bc7bSDerek Basehore * don't restore it since writing to CBASER or BASER<n>
4892dba0bc7bSDerek Basehore * registers is undefined according to the GIC v3 ITS
4893dba0bc7bSDerek Basehore * Specification.
489474cde1a5SXu Qiang *
489574cde1a5SXu Qiang * Firmware resuming with the ITS enabled is terminally broken.
4896dba0bc7bSDerek Basehore */
489774cde1a5SXu Qiang WARN_ON(readl_relaxed(base + GITS_CTLR) & GITS_CTLR_ENABLE);
4898dba0bc7bSDerek Basehore ret = its_force_quiescent(base);
4899dba0bc7bSDerek Basehore if (ret) {
4900dba0bc7bSDerek Basehore pr_err("ITS@%pa: failed to quiesce on resume: %d\n",
4901dba0bc7bSDerek Basehore &its->phys_base, ret);
4902dba0bc7bSDerek Basehore continue;
4903dba0bc7bSDerek Basehore }
4904dba0bc7bSDerek Basehore
4905dba0bc7bSDerek Basehore gits_write_cbaser(its->cbaser_save, base + GITS_CBASER);
4906dba0bc7bSDerek Basehore
4907dba0bc7bSDerek Basehore /*
4908dba0bc7bSDerek Basehore * Writing CBASER resets CREADR to 0, so make CWRITER and
4909dba0bc7bSDerek Basehore * cmd_write line up with it.
4910dba0bc7bSDerek Basehore */
4911dba0bc7bSDerek Basehore its->cmd_write = its->cmd_base;
4912dba0bc7bSDerek Basehore gits_write_cwriter(0, base + GITS_CWRITER);
4913dba0bc7bSDerek Basehore
4914dba0bc7bSDerek Basehore /* Restore GITS_BASER from the value cache. */
4915dba0bc7bSDerek Basehore for (i = 0; i < GITS_BASER_NR_REGS; i++) {
4916dba0bc7bSDerek Basehore struct its_baser *baser = &its->tables[i];
4917dba0bc7bSDerek Basehore
4918dba0bc7bSDerek Basehore if (!(baser->val & GITS_BASER_VALID))
4919dba0bc7bSDerek Basehore continue;
4920dba0bc7bSDerek Basehore
4921dba0bc7bSDerek Basehore its_write_baser(its, baser, baser->val);
4922dba0bc7bSDerek Basehore }
4923dba0bc7bSDerek Basehore writel_relaxed(its->ctlr_save, base + GITS_CTLR);
4924920181ceSDerek Basehore
4925920181ceSDerek Basehore /*
4926920181ceSDerek Basehore * Reinit the collection if it's stored in the ITS. This is
4927920181ceSDerek Basehore * indicated by the col_id being less than the HCC field.
4928920181ceSDerek Basehore * CID < HCC as specified in the GIC v3 Documentation.
4929920181ceSDerek Basehore */
4930920181ceSDerek Basehore if (its->collections[smp_processor_id()].col_id <
4931920181ceSDerek Basehore GITS_TYPER_HCC(gic_read_typer(base + GITS_TYPER)))
4932920181ceSDerek Basehore its_cpu_init_collection(its);
4933dba0bc7bSDerek Basehore }
4934a8db7456SSebastian Andrzej Siewior raw_spin_unlock(&its_lock);
4935dba0bc7bSDerek Basehore }
4936dba0bc7bSDerek Basehore
4937dba0bc7bSDerek Basehore static struct syscore_ops its_syscore_ops = {
4938dba0bc7bSDerek Basehore .suspend = its_save_disable,
4939dba0bc7bSDerek Basehore .resume = its_restore_enable,
4940dba0bc7bSDerek Basehore };
4941dba0bc7bSDerek Basehore
its_map_one(struct resource * res,int * err)4942c733ebb7SMarc Zyngier static void __init __iomem *its_map_one(struct resource *res, int *err)
4943c733ebb7SMarc Zyngier {
4944c733ebb7SMarc Zyngier void __iomem *its_base;
4945c733ebb7SMarc Zyngier u32 val;
4946c733ebb7SMarc Zyngier
4947c733ebb7SMarc Zyngier its_base = ioremap(res->start, SZ_64K);
4948c733ebb7SMarc Zyngier if (!its_base) {
4949c733ebb7SMarc Zyngier pr_warn("ITS@%pa: Unable to map ITS registers\n", &res->start);
4950c733ebb7SMarc Zyngier *err = -ENOMEM;
4951c733ebb7SMarc Zyngier return NULL;
4952c733ebb7SMarc Zyngier }
4953c733ebb7SMarc Zyngier
4954c733ebb7SMarc Zyngier val = readl_relaxed(its_base + GITS_PIDR2) & GIC_PIDR2_ARCH_MASK;
4955c733ebb7SMarc Zyngier if (val != 0x30 && val != 0x40) {
4956c733ebb7SMarc Zyngier pr_warn("ITS@%pa: No ITS detected, giving up\n", &res->start);
4957c733ebb7SMarc Zyngier *err = -ENODEV;
4958c733ebb7SMarc Zyngier goto out_unmap;
4959c733ebb7SMarc Zyngier }
4960c733ebb7SMarc Zyngier
4961c733ebb7SMarc Zyngier *err = its_force_quiescent(its_base);
4962c733ebb7SMarc Zyngier if (*err) {
4963c733ebb7SMarc Zyngier pr_warn("ITS@%pa: Failed to quiesce, giving up\n", &res->start);
4964c733ebb7SMarc Zyngier goto out_unmap;
4965c733ebb7SMarc Zyngier }
4966c733ebb7SMarc Zyngier
4967c733ebb7SMarc Zyngier return its_base;
4968c733ebb7SMarc Zyngier
4969c733ebb7SMarc Zyngier out_unmap:
4970c733ebb7SMarc Zyngier iounmap(its_base);
4971c733ebb7SMarc Zyngier return NULL;
4972c733ebb7SMarc Zyngier }
4973c733ebb7SMarc Zyngier
its_init_domain(struct its_node * its)49749585a495SMarc Zyngier static int its_init_domain(struct its_node *its)
4975d14ae5e6STomasz Nowicki {
4976d14ae5e6STomasz Nowicki struct irq_domain *inner_domain;
4977d14ae5e6STomasz Nowicki struct msi_domain_info *info;
4978d14ae5e6STomasz Nowicki
4979d14ae5e6STomasz Nowicki info = kzalloc(sizeof(*info), GFP_KERNEL);
4980d14ae5e6STomasz Nowicki if (!info)
4981d14ae5e6STomasz Nowicki return -ENOMEM;
4982d14ae5e6STomasz Nowicki
49831e46e040SJohan Hovold info->ops = &its_msi_domain_ops;
49841e46e040SJohan Hovold info->data = its;
49851e46e040SJohan Hovold
49861e46e040SJohan Hovold inner_domain = irq_domain_create_hierarchy(its_parent,
49871e46e040SJohan Hovold its->msi_domain_flags, 0,
49889585a495SMarc Zyngier its->fwnode_handle, &its_domain_ops,
49891e46e040SJohan Hovold info);
4990d14ae5e6STomasz Nowicki if (!inner_domain) {
4991d14ae5e6STomasz Nowicki kfree(info);
4992d14ae5e6STomasz Nowicki return -ENOMEM;
4993d14ae5e6STomasz Nowicki }
4994d14ae5e6STomasz Nowicki
499596f0d93aSMarc Zyngier irq_domain_update_bus_token(inner_domain, DOMAIN_BUS_NEXUS);
4996d14ae5e6STomasz Nowicki
4997d14ae5e6STomasz Nowicki return 0;
4998d14ae5e6STomasz Nowicki }
4999d14ae5e6STomasz Nowicki
its_init_vpe_domain(void)50008fff27aeSMarc Zyngier static int its_init_vpe_domain(void)
50018fff27aeSMarc Zyngier {
500220b3d54eSMarc Zyngier struct its_node *its;
500320b3d54eSMarc Zyngier u32 devid;
500420b3d54eSMarc Zyngier int entries;
500520b3d54eSMarc Zyngier
500620b3d54eSMarc Zyngier if (gic_rdists->has_direct_lpi) {
500720b3d54eSMarc Zyngier pr_info("ITS: Using DirectLPI for VPE invalidation\n");
500820b3d54eSMarc Zyngier return 0;
500920b3d54eSMarc Zyngier }
501020b3d54eSMarc Zyngier
501120b3d54eSMarc Zyngier /* Any ITS will do, even if not v4 */
501220b3d54eSMarc Zyngier its = list_first_entry(&its_nodes, struct its_node, entry);
501320b3d54eSMarc Zyngier
501420b3d54eSMarc Zyngier entries = roundup_pow_of_two(nr_cpu_ids);
50156396bb22SKees Cook vpe_proxy.vpes = kcalloc(entries, sizeof(*vpe_proxy.vpes),
501620b3d54eSMarc Zyngier GFP_KERNEL);
5017944a1a17SZhen Lei if (!vpe_proxy.vpes)
501820b3d54eSMarc Zyngier return -ENOMEM;
501920b3d54eSMarc Zyngier
502020b3d54eSMarc Zyngier /* Use the last possible DevID */
5021576a8342SMarc Zyngier devid = GENMASK(device_ids(its) - 1, 0);
502220b3d54eSMarc Zyngier vpe_proxy.dev = its_create_device(its, devid, entries, false);
502320b3d54eSMarc Zyngier if (!vpe_proxy.dev) {
502420b3d54eSMarc Zyngier kfree(vpe_proxy.vpes);
502520b3d54eSMarc Zyngier pr_err("ITS: Can't allocate GICv4 proxy device\n");
502620b3d54eSMarc Zyngier return -ENOMEM;
502720b3d54eSMarc Zyngier }
502820b3d54eSMarc Zyngier
5029c427a475SShanker Donthineni BUG_ON(entries > vpe_proxy.dev->nr_ites);
503020b3d54eSMarc Zyngier
503120b3d54eSMarc Zyngier raw_spin_lock_init(&vpe_proxy.lock);
503220b3d54eSMarc Zyngier vpe_proxy.next_victim = 0;
503320b3d54eSMarc Zyngier pr_info("ITS: Allocated DevID %x as GICv4 proxy device (%d slots)\n",
503420b3d54eSMarc Zyngier devid, vpe_proxy.dev->nr_ites);
503520b3d54eSMarc Zyngier
50368fff27aeSMarc Zyngier return 0;
50378fff27aeSMarc Zyngier }
50388fff27aeSMarc Zyngier
its_compute_its_list_map(struct its_node * its)50399585a495SMarc Zyngier static int __init its_compute_its_list_map(struct its_node *its)
50403dfa576bSMarc Zyngier {
50413dfa576bSMarc Zyngier int its_number;
50423dfa576bSMarc Zyngier u32 ctlr;
50433dfa576bSMarc Zyngier
50443dfa576bSMarc Zyngier /*
50453dfa576bSMarc Zyngier * This is assumed to be done early enough that we're
50463dfa576bSMarc Zyngier * guaranteed to be single-threaded, hence no
50473dfa576bSMarc Zyngier * locking. Should this change, we should address
50483dfa576bSMarc Zyngier * this.
50493dfa576bSMarc Zyngier */
5050ab60491eSMarc Zyngier its_number = find_first_zero_bit(&its_list_map, GICv4_ITS_LIST_MAX);
5051ab60491eSMarc Zyngier if (its_number >= GICv4_ITS_LIST_MAX) {
50523dfa576bSMarc Zyngier pr_err("ITS@%pa: No ITSList entry available!\n",
50539585a495SMarc Zyngier &its->phys_base);
50543dfa576bSMarc Zyngier return -EINVAL;
50553dfa576bSMarc Zyngier }
50563dfa576bSMarc Zyngier
50579585a495SMarc Zyngier ctlr = readl_relaxed(its->base + GITS_CTLR);
50583dfa576bSMarc Zyngier ctlr &= ~GITS_CTLR_ITS_NUMBER;
50593dfa576bSMarc Zyngier ctlr |= its_number << GITS_CTLR_ITS_NUMBER_SHIFT;
50609585a495SMarc Zyngier writel_relaxed(ctlr, its->base + GITS_CTLR);
50619585a495SMarc Zyngier ctlr = readl_relaxed(its->base + GITS_CTLR);
50623dfa576bSMarc Zyngier if ((ctlr & GITS_CTLR_ITS_NUMBER) != (its_number << GITS_CTLR_ITS_NUMBER_SHIFT)) {
50633dfa576bSMarc Zyngier its_number = ctlr & GITS_CTLR_ITS_NUMBER;
50643dfa576bSMarc Zyngier its_number >>= GITS_CTLR_ITS_NUMBER_SHIFT;
50653dfa576bSMarc Zyngier }
50663dfa576bSMarc Zyngier
50673dfa576bSMarc Zyngier if (test_and_set_bit(its_number, &its_list_map)) {
50683dfa576bSMarc Zyngier pr_err("ITS@%pa: Duplicate ITSList entry %d\n",
50699585a495SMarc Zyngier &its->phys_base, its_number);
50703dfa576bSMarc Zyngier return -EINVAL;
50713dfa576bSMarc Zyngier }
50723dfa576bSMarc Zyngier
50733dfa576bSMarc Zyngier return its_number;
50743dfa576bSMarc Zyngier }
50753dfa576bSMarc Zyngier
its_probe_one(struct its_node * its)50769585a495SMarc Zyngier static int __init its_probe_one(struct its_node *its)
50774c21f3c2SMarc Zyngier {
50789585a495SMarc Zyngier u64 baser, tmp;
5079539d3782SShanker Donthineni struct page *page;
5080c733ebb7SMarc Zyngier u32 ctlr;
50814c21f3c2SMarc Zyngier int err;
50824c21f3c2SMarc Zyngier
508391a80fffSMarc Zyngier its_enable_quirks(its);
508491a80fffSMarc Zyngier
50850dd57fedSMarc Zyngier if (is_v4(its)) {
50869585a495SMarc Zyngier if (!(its->typer & GITS_TYPER_VMOVP)) {
50879585a495SMarc Zyngier err = its_compute_its_list_map(its);
50883dfa576bSMarc Zyngier if (err < 0)
50899585a495SMarc Zyngier goto out;
50903dfa576bSMarc Zyngier
5091debf6d02SMarc Zyngier its->list_nr = err;
5092debf6d02SMarc Zyngier
50933dfa576bSMarc Zyngier pr_info("ITS@%pa: Using ITS number %d\n",
50949585a495SMarc Zyngier &its->phys_base, err);
50953dfa576bSMarc Zyngier } else {
50969585a495SMarc Zyngier pr_info("ITS@%pa: Single VMOVP capable\n", &its->phys_base);
50973dfa576bSMarc Zyngier }
50985e516846SMarc Zyngier
50995e516846SMarc Zyngier if (is_v4_1(its)) {
51009585a495SMarc Zyngier u32 svpet = FIELD_GET(GITS_TYPER_SVPET, its->typer);
51015e46a484SMarc Zyngier
51029585a495SMarc Zyngier its->sgir_base = ioremap(its->phys_base + SZ_128K, SZ_64K);
51035e46a484SMarc Zyngier if (!its->sgir_base) {
51045e46a484SMarc Zyngier err = -ENOMEM;
51059585a495SMarc Zyngier goto out;
51065e46a484SMarc Zyngier }
51075e46a484SMarc Zyngier
51089585a495SMarc Zyngier its->mpidr = readl_relaxed(its->base + GITS_MPIDR);
51095e516846SMarc Zyngier
51105e516846SMarc Zyngier pr_info("ITS@%pa: Using GICv4.1 mode %08x %08x\n",
51119585a495SMarc Zyngier &its->phys_base, its->mpidr, svpet);
51125e516846SMarc Zyngier }
51133dfa576bSMarc Zyngier }
51143dfa576bSMarc Zyngier
5115539d3782SShanker Donthineni page = alloc_pages_node(its->numa_node, GFP_KERNEL | __GFP_ZERO,
51165bc13c2cSRobert Richter get_order(ITS_CMD_QUEUE_SZ));
5117539d3782SShanker Donthineni if (!page) {
51184c21f3c2SMarc Zyngier err = -ENOMEM;
51195e46a484SMarc Zyngier goto out_unmap_sgir;
51204c21f3c2SMarc Zyngier }
5121539d3782SShanker Donthineni its->cmd_base = (void *)page_address(page);
51224c21f3c2SMarc Zyngier its->cmd_write = its->cmd_base;
51234c21f3c2SMarc Zyngier
51240e0b0f69SShanker Donthineni err = its_alloc_tables(its);
51254c21f3c2SMarc Zyngier if (err)
51264c21f3c2SMarc Zyngier goto out_free_cmd;
51274c21f3c2SMarc Zyngier
51284c21f3c2SMarc Zyngier err = its_alloc_collections(its);
51294c21f3c2SMarc Zyngier if (err)
51304c21f3c2SMarc Zyngier goto out_free_tables;
51314c21f3c2SMarc Zyngier
51324c21f3c2SMarc Zyngier baser = (virt_to_phys(its->cmd_base) |
51332fd632a0SShanker Donthineni GITS_CBASER_RaWaWb |
51344c21f3c2SMarc Zyngier GITS_CBASER_InnerShareable |
51354c21f3c2SMarc Zyngier (ITS_CMD_QUEUE_SZ / SZ_4K - 1) |
51364c21f3c2SMarc Zyngier GITS_CBASER_VALID);
51374c21f3c2SMarc Zyngier
51380968a619SVladimir Murzin gits_write_cbaser(baser, its->base + GITS_CBASER);
51390968a619SVladimir Murzin tmp = gits_read_cbaser(its->base + GITS_CBASER);
51404c21f3c2SMarc Zyngier
5141a8707f55SSebastian Reichel if (its->flags & ITS_FLAGS_FORCE_NON_SHAREABLE)
5142a8707f55SSebastian Reichel tmp &= ~GITS_CBASER_SHAREABILITY_MASK;
5143a8707f55SSebastian Reichel
51444ad3e363SMarc Zyngier if ((tmp ^ baser) & GITS_CBASER_SHAREABILITY_MASK) {
5145241a386cSMarc Zyngier if (!(tmp & GITS_CBASER_SHAREABILITY_MASK)) {
5146241a386cSMarc Zyngier /*
5147241a386cSMarc Zyngier * The HW reports non-shareable, we must
5148241a386cSMarc Zyngier * remove the cacheability attributes as
5149241a386cSMarc Zyngier * well.
5150241a386cSMarc Zyngier */
5151241a386cSMarc Zyngier baser &= ~(GITS_CBASER_SHAREABILITY_MASK |
5152241a386cSMarc Zyngier GITS_CBASER_CACHEABILITY_MASK);
5153241a386cSMarc Zyngier baser |= GITS_CBASER_nC;
51540968a619SVladimir Murzin gits_write_cbaser(baser, its->base + GITS_CBASER);
5155241a386cSMarc Zyngier }
51564c21f3c2SMarc Zyngier pr_info("ITS: using cache flushing for cmd queue\n");
51574c21f3c2SMarc Zyngier its->flags |= ITS_FLAGS_CMDQ_NEEDS_FLUSHING;
51584c21f3c2SMarc Zyngier }
51594c21f3c2SMarc Zyngier
51600968a619SVladimir Murzin gits_write_cwriter(0, its->base + GITS_CWRITER);
51613dfa576bSMarc Zyngier ctlr = readl_relaxed(its->base + GITS_CTLR);
5162d51c4b4dSMarc Zyngier ctlr |= GITS_CTLR_ENABLE;
51630dd57fedSMarc Zyngier if (is_v4(its))
5164d51c4b4dSMarc Zyngier ctlr |= GITS_CTLR_ImDe;
5165d51c4b4dSMarc Zyngier writel_relaxed(ctlr, its->base + GITS_CTLR);
5166241a386cSMarc Zyngier
51679585a495SMarc Zyngier err = its_init_domain(its);
5168d14ae5e6STomasz Nowicki if (err)
516954456db9SMarc Zyngier goto out_free_tables;
51704c21f3c2SMarc Zyngier
5171a8db7456SSebastian Andrzej Siewior raw_spin_lock(&its_lock);
51724c21f3c2SMarc Zyngier list_add(&its->entry, &its_nodes);
5173a8db7456SSebastian Andrzej Siewior raw_spin_unlock(&its_lock);
51744c21f3c2SMarc Zyngier
51754c21f3c2SMarc Zyngier return 0;
51764c21f3c2SMarc Zyngier
51774c21f3c2SMarc Zyngier out_free_tables:
51784c21f3c2SMarc Zyngier its_free_tables(its);
51794c21f3c2SMarc Zyngier out_free_cmd:
51805bc13c2cSRobert Richter free_pages((unsigned long)its->cmd_base, get_order(ITS_CMD_QUEUE_SZ));
51815e46a484SMarc Zyngier out_unmap_sgir:
51825e46a484SMarc Zyngier if (its->sgir_base)
51835e46a484SMarc Zyngier iounmap(its->sgir_base);
51849585a495SMarc Zyngier out:
51859585a495SMarc Zyngier pr_err("ITS@%pa: failed probing (%d)\n", &its->phys_base, err);
51864c21f3c2SMarc Zyngier return err;
51874c21f3c2SMarc Zyngier }
51884c21f3c2SMarc Zyngier
gic_rdists_supports_plpis(void)51894c21f3c2SMarc Zyngier static bool gic_rdists_supports_plpis(void)
51904c21f3c2SMarc Zyngier {
5191589ce5f4SMarc Zyngier return !!(gic_read_typer(gic_data_rdist_rd_base() + GICR_TYPER) & GICR_TYPER_PLPIS);
51924c21f3c2SMarc Zyngier }
51934c21f3c2SMarc Zyngier
redist_disable_lpis(void)51946eb486b6SShanker Donthineni static int redist_disable_lpis(void)
51954c21f3c2SMarc Zyngier {
51966eb486b6SShanker Donthineni void __iomem *rbase = gic_data_rdist_rd_base();
51976eb486b6SShanker Donthineni u64 timeout = USEC_PER_SEC;
51986eb486b6SShanker Donthineni u64 val;
51996eb486b6SShanker Donthineni
52004c21f3c2SMarc Zyngier if (!gic_rdists_supports_plpis()) {
52014c21f3c2SMarc Zyngier pr_info("CPU%d: LPIs not supported\n", smp_processor_id());
52024c21f3c2SMarc Zyngier return -ENXIO;
52034c21f3c2SMarc Zyngier }
52046eb486b6SShanker Donthineni
52056eb486b6SShanker Donthineni val = readl_relaxed(rbase + GICR_CTLR);
52066eb486b6SShanker Donthineni if (!(val & GICR_CTLR_ENABLE_LPIS))
52076eb486b6SShanker Donthineni return 0;
52086eb486b6SShanker Donthineni
520911e37d35SMarc Zyngier /*
521011e37d35SMarc Zyngier * If coming via a CPU hotplug event, we don't need to disable
521111e37d35SMarc Zyngier * LPIs before trying to re-enable them. They are already
521211e37d35SMarc Zyngier * configured and all is well in the world.
5213c440a9d9SMarc Zyngier *
5214c440a9d9SMarc Zyngier * If running with preallocated tables, there is nothing to do.
521511e37d35SMarc Zyngier */
5216c0cdc890SValentin Schneider if ((gic_data_rdist()->flags & RD_LOCAL_LPI_ENABLED) ||
5217c440a9d9SMarc Zyngier (gic_rdists->flags & RDIST_FLAGS_RD_TABLES_PREALLOCATED))
521811e37d35SMarc Zyngier return 0;
521911e37d35SMarc Zyngier
522011e37d35SMarc Zyngier /*
522111e37d35SMarc Zyngier * From that point on, we only try to do some damage control.
522211e37d35SMarc Zyngier */
522311e37d35SMarc Zyngier pr_warn("GICv3: CPU%d: Booted with LPIs enabled, memory probably corrupted\n",
52246eb486b6SShanker Donthineni smp_processor_id());
52256eb486b6SShanker Donthineni add_taint(TAINT_CRAP, LOCKDEP_STILL_OK);
52266eb486b6SShanker Donthineni
52276eb486b6SShanker Donthineni /* Disable LPIs */
52286eb486b6SShanker Donthineni val &= ~GICR_CTLR_ENABLE_LPIS;
52296eb486b6SShanker Donthineni writel_relaxed(val, rbase + GICR_CTLR);
52306eb486b6SShanker Donthineni
52316eb486b6SShanker Donthineni /* Make sure any change to GICR_CTLR is observable by the GIC */
52326eb486b6SShanker Donthineni dsb(sy);
52336eb486b6SShanker Donthineni
52346eb486b6SShanker Donthineni /*
52356eb486b6SShanker Donthineni * Software must observe RWP==0 after clearing GICR_CTLR.EnableLPIs
52366eb486b6SShanker Donthineni * from 1 to 0 before programming GICR_PEND{PROP}BASER registers.
52376eb486b6SShanker Donthineni * Error out if we time out waiting for RWP to clear.
52386eb486b6SShanker Donthineni */
52396eb486b6SShanker Donthineni while (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_RWP) {
52406eb486b6SShanker Donthineni if (!timeout) {
52416eb486b6SShanker Donthineni pr_err("CPU%d: Timeout while disabling LPIs\n",
52426eb486b6SShanker Donthineni smp_processor_id());
52436eb486b6SShanker Donthineni return -ETIMEDOUT;
52446eb486b6SShanker Donthineni }
52456eb486b6SShanker Donthineni udelay(1);
52466eb486b6SShanker Donthineni timeout--;
52476eb486b6SShanker Donthineni }
52486eb486b6SShanker Donthineni
52496eb486b6SShanker Donthineni /*
52506eb486b6SShanker Donthineni * After it has been written to 1, it is IMPLEMENTATION
52516eb486b6SShanker Donthineni * DEFINED whether GICR_CTLR.EnableLPI becomes RES1 or can be
52526eb486b6SShanker Donthineni * cleared to 0. Error out if clearing the bit failed.
52536eb486b6SShanker Donthineni */
52546eb486b6SShanker Donthineni if (readl_relaxed(rbase + GICR_CTLR) & GICR_CTLR_ENABLE_LPIS) {
52556eb486b6SShanker Donthineni pr_err("CPU%d: Failed to disable LPIs\n", smp_processor_id());
52566eb486b6SShanker Donthineni return -EBUSY;
52576eb486b6SShanker Donthineni }
52586eb486b6SShanker Donthineni
52596eb486b6SShanker Donthineni return 0;
52606eb486b6SShanker Donthineni }
52616eb486b6SShanker Donthineni
its_cpu_init(void)52626eb486b6SShanker Donthineni int its_cpu_init(void)
52636eb486b6SShanker Donthineni {
52646eb486b6SShanker Donthineni if (!list_empty(&its_nodes)) {
52656eb486b6SShanker Donthineni int ret;
52666eb486b6SShanker Donthineni
52676eb486b6SShanker Donthineni ret = redist_disable_lpis();
52686eb486b6SShanker Donthineni if (ret)
52696eb486b6SShanker Donthineni return ret;
52706eb486b6SShanker Donthineni
52714c21f3c2SMarc Zyngier its_cpu_init_lpis();
5272920181ceSDerek Basehore its_cpu_init_collections();
52734c21f3c2SMarc Zyngier }
52744c21f3c2SMarc Zyngier
52754c21f3c2SMarc Zyngier return 0;
52764c21f3c2SMarc Zyngier }
52774c21f3c2SMarc Zyngier
rdist_memreserve_cpuhp_cleanup_workfn(struct work_struct * work)5278835f442fSValentin Schneider static void rdist_memreserve_cpuhp_cleanup_workfn(struct work_struct *work)
5279835f442fSValentin Schneider {
5280835f442fSValentin Schneider cpuhp_remove_state_nocalls(gic_rdists->cpuhp_memreserve_state);
5281835f442fSValentin Schneider gic_rdists->cpuhp_memreserve_state = CPUHP_INVALID;
5282835f442fSValentin Schneider }
5283835f442fSValentin Schneider
5284835f442fSValentin Schneider static DECLARE_WORK(rdist_memreserve_cpuhp_cleanup_work,
5285835f442fSValentin Schneider rdist_memreserve_cpuhp_cleanup_workfn);
5286835f442fSValentin Schneider
its_cpu_memreserve_lpi(unsigned int cpu)5287d23bc2bcSValentin Schneider static int its_cpu_memreserve_lpi(unsigned int cpu)
5288d23bc2bcSValentin Schneider {
5289d23bc2bcSValentin Schneider struct page *pend_page;
5290d23bc2bcSValentin Schneider int ret = 0;
5291d23bc2bcSValentin Schneider
5292d23bc2bcSValentin Schneider /* This gets to run exactly once per CPU */
5293d23bc2bcSValentin Schneider if (gic_data_rdist()->flags & RD_LOCAL_MEMRESERVE_DONE)
5294d23bc2bcSValentin Schneider return 0;
5295d23bc2bcSValentin Schneider
5296d23bc2bcSValentin Schneider pend_page = gic_data_rdist()->pend_page;
5297d23bc2bcSValentin Schneider if (WARN_ON(!pend_page)) {
5298d23bc2bcSValentin Schneider ret = -ENOMEM;
5299d23bc2bcSValentin Schneider goto out;
5300d23bc2bcSValentin Schneider }
5301d23bc2bcSValentin Schneider /*
5302d23bc2bcSValentin Schneider * If the pending table was pre-programmed, free the memory we
5303d23bc2bcSValentin Schneider * preemptively allocated. Otherwise, reserve that memory for
5304d23bc2bcSValentin Schneider * later kexecs.
5305d23bc2bcSValentin Schneider */
5306d23bc2bcSValentin Schneider if (gic_data_rdist()->flags & RD_LOCAL_PENDTABLE_PREALLOCATED) {
5307d23bc2bcSValentin Schneider its_free_pending_table(pend_page);
5308d23bc2bcSValentin Schneider gic_data_rdist()->pend_page = NULL;
5309d23bc2bcSValentin Schneider } else {
5310d23bc2bcSValentin Schneider phys_addr_t paddr = page_to_phys(pend_page);
5311d23bc2bcSValentin Schneider WARN_ON(gic_reserve_range(paddr, LPI_PENDBASE_SZ));
5312d23bc2bcSValentin Schneider }
5313d23bc2bcSValentin Schneider
5314d23bc2bcSValentin Schneider out:
5315835f442fSValentin Schneider /* Last CPU being brought up gets to issue the cleanup */
531616436f70SArd Biesheuvel if (!IS_ENABLED(CONFIG_SMP) ||
531716436f70SArd Biesheuvel cpumask_equal(&cpus_booted_once_mask, cpu_possible_mask))
5318835f442fSValentin Schneider schedule_work(&rdist_memreserve_cpuhp_cleanup_work);
5319835f442fSValentin Schneider
5320d23bc2bcSValentin Schneider gic_data_rdist()->flags |= RD_LOCAL_MEMRESERVE_DONE;
5321d23bc2bcSValentin Schneider return ret;
5322d23bc2bcSValentin Schneider }
5323d23bc2bcSValentin Schneider
5324c733ebb7SMarc Zyngier /* Mark all the BASER registers as invalid before they get reprogrammed */
its_reset_one(struct resource * res)5325c733ebb7SMarc Zyngier static int __init its_reset_one(struct resource *res)
5326c733ebb7SMarc Zyngier {
5327c733ebb7SMarc Zyngier void __iomem *its_base;
5328c733ebb7SMarc Zyngier int err, i;
5329c733ebb7SMarc Zyngier
5330c733ebb7SMarc Zyngier its_base = its_map_one(res, &err);
5331c733ebb7SMarc Zyngier if (!its_base)
5332c733ebb7SMarc Zyngier return err;
5333c733ebb7SMarc Zyngier
5334c733ebb7SMarc Zyngier for (i = 0; i < GITS_BASER_NR_REGS; i++)
5335c733ebb7SMarc Zyngier gits_write_baser(0, its_base + GITS_BASER + (i << 3));
5336c733ebb7SMarc Zyngier
5337c733ebb7SMarc Zyngier iounmap(its_base);
5338c733ebb7SMarc Zyngier return 0;
5339c733ebb7SMarc Zyngier }
5340c733ebb7SMarc Zyngier
5341935bba7cSArvind Yadav static const struct of_device_id its_device_id[] = {
53424c21f3c2SMarc Zyngier { .compatible = "arm,gic-v3-its", },
53434c21f3c2SMarc Zyngier {},
53444c21f3c2SMarc Zyngier };
53454c21f3c2SMarc Zyngier
its_node_init(struct resource * res,struct fwnode_handle * handle,int numa_node)53469585a495SMarc Zyngier static struct its_node __init *its_node_init(struct resource *res,
53479585a495SMarc Zyngier struct fwnode_handle *handle, int numa_node)
53489585a495SMarc Zyngier {
53499585a495SMarc Zyngier void __iomem *its_base;
53509585a495SMarc Zyngier struct its_node *its;
53519585a495SMarc Zyngier int err;
53529585a495SMarc Zyngier
53539585a495SMarc Zyngier its_base = its_map_one(res, &err);
53549585a495SMarc Zyngier if (!its_base)
53559585a495SMarc Zyngier return NULL;
53569585a495SMarc Zyngier
53579585a495SMarc Zyngier pr_info("ITS %pR\n", res);
53589585a495SMarc Zyngier
53599585a495SMarc Zyngier its = kzalloc(sizeof(*its), GFP_KERNEL);
53609585a495SMarc Zyngier if (!its)
53619585a495SMarc Zyngier goto out_unmap;
53629585a495SMarc Zyngier
53639585a495SMarc Zyngier raw_spin_lock_init(&its->lock);
53649585a495SMarc Zyngier mutex_init(&its->dev_alloc_lock);
53659585a495SMarc Zyngier INIT_LIST_HEAD(&its->entry);
53669585a495SMarc Zyngier INIT_LIST_HEAD(&its->its_device_list);
53679585a495SMarc Zyngier
53689585a495SMarc Zyngier its->typer = gic_read_typer(its_base + GITS_TYPER);
53699585a495SMarc Zyngier its->base = its_base;
53709585a495SMarc Zyngier its->phys_base = res->start;
5371f199bf5bSMarc Zyngier its->get_msi_base = its_irq_get_msi_base;
5372f199bf5bSMarc Zyngier its->msi_domain_flags = IRQ_DOMAIN_FLAG_ISOLATED_MSI;
53739585a495SMarc Zyngier
53749585a495SMarc Zyngier its->numa_node = numa_node;
53759585a495SMarc Zyngier its->fwnode_handle = handle;
53769585a495SMarc Zyngier
53779585a495SMarc Zyngier return its;
53789585a495SMarc Zyngier
53799585a495SMarc Zyngier out_unmap:
53809585a495SMarc Zyngier iounmap(its_base);
53819585a495SMarc Zyngier return NULL;
53829585a495SMarc Zyngier }
53839585a495SMarc Zyngier
its_node_destroy(struct its_node * its)53849585a495SMarc Zyngier static void its_node_destroy(struct its_node *its)
53859585a495SMarc Zyngier {
53869585a495SMarc Zyngier iounmap(its->base);
53879585a495SMarc Zyngier kfree(its);
53889585a495SMarc Zyngier }
53899585a495SMarc Zyngier
its_of_probe(struct device_node * node)5390db40f0a7STomasz Nowicki static int __init its_of_probe(struct device_node *node)
53914c21f3c2SMarc Zyngier {
53924c21f3c2SMarc Zyngier struct device_node *np;
5393db40f0a7STomasz Nowicki struct resource res;
53949585a495SMarc Zyngier int err;
53954c21f3c2SMarc Zyngier
5396c733ebb7SMarc Zyngier /*
5397c733ebb7SMarc Zyngier * Make sure *all* the ITS are reset before we probe any, as
5398c733ebb7SMarc Zyngier * they may be sharing memory. If any of the ITS fails to
5399c733ebb7SMarc Zyngier * reset, don't even try to go any further, as this could
5400c733ebb7SMarc Zyngier * result in something even worse.
5401c733ebb7SMarc Zyngier */
5402c733ebb7SMarc Zyngier for (np = of_find_matching_node(node, its_device_id); np;
5403c733ebb7SMarc Zyngier np = of_find_matching_node(np, its_device_id)) {
5404c733ebb7SMarc Zyngier if (!of_device_is_available(np) ||
5405c733ebb7SMarc Zyngier !of_property_read_bool(np, "msi-controller") ||
5406c733ebb7SMarc Zyngier of_address_to_resource(np, 0, &res))
5407c733ebb7SMarc Zyngier continue;
5408c733ebb7SMarc Zyngier
5409c733ebb7SMarc Zyngier err = its_reset_one(&res);
5410c733ebb7SMarc Zyngier if (err)
5411c733ebb7SMarc Zyngier return err;
5412c733ebb7SMarc Zyngier }
5413c733ebb7SMarc Zyngier
54144c21f3c2SMarc Zyngier for (np = of_find_matching_node(node, its_device_id); np;
54154c21f3c2SMarc Zyngier np = of_find_matching_node(np, its_device_id)) {
54169585a495SMarc Zyngier struct its_node *its;
54179585a495SMarc Zyngier
541895a25625SStephen Boyd if (!of_device_is_available(np))
541995a25625SStephen Boyd continue;
5420d14ae5e6STomasz Nowicki if (!of_property_read_bool(np, "msi-controller")) {
5421e81f54c6SRob Herring pr_warn("%pOF: no msi-controller property, ITS ignored\n",
5422e81f54c6SRob Herring np);
5423d14ae5e6STomasz Nowicki continue;
5424d14ae5e6STomasz Nowicki }
5425d14ae5e6STomasz Nowicki
5426db40f0a7STomasz Nowicki if (of_address_to_resource(np, 0, &res)) {
5427e81f54c6SRob Herring pr_warn("%pOF: no regs?\n", np);
5428db40f0a7STomasz Nowicki continue;
54294c21f3c2SMarc Zyngier }
54304c21f3c2SMarc Zyngier
54319585a495SMarc Zyngier
54329585a495SMarc Zyngier its = its_node_init(&res, &np->fwnode, of_node_to_nid(np));
54339585a495SMarc Zyngier if (!its)
54349585a495SMarc Zyngier return -ENOMEM;
54359585a495SMarc Zyngier
54369585a495SMarc Zyngier err = its_probe_one(its);
54379585a495SMarc Zyngier if (err) {
54389585a495SMarc Zyngier its_node_destroy(its);
54399585a495SMarc Zyngier return err;
54409585a495SMarc Zyngier }
5441db40f0a7STomasz Nowicki }
5442db40f0a7STomasz Nowicki return 0;
5443db40f0a7STomasz Nowicki }
5444db40f0a7STomasz Nowicki
54453f010cf1STomasz Nowicki #ifdef CONFIG_ACPI
54463f010cf1STomasz Nowicki
54473f010cf1STomasz Nowicki #define ACPI_GICV3_ITS_MEM_SIZE (SZ_128K)
54483f010cf1STomasz Nowicki
5449d1ce263fSRobert Richter #ifdef CONFIG_ACPI_NUMA
5450dbd2b826SGanapatrao Kulkarni struct its_srat_map {
5451dbd2b826SGanapatrao Kulkarni /* numa node id */
5452dbd2b826SGanapatrao Kulkarni u32 numa_node;
5453dbd2b826SGanapatrao Kulkarni /* GIC ITS ID */
5454dbd2b826SGanapatrao Kulkarni u32 its_id;
5455dbd2b826SGanapatrao Kulkarni };
5456dbd2b826SGanapatrao Kulkarni
5457fdf6e7a8SHanjun Guo static struct its_srat_map *its_srat_maps __initdata;
5458dbd2b826SGanapatrao Kulkarni static int its_in_srat __initdata;
5459dbd2b826SGanapatrao Kulkarni
acpi_get_its_numa_node(u32 its_id)5460dbd2b826SGanapatrao Kulkarni static int __init acpi_get_its_numa_node(u32 its_id)
5461dbd2b826SGanapatrao Kulkarni {
5462dbd2b826SGanapatrao Kulkarni int i;
5463dbd2b826SGanapatrao Kulkarni
5464dbd2b826SGanapatrao Kulkarni for (i = 0; i < its_in_srat; i++) {
5465dbd2b826SGanapatrao Kulkarni if (its_id == its_srat_maps[i].its_id)
5466dbd2b826SGanapatrao Kulkarni return its_srat_maps[i].numa_node;
5467dbd2b826SGanapatrao Kulkarni }
5468dbd2b826SGanapatrao Kulkarni return NUMA_NO_NODE;
5469dbd2b826SGanapatrao Kulkarni }
5470dbd2b826SGanapatrao Kulkarni
gic_acpi_match_srat_its(union acpi_subtable_headers * header,const unsigned long end)547160574d1eSKeith Busch static int __init gic_acpi_match_srat_its(union acpi_subtable_headers *header,
5472fdf6e7a8SHanjun Guo const unsigned long end)
5473fdf6e7a8SHanjun Guo {
5474fdf6e7a8SHanjun Guo return 0;
5475fdf6e7a8SHanjun Guo }
5476fdf6e7a8SHanjun Guo
gic_acpi_parse_srat_its(union acpi_subtable_headers * header,const unsigned long end)547760574d1eSKeith Busch static int __init gic_acpi_parse_srat_its(union acpi_subtable_headers *header,
5478dbd2b826SGanapatrao Kulkarni const unsigned long end)
5479dbd2b826SGanapatrao Kulkarni {
5480dbd2b826SGanapatrao Kulkarni int node;
5481dbd2b826SGanapatrao Kulkarni struct acpi_srat_gic_its_affinity *its_affinity;
5482dbd2b826SGanapatrao Kulkarni
5483dbd2b826SGanapatrao Kulkarni its_affinity = (struct acpi_srat_gic_its_affinity *)header;
5484dbd2b826SGanapatrao Kulkarni if (!its_affinity)
5485dbd2b826SGanapatrao Kulkarni return -EINVAL;
5486dbd2b826SGanapatrao Kulkarni
5487dbd2b826SGanapatrao Kulkarni if (its_affinity->header.length < sizeof(*its_affinity)) {
5488dbd2b826SGanapatrao Kulkarni pr_err("SRAT: Invalid header length %d in ITS affinity\n",
5489dbd2b826SGanapatrao Kulkarni its_affinity->header.length);
5490dbd2b826SGanapatrao Kulkarni return -EINVAL;
5491dbd2b826SGanapatrao Kulkarni }
5492dbd2b826SGanapatrao Kulkarni
549395ac5bf4SJonathan Cameron /*
549495ac5bf4SJonathan Cameron * Note that in theory a new proximity node could be created by this
549595ac5bf4SJonathan Cameron * entry as it is an SRAT resource allocation structure.
549695ac5bf4SJonathan Cameron * We do not currently support doing so.
549795ac5bf4SJonathan Cameron */
549895ac5bf4SJonathan Cameron node = pxm_to_node(its_affinity->proximity_domain);
5499dbd2b826SGanapatrao Kulkarni
5500dbd2b826SGanapatrao Kulkarni if (node == NUMA_NO_NODE || node >= MAX_NUMNODES) {
5501dbd2b826SGanapatrao Kulkarni pr_err("SRAT: Invalid NUMA node %d in ITS affinity\n", node);
5502dbd2b826SGanapatrao Kulkarni return 0;
5503dbd2b826SGanapatrao Kulkarni }
5504dbd2b826SGanapatrao Kulkarni
5505dbd2b826SGanapatrao Kulkarni its_srat_maps[its_in_srat].numa_node = node;
5506dbd2b826SGanapatrao Kulkarni its_srat_maps[its_in_srat].its_id = its_affinity->its_id;
5507dbd2b826SGanapatrao Kulkarni its_in_srat++;
5508dbd2b826SGanapatrao Kulkarni pr_info("SRAT: PXM %d -> ITS %d -> Node %d\n",
5509dbd2b826SGanapatrao Kulkarni its_affinity->proximity_domain, its_affinity->its_id, node);
5510dbd2b826SGanapatrao Kulkarni
5511dbd2b826SGanapatrao Kulkarni return 0;
5512dbd2b826SGanapatrao Kulkarni }
5513dbd2b826SGanapatrao Kulkarni
acpi_table_parse_srat_its(void)5514dbd2b826SGanapatrao Kulkarni static void __init acpi_table_parse_srat_its(void)
5515dbd2b826SGanapatrao Kulkarni {
5516fdf6e7a8SHanjun Guo int count;
5517fdf6e7a8SHanjun Guo
5518fdf6e7a8SHanjun Guo count = acpi_table_parse_entries(ACPI_SIG_SRAT,
5519fdf6e7a8SHanjun Guo sizeof(struct acpi_table_srat),
5520fdf6e7a8SHanjun Guo ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5521fdf6e7a8SHanjun Guo gic_acpi_match_srat_its, 0);
5522fdf6e7a8SHanjun Guo if (count <= 0)
5523fdf6e7a8SHanjun Guo return;
5524fdf6e7a8SHanjun Guo
55256da2ec56SKees Cook its_srat_maps = kmalloc_array(count, sizeof(struct its_srat_map),
5526fdf6e7a8SHanjun Guo GFP_KERNEL);
5527944a1a17SZhen Lei if (!its_srat_maps)
5528fdf6e7a8SHanjun Guo return;
5529fdf6e7a8SHanjun Guo
5530dbd2b826SGanapatrao Kulkarni acpi_table_parse_entries(ACPI_SIG_SRAT,
5531dbd2b826SGanapatrao Kulkarni sizeof(struct acpi_table_srat),
5532dbd2b826SGanapatrao Kulkarni ACPI_SRAT_TYPE_GIC_ITS_AFFINITY,
5533dbd2b826SGanapatrao Kulkarni gic_acpi_parse_srat_its, 0);
5534dbd2b826SGanapatrao Kulkarni }
5535fdf6e7a8SHanjun Guo
5536fdf6e7a8SHanjun Guo /* free the its_srat_maps after ITS probing */
acpi_its_srat_maps_free(void)5537fdf6e7a8SHanjun Guo static void __init acpi_its_srat_maps_free(void)
5538fdf6e7a8SHanjun Guo {
5539fdf6e7a8SHanjun Guo kfree(its_srat_maps);
5540fdf6e7a8SHanjun Guo }
5541dbd2b826SGanapatrao Kulkarni #else
acpi_table_parse_srat_its(void)5542dbd2b826SGanapatrao Kulkarni static void __init acpi_table_parse_srat_its(void) { }
acpi_get_its_numa_node(u32 its_id)5543dbd2b826SGanapatrao Kulkarni static int __init acpi_get_its_numa_node(u32 its_id) { return NUMA_NO_NODE; }
acpi_its_srat_maps_free(void)5544fdf6e7a8SHanjun Guo static void __init acpi_its_srat_maps_free(void) { }
5545dbd2b826SGanapatrao Kulkarni #endif
5546dbd2b826SGanapatrao Kulkarni
gic_acpi_parse_madt_its(union acpi_subtable_headers * header,const unsigned long end)554760574d1eSKeith Busch static int __init gic_acpi_parse_madt_its(union acpi_subtable_headers *header,
55483f010cf1STomasz Nowicki const unsigned long end)
55493f010cf1STomasz Nowicki {
55503f010cf1STomasz Nowicki struct acpi_madt_generic_translator *its_entry;
55513f010cf1STomasz Nowicki struct fwnode_handle *dom_handle;
55529585a495SMarc Zyngier struct its_node *its;
55533f010cf1STomasz Nowicki struct resource res;
55543f010cf1STomasz Nowicki int err;
55553f010cf1STomasz Nowicki
55563f010cf1STomasz Nowicki its_entry = (struct acpi_madt_generic_translator *)header;
55573f010cf1STomasz Nowicki memset(&res, 0, sizeof(res));
55583f010cf1STomasz Nowicki res.start = its_entry->base_address;
55593f010cf1STomasz Nowicki res.end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1;
55603f010cf1STomasz Nowicki res.flags = IORESOURCE_MEM;
55613f010cf1STomasz Nowicki
55625778cc77SMarc Zyngier dom_handle = irq_domain_alloc_fwnode(&res.start);
55633f010cf1STomasz Nowicki if (!dom_handle) {
55643f010cf1STomasz Nowicki pr_err("ITS@%pa: Unable to allocate GICv3 ITS domain token\n",
55653f010cf1STomasz Nowicki &res.start);
55663f010cf1STomasz Nowicki return -ENOMEM;
55673f010cf1STomasz Nowicki }
55683f010cf1STomasz Nowicki
55698b4282e6SShameer Kolothum err = iort_register_domain_token(its_entry->translation_id, res.start,
55708b4282e6SShameer Kolothum dom_handle);
55713f010cf1STomasz Nowicki if (err) {
55723f010cf1STomasz Nowicki pr_err("ITS@%pa: Unable to register GICv3 ITS domain token (ITS ID %d) to IORT\n",
55733f010cf1STomasz Nowicki &res.start, its_entry->translation_id);
55743f010cf1STomasz Nowicki goto dom_err;
55753f010cf1STomasz Nowicki }
55763f010cf1STomasz Nowicki
55779585a495SMarc Zyngier its = its_node_init(&res, dom_handle,
5578dbd2b826SGanapatrao Kulkarni acpi_get_its_numa_node(its_entry->translation_id));
55799585a495SMarc Zyngier if (!its) {
55809585a495SMarc Zyngier err = -ENOMEM;
55819585a495SMarc Zyngier goto node_err;
55829585a495SMarc Zyngier }
55839585a495SMarc Zyngier
55849585a495SMarc Zyngier err = its_probe_one(its);
55853f010cf1STomasz Nowicki if (!err)
55863f010cf1STomasz Nowicki return 0;
55873f010cf1STomasz Nowicki
55889585a495SMarc Zyngier node_err:
55893f010cf1STomasz Nowicki iort_deregister_domain_token(its_entry->translation_id);
55903f010cf1STomasz Nowicki dom_err:
55913f010cf1STomasz Nowicki irq_domain_free_fwnode(dom_handle);
55923f010cf1STomasz Nowicki return err;
55933f010cf1STomasz Nowicki }
55943f010cf1STomasz Nowicki
its_acpi_reset(union acpi_subtable_headers * header,const unsigned long end)5595c733ebb7SMarc Zyngier static int __init its_acpi_reset(union acpi_subtable_headers *header,
5596c733ebb7SMarc Zyngier const unsigned long end)
5597c733ebb7SMarc Zyngier {
5598c733ebb7SMarc Zyngier struct acpi_madt_generic_translator *its_entry;
5599c733ebb7SMarc Zyngier struct resource res;
5600c733ebb7SMarc Zyngier
5601c733ebb7SMarc Zyngier its_entry = (struct acpi_madt_generic_translator *)header;
5602c733ebb7SMarc Zyngier res = (struct resource) {
5603c733ebb7SMarc Zyngier .start = its_entry->base_address,
5604c733ebb7SMarc Zyngier .end = its_entry->base_address + ACPI_GICV3_ITS_MEM_SIZE - 1,
5605c733ebb7SMarc Zyngier .flags = IORESOURCE_MEM,
5606c733ebb7SMarc Zyngier };
5607c733ebb7SMarc Zyngier
5608c733ebb7SMarc Zyngier return its_reset_one(&res);
5609c733ebb7SMarc Zyngier }
5610c733ebb7SMarc Zyngier
its_acpi_probe(void)56113f010cf1STomasz Nowicki static void __init its_acpi_probe(void)
56123f010cf1STomasz Nowicki {
5613dbd2b826SGanapatrao Kulkarni acpi_table_parse_srat_its();
5614c733ebb7SMarc Zyngier /*
5615c733ebb7SMarc Zyngier * Make sure *all* the ITS are reset before we probe any, as
5616c733ebb7SMarc Zyngier * they may be sharing memory. If any of the ITS fails to
5617c733ebb7SMarc Zyngier * reset, don't even try to go any further, as this could
5618c733ebb7SMarc Zyngier * result in something even worse.
5619c733ebb7SMarc Zyngier */
5620c733ebb7SMarc Zyngier if (acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
5621c733ebb7SMarc Zyngier its_acpi_reset, 0) > 0)
56223f010cf1STomasz Nowicki acpi_table_parse_madt(ACPI_MADT_TYPE_GENERIC_TRANSLATOR,
56233f010cf1STomasz Nowicki gic_acpi_parse_madt_its, 0);
5624fdf6e7a8SHanjun Guo acpi_its_srat_maps_free();
56253f010cf1STomasz Nowicki }
56263f010cf1STomasz Nowicki #else
its_acpi_probe(void)56273f010cf1STomasz Nowicki static void __init its_acpi_probe(void) { }
56283f010cf1STomasz Nowicki #endif
56293f010cf1STomasz Nowicki
its_lpi_memreserve_init(void)5630d23bc2bcSValentin Schneider int __init its_lpi_memreserve_init(void)
5631d23bc2bcSValentin Schneider {
5632d23bc2bcSValentin Schneider int state;
5633d23bc2bcSValentin Schneider
5634d23bc2bcSValentin Schneider if (!efi_enabled(EFI_CONFIG_TABLES))
5635d23bc2bcSValentin Schneider return 0;
5636d23bc2bcSValentin Schneider
5637eba1e44bSMarc Zyngier if (list_empty(&its_nodes))
5638eba1e44bSMarc Zyngier return 0;
5639eba1e44bSMarc Zyngier
5640835f442fSValentin Schneider gic_rdists->cpuhp_memreserve_state = CPUHP_INVALID;
5641d23bc2bcSValentin Schneider state = cpuhp_setup_state(CPUHP_AP_ONLINE_DYN,
5642d23bc2bcSValentin Schneider "irqchip/arm/gicv3/memreserve:online",
5643d23bc2bcSValentin Schneider its_cpu_memreserve_lpi,
5644d23bc2bcSValentin Schneider NULL);
5645d23bc2bcSValentin Schneider if (state < 0)
5646d23bc2bcSValentin Schneider return state;
5647d23bc2bcSValentin Schneider
5648835f442fSValentin Schneider gic_rdists->cpuhp_memreserve_state = state;
5649835f442fSValentin Schneider
5650d23bc2bcSValentin Schneider return 0;
5651d23bc2bcSValentin Schneider }
5652d23bc2bcSValentin Schneider
its_init(struct fwnode_handle * handle,struct rdists * rdists,struct irq_domain * parent_domain)5653db40f0a7STomasz Nowicki int __init its_init(struct fwnode_handle *handle, struct rdists *rdists,
5654db40f0a7STomasz Nowicki struct irq_domain *parent_domain)
5655db40f0a7STomasz Nowicki {
5656db40f0a7STomasz Nowicki struct device_node *of_node;
56578fff27aeSMarc Zyngier struct its_node *its;
56588fff27aeSMarc Zyngier bool has_v4 = false;
56593c40706dSMarc Zyngier bool has_v4_1 = false;
56608fff27aeSMarc Zyngier int err;
5661db40f0a7STomasz Nowicki
56625e516846SMarc Zyngier gic_rdists = rdists;
56635e516846SMarc Zyngier
5664db40f0a7STomasz Nowicki its_parent = parent_domain;
5665db40f0a7STomasz Nowicki of_node = to_of_node(handle);
5666db40f0a7STomasz Nowicki if (of_node)
5667db40f0a7STomasz Nowicki its_of_probe(of_node);
5668db40f0a7STomasz Nowicki else
56693f010cf1STomasz Nowicki its_acpi_probe();
5670db40f0a7STomasz Nowicki
56714c21f3c2SMarc Zyngier if (list_empty(&its_nodes)) {
56724c21f3c2SMarc Zyngier pr_warn("ITS: No ITS available, not enabling LPIs\n");
56734c21f3c2SMarc Zyngier return -ENXIO;
56744c21f3c2SMarc Zyngier }
56754c21f3c2SMarc Zyngier
567611e37d35SMarc Zyngier err = allocate_lpi_tables();
56778fff27aeSMarc Zyngier if (err)
56788fff27aeSMarc Zyngier return err;
56798fff27aeSMarc Zyngier
56803c40706dSMarc Zyngier list_for_each_entry(its, &its_nodes, entry) {
56810dd57fedSMarc Zyngier has_v4 |= is_v4(its);
56823c40706dSMarc Zyngier has_v4_1 |= is_v4_1(its);
56833c40706dSMarc Zyngier }
56843c40706dSMarc Zyngier
56853c40706dSMarc Zyngier /* Don't bother with inconsistent systems */
56863c40706dSMarc Zyngier if (WARN_ON(!has_v4_1 && rdists->has_rvpeid))
56873c40706dSMarc Zyngier rdists->has_rvpeid = false;
56888fff27aeSMarc Zyngier
56898fff27aeSMarc Zyngier if (has_v4 & rdists->has_vlpis) {
5690166cba71SMarc Zyngier const struct irq_domain_ops *sgi_ops;
5691166cba71SMarc Zyngier
5692166cba71SMarc Zyngier if (has_v4_1)
5693166cba71SMarc Zyngier sgi_ops = &its_sgi_domain_ops;
5694166cba71SMarc Zyngier else
5695166cba71SMarc Zyngier sgi_ops = NULL;
5696166cba71SMarc Zyngier
56973d63cb53SMarc Zyngier if (its_init_vpe_domain() ||
5698166cba71SMarc Zyngier its_init_v4(parent_domain, &its_vpe_domain_ops, sgi_ops)) {
56998fff27aeSMarc Zyngier rdists->has_vlpis = false;
57008fff27aeSMarc Zyngier pr_err("ITS: Disabling GICv4 support\n");
57018fff27aeSMarc Zyngier }
57028fff27aeSMarc Zyngier }
57038fff27aeSMarc Zyngier
5704dba0bc7bSDerek Basehore register_syscore_ops(&its_syscore_ops);
5705dba0bc7bSDerek Basehore
57068fff27aeSMarc Zyngier return 0;
57074c21f3c2SMarc Zyngier }
5708