xref: /openbmc/linux/drivers/irqchip/irq-crossbar.c (revision f833f57ff25450b7161798dceaf8575a48d80249)
196ca848eSSricharan R /*
296ca848eSSricharan R  *  drivers/irqchip/irq-crossbar.c
396ca848eSSricharan R  *
496ca848eSSricharan R  *  Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com
596ca848eSSricharan R  *  Author: Sricharan R <r.sricharan@ti.com>
696ca848eSSricharan R  *
796ca848eSSricharan R  * This program is free software; you can redistribute it and/or modify
896ca848eSSricharan R  * it under the terms of the GNU General Public License version 2 as
996ca848eSSricharan R  * published by the Free Software Foundation.
1096ca848eSSricharan R  *
1196ca848eSSricharan R  */
1296ca848eSSricharan R #include <linux/err.h>
1396ca848eSSricharan R #include <linux/io.h>
1441a83e06SJoel Porquet #include <linux/irqchip.h>
15783d3186SMarc Zyngier #include <linux/irqdomain.h>
1696ca848eSSricharan R #include <linux/of_address.h>
1796ca848eSSricharan R #include <linux/of_irq.h>
1896ca848eSSricharan R #include <linux/slab.h>
19783d3186SMarc Zyngier 
2096ca848eSSricharan R #define IRQ_FREE	-1
211d50d2ceSNishanth Menon #define IRQ_RESERVED	-2
2264e0f8baSNishanth Menon #define IRQ_SKIP	-3
2396ca848eSSricharan R #define GIC_IRQ_START	32
2496ca848eSSricharan R 
25e30ef8abSNishanth Menon /**
26e30ef8abSNishanth Menon  * struct crossbar_device - crossbar device description
27783d3186SMarc Zyngier  * @lock: spinlock serializing access to @irq_map
2896ca848eSSricharan R  * @int_max: maximum number of supported interrupts
29a35057d1SNishanth Menon  * @safe_map: safe default value to initialize the crossbar
302f7d2fb7SNishanth Menon  * @max_crossbar_sources: Maximum number of crossbar sources
3196ca848eSSricharan R  * @irq_map: array of interrupts to crossbar number mapping
3296ca848eSSricharan R  * @crossbar_base: crossbar base address
3396ca848eSSricharan R  * @register_offsets: offsets for each irq number
34e30ef8abSNishanth Menon  * @write: register write function pointer
3596ca848eSSricharan R  */
3696ca848eSSricharan R struct crossbar_device {
37783d3186SMarc Zyngier 	raw_spinlock_t lock;
3896ca848eSSricharan R 	uint int_max;
39a35057d1SNishanth Menon 	uint safe_map;
402f7d2fb7SNishanth Menon 	uint max_crossbar_sources;
4196ca848eSSricharan R 	uint *irq_map;
4296ca848eSSricharan R 	void __iomem *crossbar_base;
4396ca848eSSricharan R 	int *register_offsets;
4496ca848eSSricharan R 	void (*write)(int, int);
4596ca848eSSricharan R };
4696ca848eSSricharan R 
4796ca848eSSricharan R static struct crossbar_device *cb;
4896ca848eSSricharan R 
49783d3186SMarc Zyngier static void crossbar_writel(int irq_no, int cb_no)
5096ca848eSSricharan R {
5196ca848eSSricharan R 	writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
5296ca848eSSricharan R }
5396ca848eSSricharan R 
54783d3186SMarc Zyngier static void crossbar_writew(int irq_no, int cb_no)
5596ca848eSSricharan R {
5696ca848eSSricharan R 	writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
5796ca848eSSricharan R }
5896ca848eSSricharan R 
59783d3186SMarc Zyngier static void crossbar_writeb(int irq_no, int cb_no)
6096ca848eSSricharan R {
6196ca848eSSricharan R 	writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]);
6296ca848eSSricharan R }
6396ca848eSSricharan R 
64783d3186SMarc Zyngier static struct irq_chip crossbar_chip = {
65783d3186SMarc Zyngier 	.name			= "CBAR",
66783d3186SMarc Zyngier 	.irq_eoi		= irq_chip_eoi_parent,
67783d3186SMarc Zyngier 	.irq_mask		= irq_chip_mask_parent,
68783d3186SMarc Zyngier 	.irq_unmask		= irq_chip_unmask_parent,
69783d3186SMarc Zyngier 	.irq_retrigger		= irq_chip_retrigger_hierarchy,
70e269ec42SGrygorii Strashko 	.irq_set_type		= irq_chip_set_type_parent,
718200fe43SGrygorii Strashko 	.flags			= IRQCHIP_MASK_ON_SUSPEND |
728200fe43SGrygorii Strashko 				  IRQCHIP_SKIP_SET_WAKE,
73783d3186SMarc Zyngier #ifdef CONFIG_SMP
74783d3186SMarc Zyngier 	.irq_set_affinity	= irq_chip_set_affinity_parent,
75783d3186SMarc Zyngier #endif
76783d3186SMarc Zyngier };
77783d3186SMarc Zyngier 
78783d3186SMarc Zyngier static int allocate_gic_irq(struct irq_domain *domain, unsigned virq,
79783d3186SMarc Zyngier 			    irq_hw_number_t hwirq)
806f16fc87SNishanth Menon {
81*f833f57fSMarc Zyngier 	struct irq_fwspec fwspec;
826f16fc87SNishanth Menon 	int i;
83783d3186SMarc Zyngier 	int err;
846f16fc87SNishanth Menon 
85*f833f57fSMarc Zyngier 	if (!irq_domain_get_of_node(domain->parent))
86*f833f57fSMarc Zyngier 		return -EINVAL;
87*f833f57fSMarc Zyngier 
88783d3186SMarc Zyngier 	raw_spin_lock(&cb->lock);
89ddee0fb4SNishanth Menon 	for (i = cb->int_max - 1; i >= 0; i--) {
9096ca848eSSricharan R 		if (cb->irq_map[i] == IRQ_FREE) {
91783d3186SMarc Zyngier 			cb->irq_map[i] = hwirq;
92783d3186SMarc Zyngier 			break;
9396ca848eSSricharan R 		}
9496ca848eSSricharan R 	}
95783d3186SMarc Zyngier 	raw_spin_unlock(&cb->lock);
9696ca848eSSricharan R 
97783d3186SMarc Zyngier 	if (i < 0)
9896ca848eSSricharan R 		return -ENODEV;
99783d3186SMarc Zyngier 
100*f833f57fSMarc Zyngier 	fwspec.fwnode = domain->parent->fwnode;
101*f833f57fSMarc Zyngier 	fwspec.param_count = 3;
102*f833f57fSMarc Zyngier 	fwspec.param[0] = 0;	/* SPI */
103*f833f57fSMarc Zyngier 	fwspec.param[1] = i;
104*f833f57fSMarc Zyngier 	fwspec.param[2] = IRQ_TYPE_LEVEL_HIGH;
105783d3186SMarc Zyngier 
106*f833f57fSMarc Zyngier 	err = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
107783d3186SMarc Zyngier 	if (err)
108783d3186SMarc Zyngier 		cb->irq_map[i] = IRQ_FREE;
109783d3186SMarc Zyngier 	else
110783d3186SMarc Zyngier 		cb->write(i, hwirq);
111783d3186SMarc Zyngier 
112783d3186SMarc Zyngier 	return err;
11396ca848eSSricharan R }
11496ca848eSSricharan R 
115783d3186SMarc Zyngier static int crossbar_domain_alloc(struct irq_domain *d, unsigned int virq,
116783d3186SMarc Zyngier 				 unsigned int nr_irqs, void *data)
11729918b67SNishanth Menon {
118*f833f57fSMarc Zyngier 	struct irq_fwspec *fwspec = data;
119783d3186SMarc Zyngier 	irq_hw_number_t hwirq;
120783d3186SMarc Zyngier 	int i;
121d360892dSNishanth Menon 
122*f833f57fSMarc Zyngier 	if (fwspec->param_count != 3)
123783d3186SMarc Zyngier 		return -EINVAL;	/* Not GIC compliant */
124*f833f57fSMarc Zyngier 	if (fwspec->param[0] != 0)
125783d3186SMarc Zyngier 		return -EINVAL;	/* No PPI should point to this domain */
126783d3186SMarc Zyngier 
127*f833f57fSMarc Zyngier 	hwirq = fwspec->param[1];
128783d3186SMarc Zyngier 	if ((hwirq + nr_irqs) > cb->max_crossbar_sources)
129783d3186SMarc Zyngier 		return -EINVAL;	/* Can't deal with this */
130783d3186SMarc Zyngier 
131783d3186SMarc Zyngier 	for (i = 0; i < nr_irqs; i++) {
132783d3186SMarc Zyngier 		int err = allocate_gic_irq(d, virq + i, hwirq + i);
133783d3186SMarc Zyngier 
134783d3186SMarc Zyngier 		if (err)
135783d3186SMarc Zyngier 			return err;
136783d3186SMarc Zyngier 
137783d3186SMarc Zyngier 		irq_domain_set_hwirq_and_chip(d, virq + i, hwirq + i,
138783d3186SMarc Zyngier 					      &crossbar_chip, NULL);
139d360892dSNishanth Menon 	}
14029918b67SNishanth Menon 
14196ca848eSSricharan R 	return 0;
14296ca848eSSricharan R }
14396ca848eSSricharan R 
1448b09a45dSSricharan R /**
145783d3186SMarc Zyngier  * crossbar_domain_free - unmap/free a crossbar<->irq connection
146783d3186SMarc Zyngier  * @domain: domain of irq to unmap
147783d3186SMarc Zyngier  * @virq: virq number
148783d3186SMarc Zyngier  * @nr_irqs: number of irqs to free
1498b09a45dSSricharan R  *
1508b09a45dSSricharan R  * We do not maintain a use count of total number of map/unmap
1518b09a45dSSricharan R  * calls for a particular irq to find out if a irq can be really
1528b09a45dSSricharan R  * unmapped. This is because unmap is called during irq_dispose_mapping(irq),
1538b09a45dSSricharan R  * after which irq is anyways unusable. So an explicit map has to be called
1548b09a45dSSricharan R  * after that.
1558b09a45dSSricharan R  */
156783d3186SMarc Zyngier static void crossbar_domain_free(struct irq_domain *domain, unsigned int virq,
157783d3186SMarc Zyngier 				 unsigned int nr_irqs)
15896ca848eSSricharan R {
159783d3186SMarc Zyngier 	int i;
16096ca848eSSricharan R 
161783d3186SMarc Zyngier 	raw_spin_lock(&cb->lock);
162783d3186SMarc Zyngier 	for (i = 0; i < nr_irqs; i++) {
163783d3186SMarc Zyngier 		struct irq_data *d = irq_domain_get_irq_data(domain, virq + i);
164783d3186SMarc Zyngier 
165783d3186SMarc Zyngier 		irq_domain_reset_irq_data(d);
166783d3186SMarc Zyngier 		cb->irq_map[d->hwirq] = IRQ_FREE;
167783d3186SMarc Zyngier 		cb->write(d->hwirq, cb->safe_map);
168a35057d1SNishanth Menon 	}
169783d3186SMarc Zyngier 	raw_spin_unlock(&cb->lock);
17096ca848eSSricharan R }
17196ca848eSSricharan R 
172*f833f57fSMarc Zyngier static int crossbar_domain_translate(struct irq_domain *d,
173*f833f57fSMarc Zyngier 				     struct irq_fwspec *fwspec,
174*f833f57fSMarc Zyngier 				     unsigned long *hwirq,
175*f833f57fSMarc Zyngier 				     unsigned int *type)
17696ca848eSSricharan R {
177*f833f57fSMarc Zyngier 	if (is_of_node(fwspec->fwnode)) {
178*f833f57fSMarc Zyngier 		if (fwspec->param_count != 3)
179*f833f57fSMarc Zyngier 			return -EINVAL;
18096ca848eSSricharan R 
181*f833f57fSMarc Zyngier 		/* No PPI should point to this domain */
182*f833f57fSMarc Zyngier 		if (fwspec->param[0] != 0)
183*f833f57fSMarc Zyngier 			return -EINVAL;
184*f833f57fSMarc Zyngier 
185*f833f57fSMarc Zyngier 		*hwirq = fwspec->param[1];
186*f833f57fSMarc Zyngier 		*type = fwspec->param[2];
18796ca848eSSricharan R 		return 0;
18896ca848eSSricharan R 	}
18996ca848eSSricharan R 
190*f833f57fSMarc Zyngier 	return -EINVAL;
191*f833f57fSMarc Zyngier }
192*f833f57fSMarc Zyngier 
193783d3186SMarc Zyngier static const struct irq_domain_ops crossbar_domain_ops = {
194783d3186SMarc Zyngier 	.alloc		= crossbar_domain_alloc,
195783d3186SMarc Zyngier 	.free		= crossbar_domain_free,
196*f833f57fSMarc Zyngier 	.translate	= crossbar_domain_translate,
19796ca848eSSricharan R };
19896ca848eSSricharan R 
19996ca848eSSricharan R static int __init crossbar_of_init(struct device_node *node)
20096ca848eSSricharan R {
201edb442deSNishanth Menon 	int i, size, max = 0, reserved = 0, entry;
20296ca848eSSricharan R 	const __be32 *irqsr;
203edb442deSNishanth Menon 	int ret = -ENOMEM;
20496ca848eSSricharan R 
2053894e9e8SDan Carpenter 	cb = kzalloc(sizeof(*cb), GFP_KERNEL);
20696ca848eSSricharan R 
20796ca848eSSricharan R 	if (!cb)
208edb442deSNishanth Menon 		return ret;
20996ca848eSSricharan R 
21096ca848eSSricharan R 	cb->crossbar_base = of_iomap(node, 0);
21196ca848eSSricharan R 	if (!cb->crossbar_base)
2123c44d515SNishanth Menon 		goto err_cb;
21396ca848eSSricharan R 
2142f7d2fb7SNishanth Menon 	of_property_read_u32(node, "ti,max-crossbar-sources",
2152f7d2fb7SNishanth Menon 			     &cb->max_crossbar_sources);
2162f7d2fb7SNishanth Menon 	if (!cb->max_crossbar_sources) {
2172f7d2fb7SNishanth Menon 		pr_err("missing 'ti,max-crossbar-sources' property\n");
2182f7d2fb7SNishanth Menon 		ret = -EINVAL;
2192f7d2fb7SNishanth Menon 		goto err_base;
2202f7d2fb7SNishanth Menon 	}
2212f7d2fb7SNishanth Menon 
22296ca848eSSricharan R 	of_property_read_u32(node, "ti,max-irqs", &max);
223edb442deSNishanth Menon 	if (!max) {
224edb442deSNishanth Menon 		pr_err("missing 'ti,max-irqs' property\n");
225edb442deSNishanth Menon 		ret = -EINVAL;
2263c44d515SNishanth Menon 		goto err_base;
227edb442deSNishanth Menon 	}
2284dbf45e3SNishanth Menon 	cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL);
22996ca848eSSricharan R 	if (!cb->irq_map)
2303c44d515SNishanth Menon 		goto err_base;
23196ca848eSSricharan R 
23296ca848eSSricharan R 	cb->int_max = max;
23396ca848eSSricharan R 
23496ca848eSSricharan R 	for (i = 0; i < max; i++)
23596ca848eSSricharan R 		cb->irq_map[i] = IRQ_FREE;
23696ca848eSSricharan R 
23796ca848eSSricharan R 	/* Get and mark reserved irqs */
23896ca848eSSricharan R 	irqsr = of_get_property(node, "ti,irqs-reserved", &size);
23996ca848eSSricharan R 	if (irqsr) {
24096ca848eSSricharan R 		size /= sizeof(__be32);
24196ca848eSSricharan R 
24296ca848eSSricharan R 		for (i = 0; i < size; i++) {
24396ca848eSSricharan R 			of_property_read_u32_index(node,
24496ca848eSSricharan R 						   "ti,irqs-reserved",
24596ca848eSSricharan R 						   i, &entry);
246702f7e36SDan Carpenter 			if (entry >= max) {
24796ca848eSSricharan R 				pr_err("Invalid reserved entry\n");
248edb442deSNishanth Menon 				ret = -EINVAL;
2493c44d515SNishanth Menon 				goto err_irq_map;
25096ca848eSSricharan R 			}
2511d50d2ceSNishanth Menon 			cb->irq_map[entry] = IRQ_RESERVED;
25296ca848eSSricharan R 		}
25396ca848eSSricharan R 	}
25496ca848eSSricharan R 
25564e0f8baSNishanth Menon 	/* Skip irqs hardwired to bypass the crossbar */
25664e0f8baSNishanth Menon 	irqsr = of_get_property(node, "ti,irqs-skip", &size);
25764e0f8baSNishanth Menon 	if (irqsr) {
25864e0f8baSNishanth Menon 		size /= sizeof(__be32);
25964e0f8baSNishanth Menon 
26064e0f8baSNishanth Menon 		for (i = 0; i < size; i++) {
26164e0f8baSNishanth Menon 			of_property_read_u32_index(node,
26264e0f8baSNishanth Menon 						   "ti,irqs-skip",
26364e0f8baSNishanth Menon 						   i, &entry);
264702f7e36SDan Carpenter 			if (entry >= max) {
26564e0f8baSNishanth Menon 				pr_err("Invalid skip entry\n");
26664e0f8baSNishanth Menon 				ret = -EINVAL;
2673c44d515SNishanth Menon 				goto err_irq_map;
26864e0f8baSNishanth Menon 			}
26964e0f8baSNishanth Menon 			cb->irq_map[entry] = IRQ_SKIP;
27064e0f8baSNishanth Menon 		}
27164e0f8baSNishanth Menon 	}
27264e0f8baSNishanth Menon 
27364e0f8baSNishanth Menon 
2744dbf45e3SNishanth Menon 	cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL);
27596ca848eSSricharan R 	if (!cb->register_offsets)
2763c44d515SNishanth Menon 		goto err_irq_map;
27796ca848eSSricharan R 
27896ca848eSSricharan R 	of_property_read_u32(node, "ti,reg-size", &size);
27996ca848eSSricharan R 
28096ca848eSSricharan R 	switch (size) {
28196ca848eSSricharan R 	case 1:
28296ca848eSSricharan R 		cb->write = crossbar_writeb;
28396ca848eSSricharan R 		break;
28496ca848eSSricharan R 	case 2:
28596ca848eSSricharan R 		cb->write = crossbar_writew;
28696ca848eSSricharan R 		break;
28796ca848eSSricharan R 	case 4:
28896ca848eSSricharan R 		cb->write = crossbar_writel;
28996ca848eSSricharan R 		break;
29096ca848eSSricharan R 	default:
29196ca848eSSricharan R 		pr_err("Invalid reg-size property\n");
292edb442deSNishanth Menon 		ret = -EINVAL;
2933c44d515SNishanth Menon 		goto err_reg_offset;
29496ca848eSSricharan R 		break;
29596ca848eSSricharan R 	}
29696ca848eSSricharan R 
29796ca848eSSricharan R 	/*
29896ca848eSSricharan R 	 * Register offsets are not linear because of the
29996ca848eSSricharan R 	 * reserved irqs. so find and store the offsets once.
30096ca848eSSricharan R 	 */
30196ca848eSSricharan R 	for (i = 0; i < max; i++) {
3021d50d2ceSNishanth Menon 		if (cb->irq_map[i] == IRQ_RESERVED)
30396ca848eSSricharan R 			continue;
30496ca848eSSricharan R 
30596ca848eSSricharan R 		cb->register_offsets[i] = reserved;
30696ca848eSSricharan R 		reserved += size;
30796ca848eSSricharan R 	}
30896ca848eSSricharan R 
309a35057d1SNishanth Menon 	of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map);
310a35057d1SNishanth Menon 	/* Initialize the crossbar with safe map to start with */
311a35057d1SNishanth Menon 	for (i = 0; i < max; i++) {
312a35057d1SNishanth Menon 		if (cb->irq_map[i] == IRQ_RESERVED ||
313a35057d1SNishanth Menon 		    cb->irq_map[i] == IRQ_SKIP)
314a35057d1SNishanth Menon 			continue;
315a35057d1SNishanth Menon 
316a35057d1SNishanth Menon 		cb->write(i, cb->safe_map);
317a35057d1SNishanth Menon 	}
318a35057d1SNishanth Menon 
319783d3186SMarc Zyngier 	raw_spin_lock_init(&cb->lock);
320783d3186SMarc Zyngier 
32196ca848eSSricharan R 	return 0;
32296ca848eSSricharan R 
3233c44d515SNishanth Menon err_reg_offset:
32496ca848eSSricharan R 	kfree(cb->register_offsets);
3253c44d515SNishanth Menon err_irq_map:
32696ca848eSSricharan R 	kfree(cb->irq_map);
3273c44d515SNishanth Menon err_base:
32896ca848eSSricharan R 	iounmap(cb->crossbar_base);
3293c44d515SNishanth Menon err_cb:
33096ca848eSSricharan R 	kfree(cb);
33199e37d0eSSricharan R 
33299e37d0eSSricharan R 	cb = NULL;
333edb442deSNishanth Menon 	return ret;
33496ca848eSSricharan R }
33596ca848eSSricharan R 
336783d3186SMarc Zyngier static int __init irqcrossbar_init(struct device_node *node,
337783d3186SMarc Zyngier 				   struct device_node *parent)
33896ca848eSSricharan R {
339783d3186SMarc Zyngier 	struct irq_domain *parent_domain, *domain;
340783d3186SMarc Zyngier 	int err;
34196ca848eSSricharan R 
342783d3186SMarc Zyngier 	if (!parent) {
343783d3186SMarc Zyngier 		pr_err("%s: no parent, giving up\n", node->full_name);
344783d3186SMarc Zyngier 		return -ENODEV;
345783d3186SMarc Zyngier 	}
346783d3186SMarc Zyngier 
347783d3186SMarc Zyngier 	parent_domain = irq_find_host(parent);
348783d3186SMarc Zyngier 	if (!parent_domain) {
349783d3186SMarc Zyngier 		pr_err("%s: unable to obtain parent domain\n", node->full_name);
350783d3186SMarc Zyngier 		return -ENXIO;
351783d3186SMarc Zyngier 	}
352783d3186SMarc Zyngier 
353783d3186SMarc Zyngier 	err = crossbar_of_init(node);
354783d3186SMarc Zyngier 	if (err)
355783d3186SMarc Zyngier 		return err;
356783d3186SMarc Zyngier 
357783d3186SMarc Zyngier 	domain = irq_domain_add_hierarchy(parent_domain, 0,
358783d3186SMarc Zyngier 					  cb->max_crossbar_sources,
359783d3186SMarc Zyngier 					  node, &crossbar_domain_ops,
360783d3186SMarc Zyngier 					  NULL);
361783d3186SMarc Zyngier 	if (!domain) {
362783d3186SMarc Zyngier 		pr_err("%s: failed to allocated domain\n", node->full_name);
363783d3186SMarc Zyngier 		return -ENOMEM;
364783d3186SMarc Zyngier 	}
365783d3186SMarc Zyngier 
36696ca848eSSricharan R 	return 0;
36796ca848eSSricharan R }
368783d3186SMarc Zyngier 
369783d3186SMarc Zyngier IRQCHIP_DECLARE(ti_irqcrossbar, "ti,irq-crossbar", irqcrossbar_init);
370