196ca848eSSricharan R /* 296ca848eSSricharan R * drivers/irqchip/irq-crossbar.c 396ca848eSSricharan R * 496ca848eSSricharan R * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com 596ca848eSSricharan R * Author: Sricharan R <r.sricharan@ti.com> 696ca848eSSricharan R * 796ca848eSSricharan R * This program is free software; you can redistribute it and/or modify 896ca848eSSricharan R * it under the terms of the GNU General Public License version 2 as 996ca848eSSricharan R * published by the Free Software Foundation. 1096ca848eSSricharan R * 1196ca848eSSricharan R */ 1296ca848eSSricharan R #include <linux/err.h> 1396ca848eSSricharan R #include <linux/io.h> 14*783d3186SMarc Zyngier #include <linux/irqdomain.h> 1596ca848eSSricharan R #include <linux/of_address.h> 1696ca848eSSricharan R #include <linux/of_irq.h> 1796ca848eSSricharan R #include <linux/slab.h> 18*783d3186SMarc Zyngier 19*783d3186SMarc Zyngier #include "irqchip.h" 2096ca848eSSricharan R 2196ca848eSSricharan R #define IRQ_FREE -1 221d50d2ceSNishanth Menon #define IRQ_RESERVED -2 2364e0f8baSNishanth Menon #define IRQ_SKIP -3 2496ca848eSSricharan R #define GIC_IRQ_START 32 2596ca848eSSricharan R 26e30ef8abSNishanth Menon /** 27e30ef8abSNishanth Menon * struct crossbar_device - crossbar device description 28*783d3186SMarc Zyngier * @lock: spinlock serializing access to @irq_map 2996ca848eSSricharan R * @int_max: maximum number of supported interrupts 30a35057d1SNishanth Menon * @safe_map: safe default value to initialize the crossbar 312f7d2fb7SNishanth Menon * @max_crossbar_sources: Maximum number of crossbar sources 3296ca848eSSricharan R * @irq_map: array of interrupts to crossbar number mapping 3396ca848eSSricharan R * @crossbar_base: crossbar base address 3496ca848eSSricharan R * @register_offsets: offsets for each irq number 35e30ef8abSNishanth Menon * @write: register write function pointer 3696ca848eSSricharan R */ 3796ca848eSSricharan R struct crossbar_device { 38*783d3186SMarc Zyngier raw_spinlock_t lock; 3996ca848eSSricharan R uint int_max; 40a35057d1SNishanth Menon uint safe_map; 412f7d2fb7SNishanth Menon uint max_crossbar_sources; 4296ca848eSSricharan R uint *irq_map; 4396ca848eSSricharan R void __iomem *crossbar_base; 4496ca848eSSricharan R int *register_offsets; 4596ca848eSSricharan R void (*write)(int, int); 4696ca848eSSricharan R }; 4796ca848eSSricharan R 4896ca848eSSricharan R static struct crossbar_device *cb; 4996ca848eSSricharan R 50*783d3186SMarc Zyngier static void crossbar_writel(int irq_no, int cb_no) 5196ca848eSSricharan R { 5296ca848eSSricharan R writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5396ca848eSSricharan R } 5496ca848eSSricharan R 55*783d3186SMarc Zyngier static void crossbar_writew(int irq_no, int cb_no) 5696ca848eSSricharan R { 5796ca848eSSricharan R writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5896ca848eSSricharan R } 5996ca848eSSricharan R 60*783d3186SMarc Zyngier static void crossbar_writeb(int irq_no, int cb_no) 6196ca848eSSricharan R { 6296ca848eSSricharan R writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 6396ca848eSSricharan R } 6496ca848eSSricharan R 65*783d3186SMarc Zyngier static struct irq_chip crossbar_chip = { 66*783d3186SMarc Zyngier .name = "CBAR", 67*783d3186SMarc Zyngier .irq_eoi = irq_chip_eoi_parent, 68*783d3186SMarc Zyngier .irq_mask = irq_chip_mask_parent, 69*783d3186SMarc Zyngier .irq_unmask = irq_chip_unmask_parent, 70*783d3186SMarc Zyngier .irq_retrigger = irq_chip_retrigger_hierarchy, 71*783d3186SMarc Zyngier .irq_set_wake = irq_chip_set_wake_parent, 72*783d3186SMarc Zyngier #ifdef CONFIG_SMP 73*783d3186SMarc Zyngier .irq_set_affinity = irq_chip_set_affinity_parent, 74*783d3186SMarc Zyngier #endif 75*783d3186SMarc Zyngier }; 76*783d3186SMarc Zyngier 77*783d3186SMarc Zyngier static int allocate_gic_irq(struct irq_domain *domain, unsigned virq, 78*783d3186SMarc Zyngier irq_hw_number_t hwirq) 796f16fc87SNishanth Menon { 80*783d3186SMarc Zyngier struct of_phandle_args args; 816f16fc87SNishanth Menon int i; 82*783d3186SMarc Zyngier int err; 836f16fc87SNishanth Menon 84*783d3186SMarc Zyngier raw_spin_lock(&cb->lock); 85ddee0fb4SNishanth Menon for (i = cb->int_max - 1; i >= 0; i--) { 8696ca848eSSricharan R if (cb->irq_map[i] == IRQ_FREE) { 87*783d3186SMarc Zyngier cb->irq_map[i] = hwirq; 88*783d3186SMarc Zyngier break; 8996ca848eSSricharan R } 9096ca848eSSricharan R } 91*783d3186SMarc Zyngier raw_spin_unlock(&cb->lock); 9296ca848eSSricharan R 93*783d3186SMarc Zyngier if (i < 0) 9496ca848eSSricharan R return -ENODEV; 95*783d3186SMarc Zyngier 96*783d3186SMarc Zyngier args.np = domain->parent->of_node; 97*783d3186SMarc Zyngier args.args_count = 3; 98*783d3186SMarc Zyngier args.args[0] = 0; /* SPI */ 99*783d3186SMarc Zyngier args.args[1] = i; 100*783d3186SMarc Zyngier args.args[2] = IRQ_TYPE_LEVEL_HIGH; 101*783d3186SMarc Zyngier 102*783d3186SMarc Zyngier err = irq_domain_alloc_irqs_parent(domain, virq, 1, &args); 103*783d3186SMarc Zyngier if (err) 104*783d3186SMarc Zyngier cb->irq_map[i] = IRQ_FREE; 105*783d3186SMarc Zyngier else 106*783d3186SMarc Zyngier cb->write(i, hwirq); 107*783d3186SMarc Zyngier 108*783d3186SMarc Zyngier return err; 10996ca848eSSricharan R } 11096ca848eSSricharan R 111*783d3186SMarc Zyngier static int crossbar_domain_alloc(struct irq_domain *d, unsigned int virq, 112*783d3186SMarc Zyngier unsigned int nr_irqs, void *data) 11329918b67SNishanth Menon { 114*783d3186SMarc Zyngier struct of_phandle_args *args = data; 115*783d3186SMarc Zyngier irq_hw_number_t hwirq; 116*783d3186SMarc Zyngier int i; 117d360892dSNishanth Menon 118*783d3186SMarc Zyngier if (args->args_count != 3) 119*783d3186SMarc Zyngier return -EINVAL; /* Not GIC compliant */ 120*783d3186SMarc Zyngier if (args->args[0] != 0) 121*783d3186SMarc Zyngier return -EINVAL; /* No PPI should point to this domain */ 122*783d3186SMarc Zyngier 123*783d3186SMarc Zyngier hwirq = args->args[1]; 124*783d3186SMarc Zyngier if ((hwirq + nr_irqs) > cb->max_crossbar_sources) 125*783d3186SMarc Zyngier return -EINVAL; /* Can't deal with this */ 126*783d3186SMarc Zyngier 127*783d3186SMarc Zyngier for (i = 0; i < nr_irqs; i++) { 128*783d3186SMarc Zyngier int err = allocate_gic_irq(d, virq + i, hwirq + i); 129*783d3186SMarc Zyngier 130*783d3186SMarc Zyngier if (err) 131*783d3186SMarc Zyngier return err; 132*783d3186SMarc Zyngier 133*783d3186SMarc Zyngier irq_domain_set_hwirq_and_chip(d, virq + i, hwirq + i, 134*783d3186SMarc Zyngier &crossbar_chip, NULL); 135d360892dSNishanth Menon } 13629918b67SNishanth Menon 13796ca848eSSricharan R return 0; 13896ca848eSSricharan R } 13996ca848eSSricharan R 1408b09a45dSSricharan R /** 141*783d3186SMarc Zyngier * crossbar_domain_free - unmap/free a crossbar<->irq connection 142*783d3186SMarc Zyngier * @domain: domain of irq to unmap 143*783d3186SMarc Zyngier * @virq: virq number 144*783d3186SMarc Zyngier * @nr_irqs: number of irqs to free 1458b09a45dSSricharan R * 1468b09a45dSSricharan R * We do not maintain a use count of total number of map/unmap 1478b09a45dSSricharan R * calls for a particular irq to find out if a irq can be really 1488b09a45dSSricharan R * unmapped. This is because unmap is called during irq_dispose_mapping(irq), 1498b09a45dSSricharan R * after which irq is anyways unusable. So an explicit map has to be called 1508b09a45dSSricharan R * after that. 1518b09a45dSSricharan R */ 152*783d3186SMarc Zyngier static void crossbar_domain_free(struct irq_domain *domain, unsigned int virq, 153*783d3186SMarc Zyngier unsigned int nr_irqs) 15496ca848eSSricharan R { 155*783d3186SMarc Zyngier int i; 15696ca848eSSricharan R 157*783d3186SMarc Zyngier raw_spin_lock(&cb->lock); 158*783d3186SMarc Zyngier for (i = 0; i < nr_irqs; i++) { 159*783d3186SMarc Zyngier struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); 160*783d3186SMarc Zyngier 161*783d3186SMarc Zyngier irq_domain_reset_irq_data(d); 162*783d3186SMarc Zyngier cb->irq_map[d->hwirq] = IRQ_FREE; 163*783d3186SMarc Zyngier cb->write(d->hwirq, cb->safe_map); 164a35057d1SNishanth Menon } 165*783d3186SMarc Zyngier raw_spin_unlock(&cb->lock); 16696ca848eSSricharan R } 16796ca848eSSricharan R 16896ca848eSSricharan R static int crossbar_domain_xlate(struct irq_domain *d, 16996ca848eSSricharan R struct device_node *controller, 17096ca848eSSricharan R const u32 *intspec, unsigned int intsize, 17196ca848eSSricharan R unsigned long *out_hwirq, 17296ca848eSSricharan R unsigned int *out_type) 17396ca848eSSricharan R { 174*783d3186SMarc Zyngier if (d->of_node != controller) 175*783d3186SMarc Zyngier return -EINVAL; /* Shouldn't happen, really... */ 176*783d3186SMarc Zyngier if (intsize != 3) 177*783d3186SMarc Zyngier return -EINVAL; /* Not GIC compliant */ 178*783d3186SMarc Zyngier if (intspec[0] != 0) 179*783d3186SMarc Zyngier return -EINVAL; /* No PPI should point to this domain */ 18096ca848eSSricharan R 181*783d3186SMarc Zyngier *out_hwirq = intspec[1]; 182*783d3186SMarc Zyngier *out_type = intspec[2]; 18396ca848eSSricharan R return 0; 18496ca848eSSricharan R } 18596ca848eSSricharan R 186*783d3186SMarc Zyngier static const struct irq_domain_ops crossbar_domain_ops = { 187*783d3186SMarc Zyngier .alloc = crossbar_domain_alloc, 188*783d3186SMarc Zyngier .free = crossbar_domain_free, 189*783d3186SMarc Zyngier .xlate = crossbar_domain_xlate, 19096ca848eSSricharan R }; 19196ca848eSSricharan R 19296ca848eSSricharan R static int __init crossbar_of_init(struct device_node *node) 19396ca848eSSricharan R { 194edb442deSNishanth Menon int i, size, max = 0, reserved = 0, entry; 19596ca848eSSricharan R const __be32 *irqsr; 196edb442deSNishanth Menon int ret = -ENOMEM; 19796ca848eSSricharan R 1983894e9e8SDan Carpenter cb = kzalloc(sizeof(*cb), GFP_KERNEL); 19996ca848eSSricharan R 20096ca848eSSricharan R if (!cb) 201edb442deSNishanth Menon return ret; 20296ca848eSSricharan R 20396ca848eSSricharan R cb->crossbar_base = of_iomap(node, 0); 20496ca848eSSricharan R if (!cb->crossbar_base) 2053c44d515SNishanth Menon goto err_cb; 20696ca848eSSricharan R 2072f7d2fb7SNishanth Menon of_property_read_u32(node, "ti,max-crossbar-sources", 2082f7d2fb7SNishanth Menon &cb->max_crossbar_sources); 2092f7d2fb7SNishanth Menon if (!cb->max_crossbar_sources) { 2102f7d2fb7SNishanth Menon pr_err("missing 'ti,max-crossbar-sources' property\n"); 2112f7d2fb7SNishanth Menon ret = -EINVAL; 2122f7d2fb7SNishanth Menon goto err_base; 2132f7d2fb7SNishanth Menon } 2142f7d2fb7SNishanth Menon 21596ca848eSSricharan R of_property_read_u32(node, "ti,max-irqs", &max); 216edb442deSNishanth Menon if (!max) { 217edb442deSNishanth Menon pr_err("missing 'ti,max-irqs' property\n"); 218edb442deSNishanth Menon ret = -EINVAL; 2193c44d515SNishanth Menon goto err_base; 220edb442deSNishanth Menon } 2214dbf45e3SNishanth Menon cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL); 22296ca848eSSricharan R if (!cb->irq_map) 2233c44d515SNishanth Menon goto err_base; 22496ca848eSSricharan R 22596ca848eSSricharan R cb->int_max = max; 22696ca848eSSricharan R 22796ca848eSSricharan R for (i = 0; i < max; i++) 22896ca848eSSricharan R cb->irq_map[i] = IRQ_FREE; 22996ca848eSSricharan R 23096ca848eSSricharan R /* Get and mark reserved irqs */ 23196ca848eSSricharan R irqsr = of_get_property(node, "ti,irqs-reserved", &size); 23296ca848eSSricharan R if (irqsr) { 23396ca848eSSricharan R size /= sizeof(__be32); 23496ca848eSSricharan R 23596ca848eSSricharan R for (i = 0; i < size; i++) { 23696ca848eSSricharan R of_property_read_u32_index(node, 23796ca848eSSricharan R "ti,irqs-reserved", 23896ca848eSSricharan R i, &entry); 239702f7e36SDan Carpenter if (entry >= max) { 24096ca848eSSricharan R pr_err("Invalid reserved entry\n"); 241edb442deSNishanth Menon ret = -EINVAL; 2423c44d515SNishanth Menon goto err_irq_map; 24396ca848eSSricharan R } 2441d50d2ceSNishanth Menon cb->irq_map[entry] = IRQ_RESERVED; 24596ca848eSSricharan R } 24696ca848eSSricharan R } 24796ca848eSSricharan R 24864e0f8baSNishanth Menon /* Skip irqs hardwired to bypass the crossbar */ 24964e0f8baSNishanth Menon irqsr = of_get_property(node, "ti,irqs-skip", &size); 25064e0f8baSNishanth Menon if (irqsr) { 25164e0f8baSNishanth Menon size /= sizeof(__be32); 25264e0f8baSNishanth Menon 25364e0f8baSNishanth Menon for (i = 0; i < size; i++) { 25464e0f8baSNishanth Menon of_property_read_u32_index(node, 25564e0f8baSNishanth Menon "ti,irqs-skip", 25664e0f8baSNishanth Menon i, &entry); 257702f7e36SDan Carpenter if (entry >= max) { 25864e0f8baSNishanth Menon pr_err("Invalid skip entry\n"); 25964e0f8baSNishanth Menon ret = -EINVAL; 2603c44d515SNishanth Menon goto err_irq_map; 26164e0f8baSNishanth Menon } 26264e0f8baSNishanth Menon cb->irq_map[entry] = IRQ_SKIP; 26364e0f8baSNishanth Menon } 26464e0f8baSNishanth Menon } 26564e0f8baSNishanth Menon 26664e0f8baSNishanth Menon 2674dbf45e3SNishanth Menon cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL); 26896ca848eSSricharan R if (!cb->register_offsets) 2693c44d515SNishanth Menon goto err_irq_map; 27096ca848eSSricharan R 27196ca848eSSricharan R of_property_read_u32(node, "ti,reg-size", &size); 27296ca848eSSricharan R 27396ca848eSSricharan R switch (size) { 27496ca848eSSricharan R case 1: 27596ca848eSSricharan R cb->write = crossbar_writeb; 27696ca848eSSricharan R break; 27796ca848eSSricharan R case 2: 27896ca848eSSricharan R cb->write = crossbar_writew; 27996ca848eSSricharan R break; 28096ca848eSSricharan R case 4: 28196ca848eSSricharan R cb->write = crossbar_writel; 28296ca848eSSricharan R break; 28396ca848eSSricharan R default: 28496ca848eSSricharan R pr_err("Invalid reg-size property\n"); 285edb442deSNishanth Menon ret = -EINVAL; 2863c44d515SNishanth Menon goto err_reg_offset; 28796ca848eSSricharan R break; 28896ca848eSSricharan R } 28996ca848eSSricharan R 29096ca848eSSricharan R /* 29196ca848eSSricharan R * Register offsets are not linear because of the 29296ca848eSSricharan R * reserved irqs. so find and store the offsets once. 29396ca848eSSricharan R */ 29496ca848eSSricharan R for (i = 0; i < max; i++) { 2951d50d2ceSNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED) 29696ca848eSSricharan R continue; 29796ca848eSSricharan R 29896ca848eSSricharan R cb->register_offsets[i] = reserved; 29996ca848eSSricharan R reserved += size; 30096ca848eSSricharan R } 30196ca848eSSricharan R 302a35057d1SNishanth Menon of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map); 303a35057d1SNishanth Menon /* Initialize the crossbar with safe map to start with */ 304a35057d1SNishanth Menon for (i = 0; i < max; i++) { 305a35057d1SNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED || 306a35057d1SNishanth Menon cb->irq_map[i] == IRQ_SKIP) 307a35057d1SNishanth Menon continue; 308a35057d1SNishanth Menon 309a35057d1SNishanth Menon cb->write(i, cb->safe_map); 310a35057d1SNishanth Menon } 311a35057d1SNishanth Menon 312*783d3186SMarc Zyngier raw_spin_lock_init(&cb->lock); 313*783d3186SMarc Zyngier 31496ca848eSSricharan R return 0; 31596ca848eSSricharan R 3163c44d515SNishanth Menon err_reg_offset: 31796ca848eSSricharan R kfree(cb->register_offsets); 3183c44d515SNishanth Menon err_irq_map: 31996ca848eSSricharan R kfree(cb->irq_map); 3203c44d515SNishanth Menon err_base: 32196ca848eSSricharan R iounmap(cb->crossbar_base); 3223c44d515SNishanth Menon err_cb: 32396ca848eSSricharan R kfree(cb); 32499e37d0eSSricharan R 32599e37d0eSSricharan R cb = NULL; 326edb442deSNishanth Menon return ret; 32796ca848eSSricharan R } 32896ca848eSSricharan R 329*783d3186SMarc Zyngier static int __init irqcrossbar_init(struct device_node *node, 330*783d3186SMarc Zyngier struct device_node *parent) 33196ca848eSSricharan R { 332*783d3186SMarc Zyngier struct irq_domain *parent_domain, *domain; 333*783d3186SMarc Zyngier int err; 33496ca848eSSricharan R 335*783d3186SMarc Zyngier if (!parent) { 336*783d3186SMarc Zyngier pr_err("%s: no parent, giving up\n", node->full_name); 337*783d3186SMarc Zyngier return -ENODEV; 338*783d3186SMarc Zyngier } 339*783d3186SMarc Zyngier 340*783d3186SMarc Zyngier parent_domain = irq_find_host(parent); 341*783d3186SMarc Zyngier if (!parent_domain) { 342*783d3186SMarc Zyngier pr_err("%s: unable to obtain parent domain\n", node->full_name); 343*783d3186SMarc Zyngier return -ENXIO; 344*783d3186SMarc Zyngier } 345*783d3186SMarc Zyngier 346*783d3186SMarc Zyngier err = crossbar_of_init(node); 347*783d3186SMarc Zyngier if (err) 348*783d3186SMarc Zyngier return err; 349*783d3186SMarc Zyngier 350*783d3186SMarc Zyngier domain = irq_domain_add_hierarchy(parent_domain, 0, 351*783d3186SMarc Zyngier cb->max_crossbar_sources, 352*783d3186SMarc Zyngier node, &crossbar_domain_ops, 353*783d3186SMarc Zyngier NULL); 354*783d3186SMarc Zyngier if (!domain) { 355*783d3186SMarc Zyngier pr_err("%s: failed to allocated domain\n", node->full_name); 356*783d3186SMarc Zyngier return -ENOMEM; 357*783d3186SMarc Zyngier } 358*783d3186SMarc Zyngier 35996ca848eSSricharan R return 0; 36096ca848eSSricharan R } 361*783d3186SMarc Zyngier 362*783d3186SMarc Zyngier IRQCHIP_DECLARE(ti_irqcrossbar, "ti,irq-crossbar", irqcrossbar_init); 363