196ca848eSSricharan R /* 296ca848eSSricharan R * drivers/irqchip/irq-crossbar.c 396ca848eSSricharan R * 496ca848eSSricharan R * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com 596ca848eSSricharan R * Author: Sricharan R <r.sricharan@ti.com> 696ca848eSSricharan R * 796ca848eSSricharan R * This program is free software; you can redistribute it and/or modify 896ca848eSSricharan R * it under the terms of the GNU General Public License version 2 as 996ca848eSSricharan R * published by the Free Software Foundation. 1096ca848eSSricharan R * 1196ca848eSSricharan R */ 1296ca848eSSricharan R #include <linux/err.h> 1396ca848eSSricharan R #include <linux/io.h> 14*41a83e06SJoel Porquet #include <linux/irqchip.h> 15783d3186SMarc Zyngier #include <linux/irqdomain.h> 1696ca848eSSricharan R #include <linux/of_address.h> 1796ca848eSSricharan R #include <linux/of_irq.h> 1896ca848eSSricharan R #include <linux/slab.h> 19783d3186SMarc Zyngier 2096ca848eSSricharan R #define IRQ_FREE -1 211d50d2ceSNishanth Menon #define IRQ_RESERVED -2 2264e0f8baSNishanth Menon #define IRQ_SKIP -3 2396ca848eSSricharan R #define GIC_IRQ_START 32 2496ca848eSSricharan R 25e30ef8abSNishanth Menon /** 26e30ef8abSNishanth Menon * struct crossbar_device - crossbar device description 27783d3186SMarc Zyngier * @lock: spinlock serializing access to @irq_map 2896ca848eSSricharan R * @int_max: maximum number of supported interrupts 29a35057d1SNishanth Menon * @safe_map: safe default value to initialize the crossbar 302f7d2fb7SNishanth Menon * @max_crossbar_sources: Maximum number of crossbar sources 3196ca848eSSricharan R * @irq_map: array of interrupts to crossbar number mapping 3296ca848eSSricharan R * @crossbar_base: crossbar base address 3396ca848eSSricharan R * @register_offsets: offsets for each irq number 34e30ef8abSNishanth Menon * @write: register write function pointer 3596ca848eSSricharan R */ 3696ca848eSSricharan R struct crossbar_device { 37783d3186SMarc Zyngier raw_spinlock_t lock; 3896ca848eSSricharan R uint int_max; 39a35057d1SNishanth Menon uint safe_map; 402f7d2fb7SNishanth Menon uint max_crossbar_sources; 4196ca848eSSricharan R uint *irq_map; 4296ca848eSSricharan R void __iomem *crossbar_base; 4396ca848eSSricharan R int *register_offsets; 4496ca848eSSricharan R void (*write)(int, int); 4596ca848eSSricharan R }; 4696ca848eSSricharan R 4796ca848eSSricharan R static struct crossbar_device *cb; 4896ca848eSSricharan R 49783d3186SMarc Zyngier static void crossbar_writel(int irq_no, int cb_no) 5096ca848eSSricharan R { 5196ca848eSSricharan R writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5296ca848eSSricharan R } 5396ca848eSSricharan R 54783d3186SMarc Zyngier static void crossbar_writew(int irq_no, int cb_no) 5596ca848eSSricharan R { 5696ca848eSSricharan R writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5796ca848eSSricharan R } 5896ca848eSSricharan R 59783d3186SMarc Zyngier static void crossbar_writeb(int irq_no, int cb_no) 6096ca848eSSricharan R { 6196ca848eSSricharan R writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 6296ca848eSSricharan R } 6396ca848eSSricharan R 64783d3186SMarc Zyngier static struct irq_chip crossbar_chip = { 65783d3186SMarc Zyngier .name = "CBAR", 66783d3186SMarc Zyngier .irq_eoi = irq_chip_eoi_parent, 67783d3186SMarc Zyngier .irq_mask = irq_chip_mask_parent, 68783d3186SMarc Zyngier .irq_unmask = irq_chip_unmask_parent, 69783d3186SMarc Zyngier .irq_retrigger = irq_chip_retrigger_hierarchy, 70783d3186SMarc Zyngier .irq_set_wake = irq_chip_set_wake_parent, 71783d3186SMarc Zyngier #ifdef CONFIG_SMP 72783d3186SMarc Zyngier .irq_set_affinity = irq_chip_set_affinity_parent, 73783d3186SMarc Zyngier #endif 74783d3186SMarc Zyngier }; 75783d3186SMarc Zyngier 76783d3186SMarc Zyngier static int allocate_gic_irq(struct irq_domain *domain, unsigned virq, 77783d3186SMarc Zyngier irq_hw_number_t hwirq) 786f16fc87SNishanth Menon { 79783d3186SMarc Zyngier struct of_phandle_args args; 806f16fc87SNishanth Menon int i; 81783d3186SMarc Zyngier int err; 826f16fc87SNishanth Menon 83783d3186SMarc Zyngier raw_spin_lock(&cb->lock); 84ddee0fb4SNishanth Menon for (i = cb->int_max - 1; i >= 0; i--) { 8596ca848eSSricharan R if (cb->irq_map[i] == IRQ_FREE) { 86783d3186SMarc Zyngier cb->irq_map[i] = hwirq; 87783d3186SMarc Zyngier break; 8896ca848eSSricharan R } 8996ca848eSSricharan R } 90783d3186SMarc Zyngier raw_spin_unlock(&cb->lock); 9196ca848eSSricharan R 92783d3186SMarc Zyngier if (i < 0) 9396ca848eSSricharan R return -ENODEV; 94783d3186SMarc Zyngier 95783d3186SMarc Zyngier args.np = domain->parent->of_node; 96783d3186SMarc Zyngier args.args_count = 3; 97783d3186SMarc Zyngier args.args[0] = 0; /* SPI */ 98783d3186SMarc Zyngier args.args[1] = i; 99783d3186SMarc Zyngier args.args[2] = IRQ_TYPE_LEVEL_HIGH; 100783d3186SMarc Zyngier 101783d3186SMarc Zyngier err = irq_domain_alloc_irqs_parent(domain, virq, 1, &args); 102783d3186SMarc Zyngier if (err) 103783d3186SMarc Zyngier cb->irq_map[i] = IRQ_FREE; 104783d3186SMarc Zyngier else 105783d3186SMarc Zyngier cb->write(i, hwirq); 106783d3186SMarc Zyngier 107783d3186SMarc Zyngier return err; 10896ca848eSSricharan R } 10996ca848eSSricharan R 110783d3186SMarc Zyngier static int crossbar_domain_alloc(struct irq_domain *d, unsigned int virq, 111783d3186SMarc Zyngier unsigned int nr_irqs, void *data) 11229918b67SNishanth Menon { 113783d3186SMarc Zyngier struct of_phandle_args *args = data; 114783d3186SMarc Zyngier irq_hw_number_t hwirq; 115783d3186SMarc Zyngier int i; 116d360892dSNishanth Menon 117783d3186SMarc Zyngier if (args->args_count != 3) 118783d3186SMarc Zyngier return -EINVAL; /* Not GIC compliant */ 119783d3186SMarc Zyngier if (args->args[0] != 0) 120783d3186SMarc Zyngier return -EINVAL; /* No PPI should point to this domain */ 121783d3186SMarc Zyngier 122783d3186SMarc Zyngier hwirq = args->args[1]; 123783d3186SMarc Zyngier if ((hwirq + nr_irqs) > cb->max_crossbar_sources) 124783d3186SMarc Zyngier return -EINVAL; /* Can't deal with this */ 125783d3186SMarc Zyngier 126783d3186SMarc Zyngier for (i = 0; i < nr_irqs; i++) { 127783d3186SMarc Zyngier int err = allocate_gic_irq(d, virq + i, hwirq + i); 128783d3186SMarc Zyngier 129783d3186SMarc Zyngier if (err) 130783d3186SMarc Zyngier return err; 131783d3186SMarc Zyngier 132783d3186SMarc Zyngier irq_domain_set_hwirq_and_chip(d, virq + i, hwirq + i, 133783d3186SMarc Zyngier &crossbar_chip, NULL); 134d360892dSNishanth Menon } 13529918b67SNishanth Menon 13696ca848eSSricharan R return 0; 13796ca848eSSricharan R } 13896ca848eSSricharan R 1398b09a45dSSricharan R /** 140783d3186SMarc Zyngier * crossbar_domain_free - unmap/free a crossbar<->irq connection 141783d3186SMarc Zyngier * @domain: domain of irq to unmap 142783d3186SMarc Zyngier * @virq: virq number 143783d3186SMarc Zyngier * @nr_irqs: number of irqs to free 1448b09a45dSSricharan R * 1458b09a45dSSricharan R * We do not maintain a use count of total number of map/unmap 1468b09a45dSSricharan R * calls for a particular irq to find out if a irq can be really 1478b09a45dSSricharan R * unmapped. This is because unmap is called during irq_dispose_mapping(irq), 1488b09a45dSSricharan R * after which irq is anyways unusable. So an explicit map has to be called 1498b09a45dSSricharan R * after that. 1508b09a45dSSricharan R */ 151783d3186SMarc Zyngier static void crossbar_domain_free(struct irq_domain *domain, unsigned int virq, 152783d3186SMarc Zyngier unsigned int nr_irqs) 15396ca848eSSricharan R { 154783d3186SMarc Zyngier int i; 15596ca848eSSricharan R 156783d3186SMarc Zyngier raw_spin_lock(&cb->lock); 157783d3186SMarc Zyngier for (i = 0; i < nr_irqs; i++) { 158783d3186SMarc Zyngier struct irq_data *d = irq_domain_get_irq_data(domain, virq + i); 159783d3186SMarc Zyngier 160783d3186SMarc Zyngier irq_domain_reset_irq_data(d); 161783d3186SMarc Zyngier cb->irq_map[d->hwirq] = IRQ_FREE; 162783d3186SMarc Zyngier cb->write(d->hwirq, cb->safe_map); 163a35057d1SNishanth Menon } 164783d3186SMarc Zyngier raw_spin_unlock(&cb->lock); 16596ca848eSSricharan R } 16696ca848eSSricharan R 16796ca848eSSricharan R static int crossbar_domain_xlate(struct irq_domain *d, 16896ca848eSSricharan R struct device_node *controller, 16996ca848eSSricharan R const u32 *intspec, unsigned int intsize, 17096ca848eSSricharan R unsigned long *out_hwirq, 17196ca848eSSricharan R unsigned int *out_type) 17296ca848eSSricharan R { 173783d3186SMarc Zyngier if (d->of_node != controller) 174783d3186SMarc Zyngier return -EINVAL; /* Shouldn't happen, really... */ 175783d3186SMarc Zyngier if (intsize != 3) 176783d3186SMarc Zyngier return -EINVAL; /* Not GIC compliant */ 177783d3186SMarc Zyngier if (intspec[0] != 0) 178783d3186SMarc Zyngier return -EINVAL; /* No PPI should point to this domain */ 17996ca848eSSricharan R 180783d3186SMarc Zyngier *out_hwirq = intspec[1]; 181783d3186SMarc Zyngier *out_type = intspec[2]; 18296ca848eSSricharan R return 0; 18396ca848eSSricharan R } 18496ca848eSSricharan R 185783d3186SMarc Zyngier static const struct irq_domain_ops crossbar_domain_ops = { 186783d3186SMarc Zyngier .alloc = crossbar_domain_alloc, 187783d3186SMarc Zyngier .free = crossbar_domain_free, 188783d3186SMarc Zyngier .xlate = crossbar_domain_xlate, 18996ca848eSSricharan R }; 19096ca848eSSricharan R 19196ca848eSSricharan R static int __init crossbar_of_init(struct device_node *node) 19296ca848eSSricharan R { 193edb442deSNishanth Menon int i, size, max = 0, reserved = 0, entry; 19496ca848eSSricharan R const __be32 *irqsr; 195edb442deSNishanth Menon int ret = -ENOMEM; 19696ca848eSSricharan R 1973894e9e8SDan Carpenter cb = kzalloc(sizeof(*cb), GFP_KERNEL); 19896ca848eSSricharan R 19996ca848eSSricharan R if (!cb) 200edb442deSNishanth Menon return ret; 20196ca848eSSricharan R 20296ca848eSSricharan R cb->crossbar_base = of_iomap(node, 0); 20396ca848eSSricharan R if (!cb->crossbar_base) 2043c44d515SNishanth Menon goto err_cb; 20596ca848eSSricharan R 2062f7d2fb7SNishanth Menon of_property_read_u32(node, "ti,max-crossbar-sources", 2072f7d2fb7SNishanth Menon &cb->max_crossbar_sources); 2082f7d2fb7SNishanth Menon if (!cb->max_crossbar_sources) { 2092f7d2fb7SNishanth Menon pr_err("missing 'ti,max-crossbar-sources' property\n"); 2102f7d2fb7SNishanth Menon ret = -EINVAL; 2112f7d2fb7SNishanth Menon goto err_base; 2122f7d2fb7SNishanth Menon } 2132f7d2fb7SNishanth Menon 21496ca848eSSricharan R of_property_read_u32(node, "ti,max-irqs", &max); 215edb442deSNishanth Menon if (!max) { 216edb442deSNishanth Menon pr_err("missing 'ti,max-irqs' property\n"); 217edb442deSNishanth Menon ret = -EINVAL; 2183c44d515SNishanth Menon goto err_base; 219edb442deSNishanth Menon } 2204dbf45e3SNishanth Menon cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL); 22196ca848eSSricharan R if (!cb->irq_map) 2223c44d515SNishanth Menon goto err_base; 22396ca848eSSricharan R 22496ca848eSSricharan R cb->int_max = max; 22596ca848eSSricharan R 22696ca848eSSricharan R for (i = 0; i < max; i++) 22796ca848eSSricharan R cb->irq_map[i] = IRQ_FREE; 22896ca848eSSricharan R 22996ca848eSSricharan R /* Get and mark reserved irqs */ 23096ca848eSSricharan R irqsr = of_get_property(node, "ti,irqs-reserved", &size); 23196ca848eSSricharan R if (irqsr) { 23296ca848eSSricharan R size /= sizeof(__be32); 23396ca848eSSricharan R 23496ca848eSSricharan R for (i = 0; i < size; i++) { 23596ca848eSSricharan R of_property_read_u32_index(node, 23696ca848eSSricharan R "ti,irqs-reserved", 23796ca848eSSricharan R i, &entry); 238702f7e36SDan Carpenter if (entry >= max) { 23996ca848eSSricharan R pr_err("Invalid reserved entry\n"); 240edb442deSNishanth Menon ret = -EINVAL; 2413c44d515SNishanth Menon goto err_irq_map; 24296ca848eSSricharan R } 2431d50d2ceSNishanth Menon cb->irq_map[entry] = IRQ_RESERVED; 24496ca848eSSricharan R } 24596ca848eSSricharan R } 24696ca848eSSricharan R 24764e0f8baSNishanth Menon /* Skip irqs hardwired to bypass the crossbar */ 24864e0f8baSNishanth Menon irqsr = of_get_property(node, "ti,irqs-skip", &size); 24964e0f8baSNishanth Menon if (irqsr) { 25064e0f8baSNishanth Menon size /= sizeof(__be32); 25164e0f8baSNishanth Menon 25264e0f8baSNishanth Menon for (i = 0; i < size; i++) { 25364e0f8baSNishanth Menon of_property_read_u32_index(node, 25464e0f8baSNishanth Menon "ti,irqs-skip", 25564e0f8baSNishanth Menon i, &entry); 256702f7e36SDan Carpenter if (entry >= max) { 25764e0f8baSNishanth Menon pr_err("Invalid skip entry\n"); 25864e0f8baSNishanth Menon ret = -EINVAL; 2593c44d515SNishanth Menon goto err_irq_map; 26064e0f8baSNishanth Menon } 26164e0f8baSNishanth Menon cb->irq_map[entry] = IRQ_SKIP; 26264e0f8baSNishanth Menon } 26364e0f8baSNishanth Menon } 26464e0f8baSNishanth Menon 26564e0f8baSNishanth Menon 2664dbf45e3SNishanth Menon cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL); 26796ca848eSSricharan R if (!cb->register_offsets) 2683c44d515SNishanth Menon goto err_irq_map; 26996ca848eSSricharan R 27096ca848eSSricharan R of_property_read_u32(node, "ti,reg-size", &size); 27196ca848eSSricharan R 27296ca848eSSricharan R switch (size) { 27396ca848eSSricharan R case 1: 27496ca848eSSricharan R cb->write = crossbar_writeb; 27596ca848eSSricharan R break; 27696ca848eSSricharan R case 2: 27796ca848eSSricharan R cb->write = crossbar_writew; 27896ca848eSSricharan R break; 27996ca848eSSricharan R case 4: 28096ca848eSSricharan R cb->write = crossbar_writel; 28196ca848eSSricharan R break; 28296ca848eSSricharan R default: 28396ca848eSSricharan R pr_err("Invalid reg-size property\n"); 284edb442deSNishanth Menon ret = -EINVAL; 2853c44d515SNishanth Menon goto err_reg_offset; 28696ca848eSSricharan R break; 28796ca848eSSricharan R } 28896ca848eSSricharan R 28996ca848eSSricharan R /* 29096ca848eSSricharan R * Register offsets are not linear because of the 29196ca848eSSricharan R * reserved irqs. so find and store the offsets once. 29296ca848eSSricharan R */ 29396ca848eSSricharan R for (i = 0; i < max; i++) { 2941d50d2ceSNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED) 29596ca848eSSricharan R continue; 29696ca848eSSricharan R 29796ca848eSSricharan R cb->register_offsets[i] = reserved; 29896ca848eSSricharan R reserved += size; 29996ca848eSSricharan R } 30096ca848eSSricharan R 301a35057d1SNishanth Menon of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map); 302a35057d1SNishanth Menon /* Initialize the crossbar with safe map to start with */ 303a35057d1SNishanth Menon for (i = 0; i < max; i++) { 304a35057d1SNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED || 305a35057d1SNishanth Menon cb->irq_map[i] == IRQ_SKIP) 306a35057d1SNishanth Menon continue; 307a35057d1SNishanth Menon 308a35057d1SNishanth Menon cb->write(i, cb->safe_map); 309a35057d1SNishanth Menon } 310a35057d1SNishanth Menon 311783d3186SMarc Zyngier raw_spin_lock_init(&cb->lock); 312783d3186SMarc Zyngier 31396ca848eSSricharan R return 0; 31496ca848eSSricharan R 3153c44d515SNishanth Menon err_reg_offset: 31696ca848eSSricharan R kfree(cb->register_offsets); 3173c44d515SNishanth Menon err_irq_map: 31896ca848eSSricharan R kfree(cb->irq_map); 3193c44d515SNishanth Menon err_base: 32096ca848eSSricharan R iounmap(cb->crossbar_base); 3213c44d515SNishanth Menon err_cb: 32296ca848eSSricharan R kfree(cb); 32399e37d0eSSricharan R 32499e37d0eSSricharan R cb = NULL; 325edb442deSNishanth Menon return ret; 32696ca848eSSricharan R } 32796ca848eSSricharan R 328783d3186SMarc Zyngier static int __init irqcrossbar_init(struct device_node *node, 329783d3186SMarc Zyngier struct device_node *parent) 33096ca848eSSricharan R { 331783d3186SMarc Zyngier struct irq_domain *parent_domain, *domain; 332783d3186SMarc Zyngier int err; 33396ca848eSSricharan R 334783d3186SMarc Zyngier if (!parent) { 335783d3186SMarc Zyngier pr_err("%s: no parent, giving up\n", node->full_name); 336783d3186SMarc Zyngier return -ENODEV; 337783d3186SMarc Zyngier } 338783d3186SMarc Zyngier 339783d3186SMarc Zyngier parent_domain = irq_find_host(parent); 340783d3186SMarc Zyngier if (!parent_domain) { 341783d3186SMarc Zyngier pr_err("%s: unable to obtain parent domain\n", node->full_name); 342783d3186SMarc Zyngier return -ENXIO; 343783d3186SMarc Zyngier } 344783d3186SMarc Zyngier 345783d3186SMarc Zyngier err = crossbar_of_init(node); 346783d3186SMarc Zyngier if (err) 347783d3186SMarc Zyngier return err; 348783d3186SMarc Zyngier 349783d3186SMarc Zyngier domain = irq_domain_add_hierarchy(parent_domain, 0, 350783d3186SMarc Zyngier cb->max_crossbar_sources, 351783d3186SMarc Zyngier node, &crossbar_domain_ops, 352783d3186SMarc Zyngier NULL); 353783d3186SMarc Zyngier if (!domain) { 354783d3186SMarc Zyngier pr_err("%s: failed to allocated domain\n", node->full_name); 355783d3186SMarc Zyngier return -ENOMEM; 356783d3186SMarc Zyngier } 357783d3186SMarc Zyngier 35896ca848eSSricharan R return 0; 35996ca848eSSricharan R } 360783d3186SMarc Zyngier 361783d3186SMarc Zyngier IRQCHIP_DECLARE(ti_irqcrossbar, "ti,irq-crossbar", irqcrossbar_init); 362