196ca848eSSricharan R /* 296ca848eSSricharan R * drivers/irqchip/irq-crossbar.c 396ca848eSSricharan R * 496ca848eSSricharan R * Copyright (C) 2013 Texas Instruments Incorporated - http://www.ti.com 596ca848eSSricharan R * Author: Sricharan R <r.sricharan@ti.com> 696ca848eSSricharan R * 796ca848eSSricharan R * This program is free software; you can redistribute it and/or modify 896ca848eSSricharan R * it under the terms of the GNU General Public License version 2 as 996ca848eSSricharan R * published by the Free Software Foundation. 1096ca848eSSricharan R * 1196ca848eSSricharan R */ 1296ca848eSSricharan R #include <linux/err.h> 1396ca848eSSricharan R #include <linux/io.h> 1496ca848eSSricharan R #include <linux/of_address.h> 1596ca848eSSricharan R #include <linux/of_irq.h> 1696ca848eSSricharan R #include <linux/slab.h> 1796ca848eSSricharan R #include <linux/irqchip/arm-gic.h> 184dbf45e3SNishanth Menon #include <linux/irqchip/irq-crossbar.h> 1996ca848eSSricharan R 2096ca848eSSricharan R #define IRQ_FREE -1 211d50d2ceSNishanth Menon #define IRQ_RESERVED -2 2264e0f8baSNishanth Menon #define IRQ_SKIP -3 2396ca848eSSricharan R #define GIC_IRQ_START 32 2496ca848eSSricharan R 25e30ef8abSNishanth Menon /** 26e30ef8abSNishanth Menon * struct crossbar_device - crossbar device description 2796ca848eSSricharan R * @int_max: maximum number of supported interrupts 28a35057d1SNishanth Menon * @safe_map: safe default value to initialize the crossbar 2996ca848eSSricharan R * @irq_map: array of interrupts to crossbar number mapping 3096ca848eSSricharan R * @crossbar_base: crossbar base address 3196ca848eSSricharan R * @register_offsets: offsets for each irq number 32e30ef8abSNishanth Menon * @write: register write function pointer 3396ca848eSSricharan R */ 3496ca848eSSricharan R struct crossbar_device { 3596ca848eSSricharan R uint int_max; 36a35057d1SNishanth Menon uint safe_map; 3796ca848eSSricharan R uint *irq_map; 3896ca848eSSricharan R void __iomem *crossbar_base; 3996ca848eSSricharan R int *register_offsets; 4096ca848eSSricharan R void (*write)(int, int); 4196ca848eSSricharan R }; 4296ca848eSSricharan R 4396ca848eSSricharan R static struct crossbar_device *cb; 4496ca848eSSricharan R 4596ca848eSSricharan R static inline void crossbar_writel(int irq_no, int cb_no) 4696ca848eSSricharan R { 4796ca848eSSricharan R writel(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 4896ca848eSSricharan R } 4996ca848eSSricharan R 5096ca848eSSricharan R static inline void crossbar_writew(int irq_no, int cb_no) 5196ca848eSSricharan R { 5296ca848eSSricharan R writew(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5396ca848eSSricharan R } 5496ca848eSSricharan R 5596ca848eSSricharan R static inline void crossbar_writeb(int irq_no, int cb_no) 5696ca848eSSricharan R { 5796ca848eSSricharan R writeb(cb_no, cb->crossbar_base + cb->register_offsets[irq_no]); 5896ca848eSSricharan R } 5996ca848eSSricharan R 606f16fc87SNishanth Menon static inline int get_prev_map_irq(int cb_no) 616f16fc87SNishanth Menon { 626f16fc87SNishanth Menon int i; 636f16fc87SNishanth Menon 64ddee0fb4SNishanth Menon for (i = cb->int_max - 1; i >= 0; i--) 656f16fc87SNishanth Menon if (cb->irq_map[i] == cb_no) 666f16fc87SNishanth Menon return i; 676f16fc87SNishanth Menon 686f16fc87SNishanth Menon return -ENODEV; 696f16fc87SNishanth Menon } 706f16fc87SNishanth Menon 7196ca848eSSricharan R static inline int allocate_free_irq(int cb_no) 7296ca848eSSricharan R { 7396ca848eSSricharan R int i; 7496ca848eSSricharan R 75ddee0fb4SNishanth Menon for (i = cb->int_max - 1; i >= 0; i--) { 7696ca848eSSricharan R if (cb->irq_map[i] == IRQ_FREE) { 7796ca848eSSricharan R cb->irq_map[i] = cb_no; 7896ca848eSSricharan R return i; 7996ca848eSSricharan R } 8096ca848eSSricharan R } 8196ca848eSSricharan R 8296ca848eSSricharan R return -ENODEV; 8396ca848eSSricharan R } 8496ca848eSSricharan R 8596ca848eSSricharan R static int crossbar_domain_map(struct irq_domain *d, unsigned int irq, 8696ca848eSSricharan R irq_hw_number_t hw) 8796ca848eSSricharan R { 8896ca848eSSricharan R cb->write(hw - GIC_IRQ_START, cb->irq_map[hw - GIC_IRQ_START]); 8996ca848eSSricharan R return 0; 9096ca848eSSricharan R } 9196ca848eSSricharan R 9296ca848eSSricharan R static void crossbar_domain_unmap(struct irq_domain *d, unsigned int irq) 9396ca848eSSricharan R { 9496ca848eSSricharan R irq_hw_number_t hw = irq_get_irq_data(irq)->hwirq; 9596ca848eSSricharan R 96a35057d1SNishanth Menon if (hw > GIC_IRQ_START) { 9796ca848eSSricharan R cb->irq_map[hw - GIC_IRQ_START] = IRQ_FREE; 98a35057d1SNishanth Menon cb->write(hw - GIC_IRQ_START, cb->safe_map); 99a35057d1SNishanth Menon } 10096ca848eSSricharan R } 10196ca848eSSricharan R 10296ca848eSSricharan R static int crossbar_domain_xlate(struct irq_domain *d, 10396ca848eSSricharan R struct device_node *controller, 10496ca848eSSricharan R const u32 *intspec, unsigned int intsize, 10596ca848eSSricharan R unsigned long *out_hwirq, 10696ca848eSSricharan R unsigned int *out_type) 10796ca848eSSricharan R { 108d4922a95SNishanth Menon int ret; 10996ca848eSSricharan R 1106f16fc87SNishanth Menon ret = get_prev_map_irq(intspec[1]); 111d4922a95SNishanth Menon if (ret >= 0) 1126f16fc87SNishanth Menon goto found; 1136f16fc87SNishanth Menon 11496ca848eSSricharan R ret = allocate_free_irq(intspec[1]); 11596ca848eSSricharan R 116d4922a95SNishanth Menon if (ret < 0) 11796ca848eSSricharan R return ret; 11896ca848eSSricharan R 1196f16fc87SNishanth Menon found: 12096ca848eSSricharan R *out_hwirq = ret + GIC_IRQ_START; 12196ca848eSSricharan R return 0; 12296ca848eSSricharan R } 12396ca848eSSricharan R 1244dbf45e3SNishanth Menon static const struct irq_domain_ops routable_irq_domain_ops = { 12596ca848eSSricharan R .map = crossbar_domain_map, 12696ca848eSSricharan R .unmap = crossbar_domain_unmap, 12796ca848eSSricharan R .xlate = crossbar_domain_xlate 12896ca848eSSricharan R }; 12996ca848eSSricharan R 13096ca848eSSricharan R static int __init crossbar_of_init(struct device_node *node) 13196ca848eSSricharan R { 132edb442deSNishanth Menon int i, size, max = 0, reserved = 0, entry; 13396ca848eSSricharan R const __be32 *irqsr; 134edb442deSNishanth Menon int ret = -ENOMEM; 13596ca848eSSricharan R 1363894e9e8SDan Carpenter cb = kzalloc(sizeof(*cb), GFP_KERNEL); 13796ca848eSSricharan R 13896ca848eSSricharan R if (!cb) 139edb442deSNishanth Menon return ret; 14096ca848eSSricharan R 14196ca848eSSricharan R cb->crossbar_base = of_iomap(node, 0); 14296ca848eSSricharan R if (!cb->crossbar_base) 143*3c44d515SNishanth Menon goto err_cb; 14496ca848eSSricharan R 14596ca848eSSricharan R of_property_read_u32(node, "ti,max-irqs", &max); 146edb442deSNishanth Menon if (!max) { 147edb442deSNishanth Menon pr_err("missing 'ti,max-irqs' property\n"); 148edb442deSNishanth Menon ret = -EINVAL; 149*3c44d515SNishanth Menon goto err_base; 150edb442deSNishanth Menon } 1514dbf45e3SNishanth Menon cb->irq_map = kcalloc(max, sizeof(int), GFP_KERNEL); 15296ca848eSSricharan R if (!cb->irq_map) 153*3c44d515SNishanth Menon goto err_base; 15496ca848eSSricharan R 15596ca848eSSricharan R cb->int_max = max; 15696ca848eSSricharan R 15796ca848eSSricharan R for (i = 0; i < max; i++) 15896ca848eSSricharan R cb->irq_map[i] = IRQ_FREE; 15996ca848eSSricharan R 16096ca848eSSricharan R /* Get and mark reserved irqs */ 16196ca848eSSricharan R irqsr = of_get_property(node, "ti,irqs-reserved", &size); 16296ca848eSSricharan R if (irqsr) { 16396ca848eSSricharan R size /= sizeof(__be32); 16496ca848eSSricharan R 16596ca848eSSricharan R for (i = 0; i < size; i++) { 16696ca848eSSricharan R of_property_read_u32_index(node, 16796ca848eSSricharan R "ti,irqs-reserved", 16896ca848eSSricharan R i, &entry); 16996ca848eSSricharan R if (entry > max) { 17096ca848eSSricharan R pr_err("Invalid reserved entry\n"); 171edb442deSNishanth Menon ret = -EINVAL; 172*3c44d515SNishanth Menon goto err_irq_map; 17396ca848eSSricharan R } 1741d50d2ceSNishanth Menon cb->irq_map[entry] = IRQ_RESERVED; 17596ca848eSSricharan R } 17696ca848eSSricharan R } 17796ca848eSSricharan R 17864e0f8baSNishanth Menon /* Skip irqs hardwired to bypass the crossbar */ 17964e0f8baSNishanth Menon irqsr = of_get_property(node, "ti,irqs-skip", &size); 18064e0f8baSNishanth Menon if (irqsr) { 18164e0f8baSNishanth Menon size /= sizeof(__be32); 18264e0f8baSNishanth Menon 18364e0f8baSNishanth Menon for (i = 0; i < size; i++) { 18464e0f8baSNishanth Menon of_property_read_u32_index(node, 18564e0f8baSNishanth Menon "ti,irqs-skip", 18664e0f8baSNishanth Menon i, &entry); 18764e0f8baSNishanth Menon if (entry > max) { 18864e0f8baSNishanth Menon pr_err("Invalid skip entry\n"); 18964e0f8baSNishanth Menon ret = -EINVAL; 190*3c44d515SNishanth Menon goto err_irq_map; 19164e0f8baSNishanth Menon } 19264e0f8baSNishanth Menon cb->irq_map[entry] = IRQ_SKIP; 19364e0f8baSNishanth Menon } 19464e0f8baSNishanth Menon } 19564e0f8baSNishanth Menon 19664e0f8baSNishanth Menon 1974dbf45e3SNishanth Menon cb->register_offsets = kcalloc(max, sizeof(int), GFP_KERNEL); 19896ca848eSSricharan R if (!cb->register_offsets) 199*3c44d515SNishanth Menon goto err_irq_map; 20096ca848eSSricharan R 20196ca848eSSricharan R of_property_read_u32(node, "ti,reg-size", &size); 20296ca848eSSricharan R 20396ca848eSSricharan R switch (size) { 20496ca848eSSricharan R case 1: 20596ca848eSSricharan R cb->write = crossbar_writeb; 20696ca848eSSricharan R break; 20796ca848eSSricharan R case 2: 20896ca848eSSricharan R cb->write = crossbar_writew; 20996ca848eSSricharan R break; 21096ca848eSSricharan R case 4: 21196ca848eSSricharan R cb->write = crossbar_writel; 21296ca848eSSricharan R break; 21396ca848eSSricharan R default: 21496ca848eSSricharan R pr_err("Invalid reg-size property\n"); 215edb442deSNishanth Menon ret = -EINVAL; 216*3c44d515SNishanth Menon goto err_reg_offset; 21796ca848eSSricharan R break; 21896ca848eSSricharan R } 21996ca848eSSricharan R 22096ca848eSSricharan R /* 22196ca848eSSricharan R * Register offsets are not linear because of the 22296ca848eSSricharan R * reserved irqs. so find and store the offsets once. 22396ca848eSSricharan R */ 22496ca848eSSricharan R for (i = 0; i < max; i++) { 2251d50d2ceSNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED) 22696ca848eSSricharan R continue; 22796ca848eSSricharan R 22896ca848eSSricharan R cb->register_offsets[i] = reserved; 22996ca848eSSricharan R reserved += size; 23096ca848eSSricharan R } 23196ca848eSSricharan R 232a35057d1SNishanth Menon of_property_read_u32(node, "ti,irqs-safe-map", &cb->safe_map); 233a35057d1SNishanth Menon /* Initialize the crossbar with safe map to start with */ 234a35057d1SNishanth Menon for (i = 0; i < max; i++) { 235a35057d1SNishanth Menon if (cb->irq_map[i] == IRQ_RESERVED || 236a35057d1SNishanth Menon cb->irq_map[i] == IRQ_SKIP) 237a35057d1SNishanth Menon continue; 238a35057d1SNishanth Menon 239a35057d1SNishanth Menon cb->write(i, cb->safe_map); 240a35057d1SNishanth Menon } 241a35057d1SNishanth Menon 24296ca848eSSricharan R register_routable_domain_ops(&routable_irq_domain_ops); 24396ca848eSSricharan R return 0; 24496ca848eSSricharan R 245*3c44d515SNishanth Menon err_reg_offset: 24696ca848eSSricharan R kfree(cb->register_offsets); 247*3c44d515SNishanth Menon err_irq_map: 24896ca848eSSricharan R kfree(cb->irq_map); 249*3c44d515SNishanth Menon err_base: 25096ca848eSSricharan R iounmap(cb->crossbar_base); 251*3c44d515SNishanth Menon err_cb: 25296ca848eSSricharan R kfree(cb); 253edb442deSNishanth Menon return ret; 25496ca848eSSricharan R } 25596ca848eSSricharan R 25696ca848eSSricharan R static const struct of_device_id crossbar_match[] __initconst = { 25796ca848eSSricharan R { .compatible = "ti,irq-crossbar" }, 25896ca848eSSricharan R {} 25996ca848eSSricharan R }; 26096ca848eSSricharan R 26196ca848eSSricharan R int __init irqcrossbar_init(void) 26296ca848eSSricharan R { 26396ca848eSSricharan R struct device_node *np; 26496ca848eSSricharan R np = of_find_matching_node(NULL, crossbar_match); 26596ca848eSSricharan R if (!np) 26696ca848eSSricharan R return -ENODEV; 26796ca848eSSricharan R 26896ca848eSSricharan R crossbar_of_init(np); 26996ca848eSSricharan R return 0; 27096ca848eSSricharan R } 271