1b1479ebbSBoris BREZILLON /* 2b1479ebbSBoris BREZILLON * Atmel AT91 AIC5 (Advanced Interrupt Controller) driver 3b1479ebbSBoris BREZILLON * 4b1479ebbSBoris BREZILLON * Copyright (C) 2004 SAN People 5b1479ebbSBoris BREZILLON * Copyright (C) 2004 ATMEL 6b1479ebbSBoris BREZILLON * Copyright (C) Rick Bronson 7b1479ebbSBoris BREZILLON * Copyright (C) 2014 Free Electrons 8b1479ebbSBoris BREZILLON * 9b1479ebbSBoris BREZILLON * Author: Boris BREZILLON <boris.brezillon@free-electrons.com> 10b1479ebbSBoris BREZILLON * 11b1479ebbSBoris BREZILLON * This file is licensed under the terms of the GNU General Public 12b1479ebbSBoris BREZILLON * License version 2. This program is licensed "as is" without any 13b1479ebbSBoris BREZILLON * warranty of any kind, whether express or implied. 14b1479ebbSBoris BREZILLON */ 15b1479ebbSBoris BREZILLON 16b1479ebbSBoris BREZILLON #include <linux/init.h> 17b1479ebbSBoris BREZILLON #include <linux/module.h> 18b1479ebbSBoris BREZILLON #include <linux/mm.h> 19b1479ebbSBoris BREZILLON #include <linux/bitmap.h> 20b1479ebbSBoris BREZILLON #include <linux/types.h> 21b1479ebbSBoris BREZILLON #include <linux/irq.h> 2241a83e06SJoel Porquet #include <linux/irqchip.h> 23b1479ebbSBoris BREZILLON #include <linux/of.h> 24b1479ebbSBoris BREZILLON #include <linux/of_address.h> 25b1479ebbSBoris BREZILLON #include <linux/of_irq.h> 26b1479ebbSBoris BREZILLON #include <linux/irqdomain.h> 27b1479ebbSBoris BREZILLON #include <linux/err.h> 28b1479ebbSBoris BREZILLON #include <linux/slab.h> 29b1479ebbSBoris BREZILLON #include <linux/io.h> 30b1479ebbSBoris BREZILLON 31b1479ebbSBoris BREZILLON #include <asm/exception.h> 32b1479ebbSBoris BREZILLON #include <asm/mach/irq.h> 33b1479ebbSBoris BREZILLON 34b1479ebbSBoris BREZILLON #include "irq-atmel-aic-common.h" 35b1479ebbSBoris BREZILLON 36b1479ebbSBoris BREZILLON /* Number of irq lines managed by AIC */ 37b1479ebbSBoris BREZILLON #define NR_AIC5_IRQS 128 38b1479ebbSBoris BREZILLON 39b1479ebbSBoris BREZILLON #define AT91_AIC5_SSR 0x0 40b1479ebbSBoris BREZILLON #define AT91_AIC5_INTSEL_MSK (0x7f << 0) 41b1479ebbSBoris BREZILLON 42b1479ebbSBoris BREZILLON #define AT91_AIC5_SMR 0x4 43b1479ebbSBoris BREZILLON 44b1479ebbSBoris BREZILLON #define AT91_AIC5_SVR 0x8 45b1479ebbSBoris BREZILLON #define AT91_AIC5_IVR 0x10 46b1479ebbSBoris BREZILLON #define AT91_AIC5_FVR 0x14 47b1479ebbSBoris BREZILLON #define AT91_AIC5_ISR 0x18 48b1479ebbSBoris BREZILLON 49b1479ebbSBoris BREZILLON #define AT91_AIC5_IPR0 0x20 50b1479ebbSBoris BREZILLON #define AT91_AIC5_IPR1 0x24 51b1479ebbSBoris BREZILLON #define AT91_AIC5_IPR2 0x28 52b1479ebbSBoris BREZILLON #define AT91_AIC5_IPR3 0x2c 53b1479ebbSBoris BREZILLON #define AT91_AIC5_IMR 0x30 54b1479ebbSBoris BREZILLON #define AT91_AIC5_CISR 0x34 55b1479ebbSBoris BREZILLON 56b1479ebbSBoris BREZILLON #define AT91_AIC5_IECR 0x40 57b1479ebbSBoris BREZILLON #define AT91_AIC5_IDCR 0x44 58b1479ebbSBoris BREZILLON #define AT91_AIC5_ICCR 0x48 59b1479ebbSBoris BREZILLON #define AT91_AIC5_ISCR 0x4c 60b1479ebbSBoris BREZILLON #define AT91_AIC5_EOICR 0x38 61b1479ebbSBoris BREZILLON #define AT91_AIC5_SPU 0x3c 62b1479ebbSBoris BREZILLON #define AT91_AIC5_DCR 0x6c 63b1479ebbSBoris BREZILLON 64b1479ebbSBoris BREZILLON #define AT91_AIC5_FFER 0x50 65b1479ebbSBoris BREZILLON #define AT91_AIC5_FFDR 0x54 66b1479ebbSBoris BREZILLON #define AT91_AIC5_FFSR 0x58 67b1479ebbSBoris BREZILLON 68b1479ebbSBoris BREZILLON static struct irq_domain *aic5_domain; 69b1479ebbSBoris BREZILLON 70b1479ebbSBoris BREZILLON static asmlinkage void __exception_irq_entry 71b1479ebbSBoris BREZILLON aic5_handle(struct pt_regs *regs) 72b1479ebbSBoris BREZILLON { 73b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = aic5_domain->gc; 74b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = dgc->gc[0]; 75b1479ebbSBoris BREZILLON u32 irqnr; 76b1479ebbSBoris BREZILLON u32 irqstat; 77b1479ebbSBoris BREZILLON 78332fd7c4SKevin Cernekee irqnr = irq_reg_readl(gc, AT91_AIC5_IVR); 79332fd7c4SKevin Cernekee irqstat = irq_reg_readl(gc, AT91_AIC5_ISR); 80b1479ebbSBoris BREZILLON 81b1479ebbSBoris BREZILLON if (!irqstat) 82332fd7c4SKevin Cernekee irq_reg_writel(gc, 0, AT91_AIC5_EOICR); 83b1479ebbSBoris BREZILLON else 8431b7b6a8SMarc Zyngier handle_domain_irq(aic5_domain, irqnr, regs); 85b1479ebbSBoris BREZILLON } 86b1479ebbSBoris BREZILLON 87b1479ebbSBoris BREZILLON static void aic5_mask(struct irq_data *d) 88b1479ebbSBoris BREZILLON { 89b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 90b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 91*d32dc9aaSLudovic Desroches struct irq_chip_generic *bgc = dgc->gc[0]; 92*d32dc9aaSLudovic Desroches struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 93b1479ebbSBoris BREZILLON 94*d32dc9aaSLudovic Desroches /* 95*d32dc9aaSLudovic Desroches * Disable interrupt on AIC5. We always take the lock of the 96*d32dc9aaSLudovic Desroches * first irq chip as all chips share the same registers. 97*d32dc9aaSLudovic Desroches */ 98*d32dc9aaSLudovic Desroches irq_gc_lock(bgc); 99332fd7c4SKevin Cernekee irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); 100332fd7c4SKevin Cernekee irq_reg_writel(gc, 1, AT91_AIC5_IDCR); 101b1479ebbSBoris BREZILLON gc->mask_cache &= ~d->mask; 102*d32dc9aaSLudovic Desroches irq_gc_unlock(bgc); 103b1479ebbSBoris BREZILLON } 104b1479ebbSBoris BREZILLON 105b1479ebbSBoris BREZILLON static void aic5_unmask(struct irq_data *d) 106b1479ebbSBoris BREZILLON { 107b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 108b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 109*d32dc9aaSLudovic Desroches struct irq_chip_generic *bgc = dgc->gc[0]; 110*d32dc9aaSLudovic Desroches struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 111b1479ebbSBoris BREZILLON 112*d32dc9aaSLudovic Desroches /* 113*d32dc9aaSLudovic Desroches * Enable interrupt on AIC5. We always take the lock of the 114*d32dc9aaSLudovic Desroches * first irq chip as all chips share the same registers. 115*d32dc9aaSLudovic Desroches */ 116*d32dc9aaSLudovic Desroches irq_gc_lock(bgc); 117332fd7c4SKevin Cernekee irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); 118332fd7c4SKevin Cernekee irq_reg_writel(gc, 1, AT91_AIC5_IECR); 119b1479ebbSBoris BREZILLON gc->mask_cache |= d->mask; 120*d32dc9aaSLudovic Desroches irq_gc_unlock(bgc); 121b1479ebbSBoris BREZILLON } 122b1479ebbSBoris BREZILLON 123b1479ebbSBoris BREZILLON static int aic5_retrigger(struct irq_data *d) 124b1479ebbSBoris BREZILLON { 125b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 126b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 127b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = dgc->gc[0]; 128b1479ebbSBoris BREZILLON 129b1479ebbSBoris BREZILLON /* Enable interrupt on AIC5 */ 130b1479ebbSBoris BREZILLON irq_gc_lock(gc); 131332fd7c4SKevin Cernekee irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); 132332fd7c4SKevin Cernekee irq_reg_writel(gc, 1, AT91_AIC5_ISCR); 133b1479ebbSBoris BREZILLON irq_gc_unlock(gc); 134b1479ebbSBoris BREZILLON 135b1479ebbSBoris BREZILLON return 0; 136b1479ebbSBoris BREZILLON } 137b1479ebbSBoris BREZILLON 138b1479ebbSBoris BREZILLON static int aic5_set_type(struct irq_data *d, unsigned type) 139b1479ebbSBoris BREZILLON { 140b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 141b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 142b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = dgc->gc[0]; 143b1479ebbSBoris BREZILLON unsigned int smr; 144b1479ebbSBoris BREZILLON int ret; 145b1479ebbSBoris BREZILLON 146b1479ebbSBoris BREZILLON irq_gc_lock(gc); 147332fd7c4SKevin Cernekee irq_reg_writel(gc, d->hwirq, AT91_AIC5_SSR); 148332fd7c4SKevin Cernekee smr = irq_reg_readl(gc, AT91_AIC5_SMR); 149b1479ebbSBoris BREZILLON ret = aic_common_set_type(d, type, &smr); 150b1479ebbSBoris BREZILLON if (!ret) 151332fd7c4SKevin Cernekee irq_reg_writel(gc, smr, AT91_AIC5_SMR); 152b1479ebbSBoris BREZILLON irq_gc_unlock(gc); 153b1479ebbSBoris BREZILLON 154b1479ebbSBoris BREZILLON return ret; 155b1479ebbSBoris BREZILLON } 156b1479ebbSBoris BREZILLON 157b1479ebbSBoris BREZILLON #ifdef CONFIG_PM 158b1479ebbSBoris BREZILLON static void aic5_suspend(struct irq_data *d) 159b1479ebbSBoris BREZILLON { 160b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 161b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 162b1479ebbSBoris BREZILLON struct irq_chip_generic *bgc = dgc->gc[0]; 163b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 164b1479ebbSBoris BREZILLON int i; 165b1479ebbSBoris BREZILLON u32 mask; 166b1479ebbSBoris BREZILLON 167b1479ebbSBoris BREZILLON irq_gc_lock(bgc); 168b1479ebbSBoris BREZILLON for (i = 0; i < dgc->irqs_per_chip; i++) { 169b1479ebbSBoris BREZILLON mask = 1 << i; 170b1479ebbSBoris BREZILLON if ((mask & gc->mask_cache) == (mask & gc->wake_active)) 171b1479ebbSBoris BREZILLON continue; 172b1479ebbSBoris BREZILLON 173332fd7c4SKevin Cernekee irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR); 174b1479ebbSBoris BREZILLON if (mask & gc->wake_active) 175332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_IECR); 176b1479ebbSBoris BREZILLON else 177332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_IDCR); 178b1479ebbSBoris BREZILLON } 179b1479ebbSBoris BREZILLON irq_gc_unlock(bgc); 180b1479ebbSBoris BREZILLON } 181b1479ebbSBoris BREZILLON 182b1479ebbSBoris BREZILLON static void aic5_resume(struct irq_data *d) 183b1479ebbSBoris BREZILLON { 184b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 185b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 186b1479ebbSBoris BREZILLON struct irq_chip_generic *bgc = dgc->gc[0]; 187b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 188b1479ebbSBoris BREZILLON int i; 189b1479ebbSBoris BREZILLON u32 mask; 190b1479ebbSBoris BREZILLON 191b1479ebbSBoris BREZILLON irq_gc_lock(bgc); 192b1479ebbSBoris BREZILLON for (i = 0; i < dgc->irqs_per_chip; i++) { 193b1479ebbSBoris BREZILLON mask = 1 << i; 194b1479ebbSBoris BREZILLON if ((mask & gc->mask_cache) == (mask & gc->wake_active)) 195b1479ebbSBoris BREZILLON continue; 196b1479ebbSBoris BREZILLON 197332fd7c4SKevin Cernekee irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR); 198b1479ebbSBoris BREZILLON if (mask & gc->mask_cache) 199332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_IECR); 200b1479ebbSBoris BREZILLON else 201332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_IDCR); 202b1479ebbSBoris BREZILLON } 203b1479ebbSBoris BREZILLON irq_gc_unlock(bgc); 204b1479ebbSBoris BREZILLON } 205b1479ebbSBoris BREZILLON 206b1479ebbSBoris BREZILLON static void aic5_pm_shutdown(struct irq_data *d) 207b1479ebbSBoris BREZILLON { 208b1479ebbSBoris BREZILLON struct irq_domain *domain = d->domain; 209b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = domain->gc; 210b1479ebbSBoris BREZILLON struct irq_chip_generic *bgc = dgc->gc[0]; 211b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d); 212b1479ebbSBoris BREZILLON int i; 213b1479ebbSBoris BREZILLON 214b1479ebbSBoris BREZILLON irq_gc_lock(bgc); 215b1479ebbSBoris BREZILLON for (i = 0; i < dgc->irqs_per_chip; i++) { 216332fd7c4SKevin Cernekee irq_reg_writel(bgc, i + gc->irq_base, AT91_AIC5_SSR); 217332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_IDCR); 218332fd7c4SKevin Cernekee irq_reg_writel(bgc, 1, AT91_AIC5_ICCR); 219b1479ebbSBoris BREZILLON } 220b1479ebbSBoris BREZILLON irq_gc_unlock(bgc); 221b1479ebbSBoris BREZILLON } 222b1479ebbSBoris BREZILLON #else 223b1479ebbSBoris BREZILLON #define aic5_suspend NULL 224b1479ebbSBoris BREZILLON #define aic5_resume NULL 225b1479ebbSBoris BREZILLON #define aic5_pm_shutdown NULL 226b1479ebbSBoris BREZILLON #endif /* CONFIG_PM */ 227b1479ebbSBoris BREZILLON 228b1479ebbSBoris BREZILLON static void __init aic5_hw_init(struct irq_domain *domain) 229b1479ebbSBoris BREZILLON { 230b1479ebbSBoris BREZILLON struct irq_chip_generic *gc = irq_get_domain_generic_chip(domain, 0); 231b1479ebbSBoris BREZILLON int i; 232b1479ebbSBoris BREZILLON 233b1479ebbSBoris BREZILLON /* 234b1479ebbSBoris BREZILLON * Perform 8 End Of Interrupt Command to make sure AIC 235b1479ebbSBoris BREZILLON * will not Lock out nIRQ 236b1479ebbSBoris BREZILLON */ 237b1479ebbSBoris BREZILLON for (i = 0; i < 8; i++) 238332fd7c4SKevin Cernekee irq_reg_writel(gc, 0, AT91_AIC5_EOICR); 239b1479ebbSBoris BREZILLON 240b1479ebbSBoris BREZILLON /* 241b1479ebbSBoris BREZILLON * Spurious Interrupt ID in Spurious Vector Register. 242b1479ebbSBoris BREZILLON * When there is no current interrupt, the IRQ Vector Register 243b1479ebbSBoris BREZILLON * reads the value stored in AIC_SPU 244b1479ebbSBoris BREZILLON */ 245332fd7c4SKevin Cernekee irq_reg_writel(gc, 0xffffffff, AT91_AIC5_SPU); 246b1479ebbSBoris BREZILLON 247b1479ebbSBoris BREZILLON /* No debugging in AIC: Debug (Protect) Control Register */ 248332fd7c4SKevin Cernekee irq_reg_writel(gc, 0, AT91_AIC5_DCR); 249b1479ebbSBoris BREZILLON 250b1479ebbSBoris BREZILLON /* Disable and clear all interrupts initially */ 251b1479ebbSBoris BREZILLON for (i = 0; i < domain->revmap_size; i++) { 252332fd7c4SKevin Cernekee irq_reg_writel(gc, i, AT91_AIC5_SSR); 253332fd7c4SKevin Cernekee irq_reg_writel(gc, i, AT91_AIC5_SVR); 254332fd7c4SKevin Cernekee irq_reg_writel(gc, 1, AT91_AIC5_IDCR); 255332fd7c4SKevin Cernekee irq_reg_writel(gc, 1, AT91_AIC5_ICCR); 256b1479ebbSBoris BREZILLON } 257b1479ebbSBoris BREZILLON } 258b1479ebbSBoris BREZILLON 259b1479ebbSBoris BREZILLON static int aic5_irq_domain_xlate(struct irq_domain *d, 260b1479ebbSBoris BREZILLON struct device_node *ctrlr, 261b1479ebbSBoris BREZILLON const u32 *intspec, unsigned int intsize, 262b1479ebbSBoris BREZILLON irq_hw_number_t *out_hwirq, 263b1479ebbSBoris BREZILLON unsigned int *out_type) 264b1479ebbSBoris BREZILLON { 265b1479ebbSBoris BREZILLON struct irq_domain_chip_generic *dgc = d->gc; 266b1479ebbSBoris BREZILLON struct irq_chip_generic *gc; 267b1479ebbSBoris BREZILLON unsigned smr; 268b1479ebbSBoris BREZILLON int ret; 269b1479ebbSBoris BREZILLON 270b1479ebbSBoris BREZILLON if (!dgc) 271b1479ebbSBoris BREZILLON return -EINVAL; 272b1479ebbSBoris BREZILLON 273b1479ebbSBoris BREZILLON ret = aic_common_irq_domain_xlate(d, ctrlr, intspec, intsize, 274b1479ebbSBoris BREZILLON out_hwirq, out_type); 275b1479ebbSBoris BREZILLON if (ret) 276b1479ebbSBoris BREZILLON return ret; 277b1479ebbSBoris BREZILLON 278b1479ebbSBoris BREZILLON gc = dgc->gc[0]; 279b1479ebbSBoris BREZILLON 280b1479ebbSBoris BREZILLON irq_gc_lock(gc); 281332fd7c4SKevin Cernekee irq_reg_writel(gc, *out_hwirq, AT91_AIC5_SSR); 282332fd7c4SKevin Cernekee smr = irq_reg_readl(gc, AT91_AIC5_SMR); 283b1479ebbSBoris BREZILLON ret = aic_common_set_priority(intspec[2], &smr); 284b1479ebbSBoris BREZILLON if (!ret) 285332fd7c4SKevin Cernekee irq_reg_writel(gc, intspec[2] | smr, AT91_AIC5_SMR); 286b1479ebbSBoris BREZILLON irq_gc_unlock(gc); 287b1479ebbSBoris BREZILLON 288b1479ebbSBoris BREZILLON return ret; 289b1479ebbSBoris BREZILLON } 290b1479ebbSBoris BREZILLON 291b1479ebbSBoris BREZILLON static const struct irq_domain_ops aic5_irq_ops = { 292b1479ebbSBoris BREZILLON .map = irq_map_generic_chip, 293b1479ebbSBoris BREZILLON .xlate = aic5_irq_domain_xlate, 294b1479ebbSBoris BREZILLON }; 295b1479ebbSBoris BREZILLON 2966704d12dSBoris BREZILLON static void __init sama5d3_aic_irq_fixup(struct device_node *root) 2976704d12dSBoris BREZILLON { 2986704d12dSBoris BREZILLON aic_common_rtc_irq_fixup(root); 2996704d12dSBoris BREZILLON } 3006704d12dSBoris BREZILLON 301c376023bSNicolas Pitre static const struct of_device_id aic5_irq_fixups[] __initconst = { 3026704d12dSBoris BREZILLON { .compatible = "atmel,sama5d3", .data = sama5d3_aic_irq_fixup }, 30320afdeb8SAlexandre Belloni { .compatible = "atmel,sama5d4", .data = sama5d3_aic_irq_fixup }, 3046704d12dSBoris BREZILLON { /* sentinel */ }, 3056704d12dSBoris BREZILLON }; 3066704d12dSBoris BREZILLON 307b1479ebbSBoris BREZILLON static int __init aic5_of_init(struct device_node *node, 308b1479ebbSBoris BREZILLON struct device_node *parent, 309b1479ebbSBoris BREZILLON int nirqs) 310b1479ebbSBoris BREZILLON { 311b1479ebbSBoris BREZILLON struct irq_chip_generic *gc; 312b1479ebbSBoris BREZILLON struct irq_domain *domain; 313b1479ebbSBoris BREZILLON int nchips; 314b1479ebbSBoris BREZILLON int i; 315b1479ebbSBoris BREZILLON 316b1479ebbSBoris BREZILLON if (nirqs > NR_AIC5_IRQS) 317b1479ebbSBoris BREZILLON return -EINVAL; 318b1479ebbSBoris BREZILLON 319b1479ebbSBoris BREZILLON if (aic5_domain) 320b1479ebbSBoris BREZILLON return -EEXIST; 321b1479ebbSBoris BREZILLON 322b1479ebbSBoris BREZILLON domain = aic_common_of_init(node, &aic5_irq_ops, "atmel-aic5", 323b1479ebbSBoris BREZILLON nirqs); 324b1479ebbSBoris BREZILLON if (IS_ERR(domain)) 325b1479ebbSBoris BREZILLON return PTR_ERR(domain); 326b1479ebbSBoris BREZILLON 3276704d12dSBoris BREZILLON aic_common_irq_fixup(aic5_irq_fixups); 3286704d12dSBoris BREZILLON 329b1479ebbSBoris BREZILLON aic5_domain = domain; 330b1479ebbSBoris BREZILLON nchips = aic5_domain->revmap_size / 32; 331b1479ebbSBoris BREZILLON for (i = 0; i < nchips; i++) { 332b1479ebbSBoris BREZILLON gc = irq_get_domain_generic_chip(domain, i * 32); 333b1479ebbSBoris BREZILLON 334b1479ebbSBoris BREZILLON gc->chip_types[0].regs.eoi = AT91_AIC5_EOICR; 335b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_mask = aic5_mask; 336b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_unmask = aic5_unmask; 337b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_retrigger = aic5_retrigger; 338b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_set_type = aic5_set_type; 339b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_suspend = aic5_suspend; 340b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_resume = aic5_resume; 341b1479ebbSBoris BREZILLON gc->chip_types[0].chip.irq_pm_shutdown = aic5_pm_shutdown; 342b1479ebbSBoris BREZILLON } 343b1479ebbSBoris BREZILLON 344b1479ebbSBoris BREZILLON aic5_hw_init(domain); 345b1479ebbSBoris BREZILLON set_handle_irq(aic5_handle); 346b1479ebbSBoris BREZILLON 347b1479ebbSBoris BREZILLON return 0; 348b1479ebbSBoris BREZILLON } 349b1479ebbSBoris BREZILLON 35062a993dfSNicolas Ferre #define NR_SAMA5D2_IRQS 77 35162a993dfSNicolas Ferre 35262a993dfSNicolas Ferre static int __init sama5d2_aic5_of_init(struct device_node *node, 35362a993dfSNicolas Ferre struct device_node *parent) 35462a993dfSNicolas Ferre { 35562a993dfSNicolas Ferre return aic5_of_init(node, parent, NR_SAMA5D2_IRQS); 35662a993dfSNicolas Ferre } 35762a993dfSNicolas Ferre IRQCHIP_DECLARE(sama5d2_aic5, "atmel,sama5d2-aic", sama5d2_aic5_of_init); 35862a993dfSNicolas Ferre 3590cae165fSAlexandre Belloni #define NR_SAMA5D3_IRQS 48 360b1479ebbSBoris BREZILLON 361b1479ebbSBoris BREZILLON static int __init sama5d3_aic5_of_init(struct device_node *node, 362b1479ebbSBoris BREZILLON struct device_node *parent) 363b1479ebbSBoris BREZILLON { 364b1479ebbSBoris BREZILLON return aic5_of_init(node, parent, NR_SAMA5D3_IRQS); 365b1479ebbSBoris BREZILLON } 366b1479ebbSBoris BREZILLON IRQCHIP_DECLARE(sama5d3_aic5, "atmel,sama5d3-aic", sama5d3_aic5_of_init); 36720afdeb8SAlexandre Belloni 36820afdeb8SAlexandre Belloni #define NR_SAMA5D4_IRQS 68 36920afdeb8SAlexandre Belloni 37020afdeb8SAlexandre Belloni static int __init sama5d4_aic5_of_init(struct device_node *node, 37120afdeb8SAlexandre Belloni struct device_node *parent) 37220afdeb8SAlexandre Belloni { 37320afdeb8SAlexandre Belloni return aic5_of_init(node, parent, NR_SAMA5D4_IRQS); 37420afdeb8SAlexandre Belloni } 37520afdeb8SAlexandre Belloni IRQCHIP_DECLARE(sama5d4_aic5, "atmel,sama5d4-aic", sama5d4_aic5_of_init); 376