xref: /openbmc/linux/drivers/irqchip/irq-aspeed-scu-ic.c (revision 9a87ffc99ec8eb8d35eed7c4f816d75f5cc9662e)
104f60590SEddie James // SPDX-License-Identifier: GPL-2.0-or-later
204f60590SEddie James /*
304f60590SEddie James  * Aspeed AST24XX, AST25XX, and AST26XX SCU Interrupt Controller
404f60590SEddie James  * Copyright 2019 IBM Corporation
504f60590SEddie James  *
604f60590SEddie James  * Eddie James <eajames@linux.ibm.com>
704f60590SEddie James  */
804f60590SEddie James 
904f60590SEddie James #include <linux/bitops.h>
1004f60590SEddie James #include <linux/irq.h>
1104f60590SEddie James #include <linux/irqchip.h>
1204f60590SEddie James #include <linux/irqchip/chained_irq.h>
1304f60590SEddie James #include <linux/irqdomain.h>
1404f60590SEddie James #include <linux/mfd/syscon.h>
1504f60590SEddie James #include <linux/of_irq.h>
1604f60590SEddie James #include <linux/regmap.h>
1704f60590SEddie James 
1804f60590SEddie James #define ASPEED_SCU_IC_REG		0x018
1904f60590SEddie James #define ASPEED_SCU_IC_SHIFT		0
20*e7406042SRyan Chen #define ASPEED_SCU_IC_ENABLE		GENMASK(15, ASPEED_SCU_IC_SHIFT)
2104f60590SEddie James #define ASPEED_SCU_IC_NUM_IRQS		7
22*e7406042SRyan Chen #define ASPEED_SCU_IC_STATUS		GENMASK(28, 16)
2304f60590SEddie James #define ASPEED_SCU_IC_STATUS_SHIFT	16
2404f60590SEddie James 
2504f60590SEddie James #define ASPEED_AST2600_SCU_IC0_REG	0x560
2604f60590SEddie James #define ASPEED_AST2600_SCU_IC0_SHIFT	0
2704f60590SEddie James #define ASPEED_AST2600_SCU_IC0_ENABLE	\
2804f60590SEddie James 	GENMASK(5, ASPEED_AST2600_SCU_IC0_SHIFT)
2904f60590SEddie James #define ASPEED_AST2600_SCU_IC0_NUM_IRQS	6
3004f60590SEddie James 
3104f60590SEddie James #define ASPEED_AST2600_SCU_IC1_REG	0x570
3204f60590SEddie James #define ASPEED_AST2600_SCU_IC1_SHIFT	4
3304f60590SEddie James #define ASPEED_AST2600_SCU_IC1_ENABLE	\
3404f60590SEddie James 	GENMASK(5, ASPEED_AST2600_SCU_IC1_SHIFT)
3504f60590SEddie James #define ASPEED_AST2600_SCU_IC1_NUM_IRQS	2
3604f60590SEddie James 
3704f60590SEddie James struct aspeed_scu_ic {
3804f60590SEddie James 	unsigned long irq_enable;
3904f60590SEddie James 	unsigned long irq_shift;
4004f60590SEddie James 	unsigned int num_irqs;
4104f60590SEddie James 	unsigned int reg;
4204f60590SEddie James 	struct regmap *scu;
4304f60590SEddie James 	struct irq_domain *irq_domain;
4404f60590SEddie James };
4504f60590SEddie James 
aspeed_scu_ic_irq_handler(struct irq_desc * desc)4604f60590SEddie James static void aspeed_scu_ic_irq_handler(struct irq_desc *desc)
4704f60590SEddie James {
4804f60590SEddie James 	unsigned int sts;
4904f60590SEddie James 	unsigned long bit;
5004f60590SEddie James 	unsigned long enabled;
5104f60590SEddie James 	unsigned long max;
5204f60590SEddie James 	unsigned long status;
5304f60590SEddie James 	struct aspeed_scu_ic *scu_ic = irq_desc_get_handler_data(desc);
5404f60590SEddie James 	struct irq_chip *chip = irq_desc_get_chip(desc);
5504f60590SEddie James 	unsigned int mask = scu_ic->irq_enable << ASPEED_SCU_IC_STATUS_SHIFT;
5604f60590SEddie James 
5704f60590SEddie James 	chained_irq_enter(chip, desc);
5804f60590SEddie James 
5904f60590SEddie James 	/*
6004f60590SEddie James 	 * The SCU IC has just one register to control its operation and read
6104f60590SEddie James 	 * status. The interrupt enable bits occupy the lower 16 bits of the
6204f60590SEddie James 	 * register, while the interrupt status bits occupy the upper 16 bits.
6304f60590SEddie James 	 * The status bit for a given interrupt is always 16 bits shifted from
6404f60590SEddie James 	 * the enable bit for the same interrupt.
6504f60590SEddie James 	 * Therefore, perform the IRQ operations in the enable bit space by
6604f60590SEddie James 	 * shifting the status down to get the mapping and then back up to
6704f60590SEddie James 	 * clear the bit.
6804f60590SEddie James 	 */
6904f60590SEddie James 	regmap_read(scu_ic->scu, scu_ic->reg, &sts);
7004f60590SEddie James 	enabled = sts & scu_ic->irq_enable;
7104f60590SEddie James 	status = (sts >> ASPEED_SCU_IC_STATUS_SHIFT) & enabled;
7204f60590SEddie James 
7304f60590SEddie James 	bit = scu_ic->irq_shift;
7404f60590SEddie James 	max = scu_ic->num_irqs + bit;
7504f60590SEddie James 
7604f60590SEddie James 	for_each_set_bit_from(bit, &status, max) {
77046a6ee2SMarc Zyngier 		generic_handle_domain_irq(scu_ic->irq_domain,
7804f60590SEddie James 					  bit - scu_ic->irq_shift);
7904f60590SEddie James 
8089583896SBilly Tsai 		regmap_write_bits(scu_ic->scu, scu_ic->reg, mask,
8104f60590SEddie James 				  BIT(bit + ASPEED_SCU_IC_STATUS_SHIFT));
8204f60590SEddie James 	}
8304f60590SEddie James 
8404f60590SEddie James 	chained_irq_exit(chip, desc);
8504f60590SEddie James }
8604f60590SEddie James 
aspeed_scu_ic_irq_mask(struct irq_data * data)8704f60590SEddie James static void aspeed_scu_ic_irq_mask(struct irq_data *data)
8804f60590SEddie James {
8904f60590SEddie James 	struct aspeed_scu_ic *scu_ic = irq_data_get_irq_chip_data(data);
9004f60590SEddie James 	unsigned int mask = BIT(data->hwirq + scu_ic->irq_shift) |
9104f60590SEddie James 		(scu_ic->irq_enable << ASPEED_SCU_IC_STATUS_SHIFT);
9204f60590SEddie James 
9304f60590SEddie James 	/*
9404f60590SEddie James 	 * Status bits are cleared by writing 1. In order to prevent the mask
9504f60590SEddie James 	 * operation from clearing the status bits, they should be under the
9604f60590SEddie James 	 * mask and written with 0.
9704f60590SEddie James 	 */
9804f60590SEddie James 	regmap_update_bits(scu_ic->scu, scu_ic->reg, mask, 0);
9904f60590SEddie James }
10004f60590SEddie James 
aspeed_scu_ic_irq_unmask(struct irq_data * data)10104f60590SEddie James static void aspeed_scu_ic_irq_unmask(struct irq_data *data)
10204f60590SEddie James {
10304f60590SEddie James 	struct aspeed_scu_ic *scu_ic = irq_data_get_irq_chip_data(data);
10404f60590SEddie James 	unsigned int bit = BIT(data->hwirq + scu_ic->irq_shift);
10504f60590SEddie James 	unsigned int mask = bit |
10604f60590SEddie James 		(scu_ic->irq_enable << ASPEED_SCU_IC_STATUS_SHIFT);
10704f60590SEddie James 
10804f60590SEddie James 	/*
10904f60590SEddie James 	 * Status bits are cleared by writing 1. In order to prevent the unmask
11004f60590SEddie James 	 * operation from clearing the status bits, they should be under the
11104f60590SEddie James 	 * mask and written with 0.
11204f60590SEddie James 	 */
11304f60590SEddie James 	regmap_update_bits(scu_ic->scu, scu_ic->reg, mask, bit);
11404f60590SEddie James }
11504f60590SEddie James 
aspeed_scu_ic_irq_set_affinity(struct irq_data * data,const struct cpumask * dest,bool force)11604f60590SEddie James static int aspeed_scu_ic_irq_set_affinity(struct irq_data *data,
11704f60590SEddie James 					  const struct cpumask *dest,
11804f60590SEddie James 					  bool force)
11904f60590SEddie James {
12004f60590SEddie James 	return -EINVAL;
12104f60590SEddie James }
12204f60590SEddie James 
12304f60590SEddie James static struct irq_chip aspeed_scu_ic_chip = {
12404f60590SEddie James 	.name			= "aspeed-scu-ic",
12504f60590SEddie James 	.irq_mask		= aspeed_scu_ic_irq_mask,
12604f60590SEddie James 	.irq_unmask		= aspeed_scu_ic_irq_unmask,
12704f60590SEddie James 	.irq_set_affinity	= aspeed_scu_ic_irq_set_affinity,
12804f60590SEddie James };
12904f60590SEddie James 
aspeed_scu_ic_map(struct irq_domain * domain,unsigned int irq,irq_hw_number_t hwirq)13004f60590SEddie James static int aspeed_scu_ic_map(struct irq_domain *domain, unsigned int irq,
13104f60590SEddie James 			     irq_hw_number_t hwirq)
13204f60590SEddie James {
13304f60590SEddie James 	irq_set_chip_and_handler(irq, &aspeed_scu_ic_chip, handle_level_irq);
13404f60590SEddie James 	irq_set_chip_data(irq, domain->host_data);
13504f60590SEddie James 
13604f60590SEddie James 	return 0;
13704f60590SEddie James }
13804f60590SEddie James 
13904f60590SEddie James static const struct irq_domain_ops aspeed_scu_ic_domain_ops = {
14004f60590SEddie James 	.map = aspeed_scu_ic_map,
14104f60590SEddie James };
14204f60590SEddie James 
aspeed_scu_ic_of_init_common(struct aspeed_scu_ic * scu_ic,struct device_node * node)14304f60590SEddie James static int aspeed_scu_ic_of_init_common(struct aspeed_scu_ic *scu_ic,
14404f60590SEddie James 					struct device_node *node)
14504f60590SEddie James {
14604f60590SEddie James 	int irq;
14704f60590SEddie James 	int rc = 0;
14804f60590SEddie James 
14904f60590SEddie James 	if (!node->parent) {
15004f60590SEddie James 		rc = -ENODEV;
15104f60590SEddie James 		goto err;
15204f60590SEddie James 	}
15304f60590SEddie James 
15404f60590SEddie James 	scu_ic->scu = syscon_node_to_regmap(node->parent);
15504f60590SEddie James 	if (IS_ERR(scu_ic->scu)) {
15604f60590SEddie James 		rc = PTR_ERR(scu_ic->scu);
15704f60590SEddie James 		goto err;
15804f60590SEddie James 	}
159*e7406042SRyan Chen 	regmap_write_bits(scu_ic->scu, scu_ic->reg, ASPEED_SCU_IC_STATUS, ASPEED_SCU_IC_STATUS);
160*e7406042SRyan Chen 	regmap_write_bits(scu_ic->scu, scu_ic->reg, ASPEED_SCU_IC_ENABLE, 0);
16104f60590SEddie James 
16204f60590SEddie James 	irq = irq_of_parse_and_map(node, 0);
163f03a9670SKrzysztof Kozlowski 	if (!irq) {
164f03a9670SKrzysztof Kozlowski 		rc = -EINVAL;
16504f60590SEddie James 		goto err;
16604f60590SEddie James 	}
16704f60590SEddie James 
16804f60590SEddie James 	scu_ic->irq_domain = irq_domain_add_linear(node, scu_ic->num_irqs,
16904f60590SEddie James 						   &aspeed_scu_ic_domain_ops,
17004f60590SEddie James 						   scu_ic);
17104f60590SEddie James 	if (!scu_ic->irq_domain) {
17204f60590SEddie James 		rc = -ENOMEM;
17304f60590SEddie James 		goto err;
17404f60590SEddie James 	}
17504f60590SEddie James 
17604f60590SEddie James 	irq_set_chained_handler_and_data(irq, aspeed_scu_ic_irq_handler,
17704f60590SEddie James 					 scu_ic);
17804f60590SEddie James 
17904f60590SEddie James 	return 0;
18004f60590SEddie James 
18104f60590SEddie James err:
18204f60590SEddie James 	kfree(scu_ic);
18304f60590SEddie James 
18404f60590SEddie James 	return rc;
18504f60590SEddie James }
18604f60590SEddie James 
aspeed_scu_ic_of_init(struct device_node * node,struct device_node * parent)18704f60590SEddie James static int __init aspeed_scu_ic_of_init(struct device_node *node,
18804f60590SEddie James 					struct device_node *parent)
18904f60590SEddie James {
19004f60590SEddie James 	struct aspeed_scu_ic *scu_ic = kzalloc(sizeof(*scu_ic), GFP_KERNEL);
19104f60590SEddie James 
19204f60590SEddie James 	if (!scu_ic)
19304f60590SEddie James 		return -ENOMEM;
19404f60590SEddie James 
19504f60590SEddie James 	scu_ic->irq_enable = ASPEED_SCU_IC_ENABLE;
19604f60590SEddie James 	scu_ic->irq_shift = ASPEED_SCU_IC_SHIFT;
19704f60590SEddie James 	scu_ic->num_irqs = ASPEED_SCU_IC_NUM_IRQS;
19804f60590SEddie James 	scu_ic->reg = ASPEED_SCU_IC_REG;
19904f60590SEddie James 
20004f60590SEddie James 	return aspeed_scu_ic_of_init_common(scu_ic, node);
20104f60590SEddie James }
20204f60590SEddie James 
aspeed_ast2600_scu_ic0_of_init(struct device_node * node,struct device_node * parent)20304f60590SEddie James static int __init aspeed_ast2600_scu_ic0_of_init(struct device_node *node,
20404f60590SEddie James 						 struct device_node *parent)
20504f60590SEddie James {
20604f60590SEddie James 	struct aspeed_scu_ic *scu_ic = kzalloc(sizeof(*scu_ic), GFP_KERNEL);
20704f60590SEddie James 
20804f60590SEddie James 	if (!scu_ic)
20904f60590SEddie James 		return -ENOMEM;
21004f60590SEddie James 
21104f60590SEddie James 	scu_ic->irq_enable = ASPEED_AST2600_SCU_IC0_ENABLE;
21204f60590SEddie James 	scu_ic->irq_shift = ASPEED_AST2600_SCU_IC0_SHIFT;
21304f60590SEddie James 	scu_ic->num_irqs = ASPEED_AST2600_SCU_IC0_NUM_IRQS;
21404f60590SEddie James 	scu_ic->reg = ASPEED_AST2600_SCU_IC0_REG;
21504f60590SEddie James 
21604f60590SEddie James 	return aspeed_scu_ic_of_init_common(scu_ic, node);
21704f60590SEddie James }
21804f60590SEddie James 
aspeed_ast2600_scu_ic1_of_init(struct device_node * node,struct device_node * parent)21904f60590SEddie James static int __init aspeed_ast2600_scu_ic1_of_init(struct device_node *node,
22004f60590SEddie James 						 struct device_node *parent)
22104f60590SEddie James {
22204f60590SEddie James 	struct aspeed_scu_ic *scu_ic = kzalloc(sizeof(*scu_ic), GFP_KERNEL);
22304f60590SEddie James 
22404f60590SEddie James 	if (!scu_ic)
22504f60590SEddie James 		return -ENOMEM;
22604f60590SEddie James 
22704f60590SEddie James 	scu_ic->irq_enable = ASPEED_AST2600_SCU_IC1_ENABLE;
22804f60590SEddie James 	scu_ic->irq_shift = ASPEED_AST2600_SCU_IC1_SHIFT;
22904f60590SEddie James 	scu_ic->num_irqs = ASPEED_AST2600_SCU_IC1_NUM_IRQS;
23004f60590SEddie James 	scu_ic->reg = ASPEED_AST2600_SCU_IC1_REG;
23104f60590SEddie James 
23204f60590SEddie James 	return aspeed_scu_ic_of_init_common(scu_ic, node);
23304f60590SEddie James }
23404f60590SEddie James 
23504f60590SEddie James IRQCHIP_DECLARE(ast2400_scu_ic, "aspeed,ast2400-scu-ic", aspeed_scu_ic_of_init);
23604f60590SEddie James IRQCHIP_DECLARE(ast2500_scu_ic, "aspeed,ast2500-scu-ic", aspeed_scu_ic_of_init);
23704f60590SEddie James IRQCHIP_DECLARE(ast2600_scu_ic0, "aspeed,ast2600-scu-ic0",
23804f60590SEddie James 		aspeed_ast2600_scu_ic0_of_init);
23904f60590SEddie James IRQCHIP_DECLARE(ast2600_scu_ic1, "aspeed,ast2600-scu-ic1",
24004f60590SEddie James 		aspeed_ast2600_scu_ic1_of_init);
241