xref: /openbmc/linux/drivers/irqchip/irq-aspeed-i2c-ic.c (revision f48e699ddf7056f83bb8e2dbe3c2ae8d1ff1a31a)
1*f48e699dSBrendan Higgins /*
2*f48e699dSBrendan Higgins  *  Aspeed 24XX/25XX I2C Interrupt Controller.
3*f48e699dSBrendan Higgins  *
4*f48e699dSBrendan Higgins  *  Copyright (C) 2012-2017 ASPEED Technology Inc.
5*f48e699dSBrendan Higgins  *  Copyright 2017 IBM Corporation
6*f48e699dSBrendan Higgins  *  Copyright 2017 Google, Inc.
7*f48e699dSBrendan Higgins  *
8*f48e699dSBrendan Higgins  *  This program is free software; you can redistribute it and/or modify
9*f48e699dSBrendan Higgins  *  it under the terms of the GNU General Public License version 2 as
10*f48e699dSBrendan Higgins  *  published by the Free Software Foundation.
11*f48e699dSBrendan Higgins  */
12*f48e699dSBrendan Higgins 
13*f48e699dSBrendan Higgins #include <linux/irq.h>
14*f48e699dSBrendan Higgins #include <linux/irqchip.h>
15*f48e699dSBrendan Higgins #include <linux/irqchip/chained_irq.h>
16*f48e699dSBrendan Higgins #include <linux/irqdomain.h>
17*f48e699dSBrendan Higgins #include <linux/of_address.h>
18*f48e699dSBrendan Higgins #include <linux/of_irq.h>
19*f48e699dSBrendan Higgins #include <linux/io.h>
20*f48e699dSBrendan Higgins 
21*f48e699dSBrendan Higgins 
22*f48e699dSBrendan Higgins #define ASPEED_I2C_IC_NUM_BUS 14
23*f48e699dSBrendan Higgins 
24*f48e699dSBrendan Higgins struct aspeed_i2c_ic {
25*f48e699dSBrendan Higgins 	void __iomem		*base;
26*f48e699dSBrendan Higgins 	int			parent_irq;
27*f48e699dSBrendan Higgins 	struct irq_domain	*irq_domain;
28*f48e699dSBrendan Higgins };
29*f48e699dSBrendan Higgins 
30*f48e699dSBrendan Higgins /*
31*f48e699dSBrendan Higgins  * The aspeed chip provides a single hardware interrupt for all of the I2C
32*f48e699dSBrendan Higgins  * busses, so we use a dummy interrupt chip to translate this single interrupt
33*f48e699dSBrendan Higgins  * into multiple interrupts, each associated with a single I2C bus.
34*f48e699dSBrendan Higgins  */
35*f48e699dSBrendan Higgins static void aspeed_i2c_ic_irq_handler(struct irq_desc *desc)
36*f48e699dSBrendan Higgins {
37*f48e699dSBrendan Higgins 	struct aspeed_i2c_ic *i2c_ic = irq_desc_get_handler_data(desc);
38*f48e699dSBrendan Higgins 	struct irq_chip *chip = irq_desc_get_chip(desc);
39*f48e699dSBrendan Higgins 	unsigned long bit, status;
40*f48e699dSBrendan Higgins 	unsigned int bus_irq;
41*f48e699dSBrendan Higgins 
42*f48e699dSBrendan Higgins 	chained_irq_enter(chip, desc);
43*f48e699dSBrendan Higgins 	status = readl(i2c_ic->base);
44*f48e699dSBrendan Higgins 	for_each_set_bit(bit, &status, ASPEED_I2C_IC_NUM_BUS) {
45*f48e699dSBrendan Higgins 		bus_irq = irq_find_mapping(i2c_ic->irq_domain, bit);
46*f48e699dSBrendan Higgins 		generic_handle_irq(bus_irq);
47*f48e699dSBrendan Higgins 	}
48*f48e699dSBrendan Higgins 	chained_irq_exit(chip, desc);
49*f48e699dSBrendan Higgins }
50*f48e699dSBrendan Higgins 
51*f48e699dSBrendan Higgins /*
52*f48e699dSBrendan Higgins  * Set simple handler and mark IRQ as valid. Nothing interesting to do here
53*f48e699dSBrendan Higgins  * since we are using a dummy interrupt chip.
54*f48e699dSBrendan Higgins  */
55*f48e699dSBrendan Higgins static int aspeed_i2c_ic_map_irq_domain(struct irq_domain *domain,
56*f48e699dSBrendan Higgins 					unsigned int irq, irq_hw_number_t hwirq)
57*f48e699dSBrendan Higgins {
58*f48e699dSBrendan Higgins 	irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
59*f48e699dSBrendan Higgins 	irq_set_chip_data(irq, domain->host_data);
60*f48e699dSBrendan Higgins 
61*f48e699dSBrendan Higgins 	return 0;
62*f48e699dSBrendan Higgins }
63*f48e699dSBrendan Higgins 
64*f48e699dSBrendan Higgins static const struct irq_domain_ops aspeed_i2c_ic_irq_domain_ops = {
65*f48e699dSBrendan Higgins 	.map = aspeed_i2c_ic_map_irq_domain,
66*f48e699dSBrendan Higgins };
67*f48e699dSBrendan Higgins 
68*f48e699dSBrendan Higgins static int __init aspeed_i2c_ic_of_init(struct device_node *node,
69*f48e699dSBrendan Higgins 					struct device_node *parent)
70*f48e699dSBrendan Higgins {
71*f48e699dSBrendan Higgins 	struct aspeed_i2c_ic *i2c_ic;
72*f48e699dSBrendan Higgins 	int ret = 0;
73*f48e699dSBrendan Higgins 
74*f48e699dSBrendan Higgins 	i2c_ic = kzalloc(sizeof(*i2c_ic), GFP_KERNEL);
75*f48e699dSBrendan Higgins 	if (!i2c_ic)
76*f48e699dSBrendan Higgins 		return -ENOMEM;
77*f48e699dSBrendan Higgins 
78*f48e699dSBrendan Higgins 	i2c_ic->base = of_iomap(node, 0);
79*f48e699dSBrendan Higgins 	if (IS_ERR(i2c_ic->base)) {
80*f48e699dSBrendan Higgins 		ret = PTR_ERR(i2c_ic->base);
81*f48e699dSBrendan Higgins 		goto err_free_ic;
82*f48e699dSBrendan Higgins 	}
83*f48e699dSBrendan Higgins 
84*f48e699dSBrendan Higgins 	i2c_ic->parent_irq = irq_of_parse_and_map(node, 0);
85*f48e699dSBrendan Higgins 	if (i2c_ic->parent_irq < 0) {
86*f48e699dSBrendan Higgins 		ret = i2c_ic->parent_irq;
87*f48e699dSBrendan Higgins 		goto err_iounmap;
88*f48e699dSBrendan Higgins 	}
89*f48e699dSBrendan Higgins 
90*f48e699dSBrendan Higgins 	i2c_ic->irq_domain = irq_domain_add_linear(node, ASPEED_I2C_IC_NUM_BUS,
91*f48e699dSBrendan Higgins 						   &aspeed_i2c_ic_irq_domain_ops,
92*f48e699dSBrendan Higgins 						   NULL);
93*f48e699dSBrendan Higgins 	if (!i2c_ic->irq_domain) {
94*f48e699dSBrendan Higgins 		ret = -ENOMEM;
95*f48e699dSBrendan Higgins 		goto err_iounmap;
96*f48e699dSBrendan Higgins 	}
97*f48e699dSBrendan Higgins 
98*f48e699dSBrendan Higgins 	i2c_ic->irq_domain->name = "aspeed-i2c-domain";
99*f48e699dSBrendan Higgins 
100*f48e699dSBrendan Higgins 	irq_set_chained_handler_and_data(i2c_ic->parent_irq,
101*f48e699dSBrendan Higgins 					 aspeed_i2c_ic_irq_handler, i2c_ic);
102*f48e699dSBrendan Higgins 
103*f48e699dSBrendan Higgins 	pr_info("i2c controller registered, irq %d\n", i2c_ic->parent_irq);
104*f48e699dSBrendan Higgins 
105*f48e699dSBrendan Higgins 	return 0;
106*f48e699dSBrendan Higgins 
107*f48e699dSBrendan Higgins err_iounmap:
108*f48e699dSBrendan Higgins 	iounmap(i2c_ic->base);
109*f48e699dSBrendan Higgins err_free_ic:
110*f48e699dSBrendan Higgins 	kfree(i2c_ic);
111*f48e699dSBrendan Higgins 	return ret;
112*f48e699dSBrendan Higgins }
113*f48e699dSBrendan Higgins 
114*f48e699dSBrendan Higgins IRQCHIP_DECLARE(ast2400_i2c_ic, "aspeed,ast2400-i2c-ic", aspeed_i2c_ic_of_init);
115*f48e699dSBrendan Higgins IRQCHIP_DECLARE(ast2500_i2c_ic, "aspeed,ast2500-i2c-ic", aspeed_i2c_ic_of_init);
116