1*e6b78f2cSAntoine Tenart /* 2*e6b78f2cSAntoine Tenart * Annapurna Labs MSIX support services 3*e6b78f2cSAntoine Tenart * 4*e6b78f2cSAntoine Tenart * Copyright (C) 2016, Amazon.com, Inc. or its affiliates. All Rights Reserved. 5*e6b78f2cSAntoine Tenart * 6*e6b78f2cSAntoine Tenart * Antoine Tenart <antoine.tenart@free-electrons.com> 7*e6b78f2cSAntoine Tenart * 8*e6b78f2cSAntoine Tenart * This file is licensed under the terms of the GNU General Public 9*e6b78f2cSAntoine Tenart * License version 2. This program is licensed "as is" without any 10*e6b78f2cSAntoine Tenart * warranty of any kind, whether express or implied. 11*e6b78f2cSAntoine Tenart */ 12*e6b78f2cSAntoine Tenart 13*e6b78f2cSAntoine Tenart #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt 14*e6b78f2cSAntoine Tenart 15*e6b78f2cSAntoine Tenart #include <linux/irqchip.h> 16*e6b78f2cSAntoine Tenart #include <linux/irqchip/arm-gic.h> 17*e6b78f2cSAntoine Tenart #include <linux/msi.h> 18*e6b78f2cSAntoine Tenart #include <linux/of.h> 19*e6b78f2cSAntoine Tenart #include <linux/of_address.h> 20*e6b78f2cSAntoine Tenart #include <linux/of_irq.h> 21*e6b78f2cSAntoine Tenart #include <linux/of_pci.h> 22*e6b78f2cSAntoine Tenart #include <linux/pci.h> 23*e6b78f2cSAntoine Tenart #include <linux/slab.h> 24*e6b78f2cSAntoine Tenart 25*e6b78f2cSAntoine Tenart #include <asm/irq.h> 26*e6b78f2cSAntoine Tenart #include <asm-generic/msi.h> 27*e6b78f2cSAntoine Tenart 28*e6b78f2cSAntoine Tenart /* MSIX message address format: local GIC target */ 29*e6b78f2cSAntoine Tenart #define ALPINE_MSIX_SPI_TARGET_CLUSTER0 BIT(16) 30*e6b78f2cSAntoine Tenart 31*e6b78f2cSAntoine Tenart struct alpine_msix_data { 32*e6b78f2cSAntoine Tenart spinlock_t msi_map_lock; 33*e6b78f2cSAntoine Tenart phys_addr_t addr; 34*e6b78f2cSAntoine Tenart u32 spi_first; /* The SGI number that MSIs start */ 35*e6b78f2cSAntoine Tenart u32 num_spis; /* The number of SGIs for MSIs */ 36*e6b78f2cSAntoine Tenart unsigned long *msi_map; 37*e6b78f2cSAntoine Tenart }; 38*e6b78f2cSAntoine Tenart 39*e6b78f2cSAntoine Tenart static void alpine_msix_mask_msi_irq(struct irq_data *d) 40*e6b78f2cSAntoine Tenart { 41*e6b78f2cSAntoine Tenart pci_msi_mask_irq(d); 42*e6b78f2cSAntoine Tenart irq_chip_mask_parent(d); 43*e6b78f2cSAntoine Tenart } 44*e6b78f2cSAntoine Tenart 45*e6b78f2cSAntoine Tenart static void alpine_msix_unmask_msi_irq(struct irq_data *d) 46*e6b78f2cSAntoine Tenart { 47*e6b78f2cSAntoine Tenart pci_msi_unmask_irq(d); 48*e6b78f2cSAntoine Tenart irq_chip_unmask_parent(d); 49*e6b78f2cSAntoine Tenart } 50*e6b78f2cSAntoine Tenart 51*e6b78f2cSAntoine Tenart static struct irq_chip alpine_msix_irq_chip = { 52*e6b78f2cSAntoine Tenart .name = "MSIx", 53*e6b78f2cSAntoine Tenart .irq_mask = alpine_msix_mask_msi_irq, 54*e6b78f2cSAntoine Tenart .irq_unmask = alpine_msix_unmask_msi_irq, 55*e6b78f2cSAntoine Tenart .irq_eoi = irq_chip_eoi_parent, 56*e6b78f2cSAntoine Tenart .irq_set_affinity = irq_chip_set_affinity_parent, 57*e6b78f2cSAntoine Tenart }; 58*e6b78f2cSAntoine Tenart 59*e6b78f2cSAntoine Tenart static int alpine_msix_allocate_sgi(struct alpine_msix_data *priv, int num_req) 60*e6b78f2cSAntoine Tenart { 61*e6b78f2cSAntoine Tenart int first; 62*e6b78f2cSAntoine Tenart 63*e6b78f2cSAntoine Tenart spin_lock(&priv->msi_map_lock); 64*e6b78f2cSAntoine Tenart 65*e6b78f2cSAntoine Tenart first = bitmap_find_next_zero_area(priv->msi_map, priv->num_spis, 0, 66*e6b78f2cSAntoine Tenart num_req, 0); 67*e6b78f2cSAntoine Tenart if (first >= priv->num_spis) { 68*e6b78f2cSAntoine Tenart spin_unlock(&priv->msi_map_lock); 69*e6b78f2cSAntoine Tenart return -ENOSPC; 70*e6b78f2cSAntoine Tenart } 71*e6b78f2cSAntoine Tenart 72*e6b78f2cSAntoine Tenart bitmap_set(priv->msi_map, first, num_req); 73*e6b78f2cSAntoine Tenart 74*e6b78f2cSAntoine Tenart spin_unlock(&priv->msi_map_lock); 75*e6b78f2cSAntoine Tenart 76*e6b78f2cSAntoine Tenart return priv->spi_first + first; 77*e6b78f2cSAntoine Tenart } 78*e6b78f2cSAntoine Tenart 79*e6b78f2cSAntoine Tenart static void alpine_msix_free_sgi(struct alpine_msix_data *priv, unsigned sgi, 80*e6b78f2cSAntoine Tenart int num_req) 81*e6b78f2cSAntoine Tenart { 82*e6b78f2cSAntoine Tenart int first = sgi - priv->spi_first; 83*e6b78f2cSAntoine Tenart 84*e6b78f2cSAntoine Tenart spin_lock(&priv->msi_map_lock); 85*e6b78f2cSAntoine Tenart 86*e6b78f2cSAntoine Tenart bitmap_clear(priv->msi_map, first, num_req); 87*e6b78f2cSAntoine Tenart 88*e6b78f2cSAntoine Tenart spin_unlock(&priv->msi_map_lock); 89*e6b78f2cSAntoine Tenart } 90*e6b78f2cSAntoine Tenart 91*e6b78f2cSAntoine Tenart static void alpine_msix_compose_msi_msg(struct irq_data *data, 92*e6b78f2cSAntoine Tenart struct msi_msg *msg) 93*e6b78f2cSAntoine Tenart { 94*e6b78f2cSAntoine Tenart struct alpine_msix_data *priv = irq_data_get_irq_chip_data(data); 95*e6b78f2cSAntoine Tenart phys_addr_t msg_addr = priv->addr; 96*e6b78f2cSAntoine Tenart 97*e6b78f2cSAntoine Tenart msg_addr |= (data->hwirq << 3); 98*e6b78f2cSAntoine Tenart 99*e6b78f2cSAntoine Tenart msg->address_hi = upper_32_bits(msg_addr); 100*e6b78f2cSAntoine Tenart msg->address_lo = lower_32_bits(msg_addr); 101*e6b78f2cSAntoine Tenart msg->data = 0; 102*e6b78f2cSAntoine Tenart } 103*e6b78f2cSAntoine Tenart 104*e6b78f2cSAntoine Tenart static struct msi_domain_info alpine_msix_domain_info = { 105*e6b78f2cSAntoine Tenart .flags = MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS | 106*e6b78f2cSAntoine Tenart MSI_FLAG_PCI_MSIX, 107*e6b78f2cSAntoine Tenart .chip = &alpine_msix_irq_chip, 108*e6b78f2cSAntoine Tenart }; 109*e6b78f2cSAntoine Tenart 110*e6b78f2cSAntoine Tenart static struct irq_chip middle_irq_chip = { 111*e6b78f2cSAntoine Tenart .name = "alpine_msix_middle", 112*e6b78f2cSAntoine Tenart .irq_mask = irq_chip_mask_parent, 113*e6b78f2cSAntoine Tenart .irq_unmask = irq_chip_unmask_parent, 114*e6b78f2cSAntoine Tenart .irq_eoi = irq_chip_eoi_parent, 115*e6b78f2cSAntoine Tenart .irq_set_affinity = irq_chip_set_affinity_parent, 116*e6b78f2cSAntoine Tenart .irq_compose_msi_msg = alpine_msix_compose_msi_msg, 117*e6b78f2cSAntoine Tenart }; 118*e6b78f2cSAntoine Tenart 119*e6b78f2cSAntoine Tenart static int alpine_msix_gic_domain_alloc(struct irq_domain *domain, 120*e6b78f2cSAntoine Tenart unsigned int virq, int sgi) 121*e6b78f2cSAntoine Tenart { 122*e6b78f2cSAntoine Tenart struct irq_fwspec fwspec; 123*e6b78f2cSAntoine Tenart struct irq_data *d; 124*e6b78f2cSAntoine Tenart int ret; 125*e6b78f2cSAntoine Tenart 126*e6b78f2cSAntoine Tenart if (!is_of_node(domain->parent->fwnode)) 127*e6b78f2cSAntoine Tenart return -EINVAL; 128*e6b78f2cSAntoine Tenart 129*e6b78f2cSAntoine Tenart fwspec.fwnode = domain->parent->fwnode; 130*e6b78f2cSAntoine Tenart fwspec.param_count = 3; 131*e6b78f2cSAntoine Tenart fwspec.param[0] = 0; 132*e6b78f2cSAntoine Tenart fwspec.param[1] = sgi; 133*e6b78f2cSAntoine Tenart fwspec.param[2] = IRQ_TYPE_EDGE_RISING; 134*e6b78f2cSAntoine Tenart 135*e6b78f2cSAntoine Tenart ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec); 136*e6b78f2cSAntoine Tenart if (ret) 137*e6b78f2cSAntoine Tenart return ret; 138*e6b78f2cSAntoine Tenart 139*e6b78f2cSAntoine Tenart d = irq_domain_get_irq_data(domain->parent, virq); 140*e6b78f2cSAntoine Tenart d->chip->irq_set_type(d, IRQ_TYPE_EDGE_RISING); 141*e6b78f2cSAntoine Tenart 142*e6b78f2cSAntoine Tenart return 0; 143*e6b78f2cSAntoine Tenart } 144*e6b78f2cSAntoine Tenart 145*e6b78f2cSAntoine Tenart static int alpine_msix_middle_domain_alloc(struct irq_domain *domain, 146*e6b78f2cSAntoine Tenart unsigned int virq, 147*e6b78f2cSAntoine Tenart unsigned int nr_irqs, void *args) 148*e6b78f2cSAntoine Tenart { 149*e6b78f2cSAntoine Tenart struct alpine_msix_data *priv = domain->host_data; 150*e6b78f2cSAntoine Tenart int sgi, err, i; 151*e6b78f2cSAntoine Tenart 152*e6b78f2cSAntoine Tenart sgi = alpine_msix_allocate_sgi(priv, nr_irqs); 153*e6b78f2cSAntoine Tenart if (sgi < 0) 154*e6b78f2cSAntoine Tenart return sgi; 155*e6b78f2cSAntoine Tenart 156*e6b78f2cSAntoine Tenart for (i = 0; i < nr_irqs; i++) { 157*e6b78f2cSAntoine Tenart err = alpine_msix_gic_domain_alloc(domain, virq + i, sgi + i); 158*e6b78f2cSAntoine Tenart if (err) 159*e6b78f2cSAntoine Tenart goto err_sgi; 160*e6b78f2cSAntoine Tenart 161*e6b78f2cSAntoine Tenart irq_domain_set_hwirq_and_chip(domain, virq + i, sgi + i, 162*e6b78f2cSAntoine Tenart &middle_irq_chip, priv); 163*e6b78f2cSAntoine Tenart } 164*e6b78f2cSAntoine Tenart 165*e6b78f2cSAntoine Tenart return 0; 166*e6b78f2cSAntoine Tenart 167*e6b78f2cSAntoine Tenart err_sgi: 168*e6b78f2cSAntoine Tenart while (--i >= 0) 169*e6b78f2cSAntoine Tenart irq_domain_free_irqs_parent(domain, virq, i); 170*e6b78f2cSAntoine Tenart alpine_msix_free_sgi(priv, sgi, nr_irqs); 171*e6b78f2cSAntoine Tenart return err; 172*e6b78f2cSAntoine Tenart } 173*e6b78f2cSAntoine Tenart 174*e6b78f2cSAntoine Tenart static void alpine_msix_middle_domain_free(struct irq_domain *domain, 175*e6b78f2cSAntoine Tenart unsigned int virq, 176*e6b78f2cSAntoine Tenart unsigned int nr_irqs) 177*e6b78f2cSAntoine Tenart { 178*e6b78f2cSAntoine Tenart struct irq_data *d = irq_domain_get_irq_data(domain, virq); 179*e6b78f2cSAntoine Tenart struct alpine_msix_data *priv = irq_data_get_irq_chip_data(d); 180*e6b78f2cSAntoine Tenart 181*e6b78f2cSAntoine Tenart irq_domain_free_irqs_parent(domain, virq, nr_irqs); 182*e6b78f2cSAntoine Tenart alpine_msix_free_sgi(priv, d->hwirq, nr_irqs); 183*e6b78f2cSAntoine Tenart } 184*e6b78f2cSAntoine Tenart 185*e6b78f2cSAntoine Tenart static const struct irq_domain_ops alpine_msix_middle_domain_ops = { 186*e6b78f2cSAntoine Tenart .alloc = alpine_msix_middle_domain_alloc, 187*e6b78f2cSAntoine Tenart .free = alpine_msix_middle_domain_free, 188*e6b78f2cSAntoine Tenart }; 189*e6b78f2cSAntoine Tenart 190*e6b78f2cSAntoine Tenart static int alpine_msix_init_domains(struct alpine_msix_data *priv, 191*e6b78f2cSAntoine Tenart struct device_node *node) 192*e6b78f2cSAntoine Tenart { 193*e6b78f2cSAntoine Tenart struct irq_domain *middle_domain, *msi_domain, *gic_domain; 194*e6b78f2cSAntoine Tenart struct device_node *gic_node; 195*e6b78f2cSAntoine Tenart 196*e6b78f2cSAntoine Tenart gic_node = of_irq_find_parent(node); 197*e6b78f2cSAntoine Tenart if (!gic_node) { 198*e6b78f2cSAntoine Tenart pr_err("Failed to find the GIC node\n"); 199*e6b78f2cSAntoine Tenart return -ENODEV; 200*e6b78f2cSAntoine Tenart } 201*e6b78f2cSAntoine Tenart 202*e6b78f2cSAntoine Tenart gic_domain = irq_find_host(gic_node); 203*e6b78f2cSAntoine Tenart if (!gic_domain) { 204*e6b78f2cSAntoine Tenart pr_err("Failed to find the GIC domain\n"); 205*e6b78f2cSAntoine Tenart return -ENXIO; 206*e6b78f2cSAntoine Tenart } 207*e6b78f2cSAntoine Tenart 208*e6b78f2cSAntoine Tenart middle_domain = irq_domain_add_tree(NULL, 209*e6b78f2cSAntoine Tenart &alpine_msix_middle_domain_ops, 210*e6b78f2cSAntoine Tenart priv); 211*e6b78f2cSAntoine Tenart if (!middle_domain) { 212*e6b78f2cSAntoine Tenart pr_err("Failed to create the MSIX middle domain\n"); 213*e6b78f2cSAntoine Tenart return -ENOMEM; 214*e6b78f2cSAntoine Tenart } 215*e6b78f2cSAntoine Tenart 216*e6b78f2cSAntoine Tenart middle_domain->parent = gic_domain; 217*e6b78f2cSAntoine Tenart 218*e6b78f2cSAntoine Tenart msi_domain = pci_msi_create_irq_domain(of_node_to_fwnode(node), 219*e6b78f2cSAntoine Tenart &alpine_msix_domain_info, 220*e6b78f2cSAntoine Tenart middle_domain); 221*e6b78f2cSAntoine Tenart if (!msi_domain) { 222*e6b78f2cSAntoine Tenart pr_err("Failed to create MSI domain\n"); 223*e6b78f2cSAntoine Tenart irq_domain_remove(msi_domain); 224*e6b78f2cSAntoine Tenart return -ENOMEM; 225*e6b78f2cSAntoine Tenart } 226*e6b78f2cSAntoine Tenart 227*e6b78f2cSAntoine Tenart return 0; 228*e6b78f2cSAntoine Tenart } 229*e6b78f2cSAntoine Tenart 230*e6b78f2cSAntoine Tenart static int alpine_msix_init(struct device_node *node, 231*e6b78f2cSAntoine Tenart struct device_node *parent) 232*e6b78f2cSAntoine Tenart { 233*e6b78f2cSAntoine Tenart struct alpine_msix_data *priv; 234*e6b78f2cSAntoine Tenart struct resource res; 235*e6b78f2cSAntoine Tenart int ret; 236*e6b78f2cSAntoine Tenart 237*e6b78f2cSAntoine Tenart priv = kzalloc(sizeof(*priv), GFP_KERNEL); 238*e6b78f2cSAntoine Tenart if (!priv) 239*e6b78f2cSAntoine Tenart return -ENOMEM; 240*e6b78f2cSAntoine Tenart 241*e6b78f2cSAntoine Tenart spin_lock_init(&priv->msi_map_lock); 242*e6b78f2cSAntoine Tenart 243*e6b78f2cSAntoine Tenart ret = of_address_to_resource(node, 0, &res); 244*e6b78f2cSAntoine Tenart if (ret) { 245*e6b78f2cSAntoine Tenart pr_err("Failed to allocate resource\n"); 246*e6b78f2cSAntoine Tenart goto err_priv; 247*e6b78f2cSAntoine Tenart } 248*e6b78f2cSAntoine Tenart 249*e6b78f2cSAntoine Tenart /* 250*e6b78f2cSAntoine Tenart * The 20 least significant bits of addr provide direct information 251*e6b78f2cSAntoine Tenart * regarding the interrupt destination. 252*e6b78f2cSAntoine Tenart * 253*e6b78f2cSAntoine Tenart * To select the primary GIC as the target GIC, bits [18:17] must be set 254*e6b78f2cSAntoine Tenart * to 0x0. In this case, bit 16 (SPI_TARGET_CLUSTER0) must be set. 255*e6b78f2cSAntoine Tenart */ 256*e6b78f2cSAntoine Tenart priv->addr = res.start & GENMASK_ULL(63,20); 257*e6b78f2cSAntoine Tenart priv->addr |= ALPINE_MSIX_SPI_TARGET_CLUSTER0; 258*e6b78f2cSAntoine Tenart 259*e6b78f2cSAntoine Tenart if (of_property_read_u32(node, "al,msi-base-spi", &priv->spi_first)) { 260*e6b78f2cSAntoine Tenart pr_err("Unable to parse MSI base\n"); 261*e6b78f2cSAntoine Tenart ret = -EINVAL; 262*e6b78f2cSAntoine Tenart goto err_priv; 263*e6b78f2cSAntoine Tenart } 264*e6b78f2cSAntoine Tenart 265*e6b78f2cSAntoine Tenart if (of_property_read_u32(node, "al,msi-num-spis", &priv->num_spis)) { 266*e6b78f2cSAntoine Tenart pr_err("Unable to parse MSI numbers\n"); 267*e6b78f2cSAntoine Tenart ret = -EINVAL; 268*e6b78f2cSAntoine Tenart goto err_priv; 269*e6b78f2cSAntoine Tenart } 270*e6b78f2cSAntoine Tenart 271*e6b78f2cSAntoine Tenart priv->msi_map = kzalloc(sizeof(*priv->msi_map) * BITS_TO_LONGS(priv->num_spis), 272*e6b78f2cSAntoine Tenart GFP_KERNEL); 273*e6b78f2cSAntoine Tenart if (!priv->msi_map) { 274*e6b78f2cSAntoine Tenart ret = -ENOMEM; 275*e6b78f2cSAntoine Tenart goto err_priv; 276*e6b78f2cSAntoine Tenart } 277*e6b78f2cSAntoine Tenart 278*e6b78f2cSAntoine Tenart pr_debug("Registering %d msixs, starting at %d\n", 279*e6b78f2cSAntoine Tenart priv->num_spis, priv->spi_first); 280*e6b78f2cSAntoine Tenart 281*e6b78f2cSAntoine Tenart ret = alpine_msix_init_domains(priv, node); 282*e6b78f2cSAntoine Tenart if (ret) 283*e6b78f2cSAntoine Tenart goto err_map; 284*e6b78f2cSAntoine Tenart 285*e6b78f2cSAntoine Tenart return 0; 286*e6b78f2cSAntoine Tenart 287*e6b78f2cSAntoine Tenart err_map: 288*e6b78f2cSAntoine Tenart kfree(priv->msi_map); 289*e6b78f2cSAntoine Tenart err_priv: 290*e6b78f2cSAntoine Tenart kfree(priv); 291*e6b78f2cSAntoine Tenart return ret; 292*e6b78f2cSAntoine Tenart } 293*e6b78f2cSAntoine Tenart IRQCHIP_DECLARE(alpine_msix, "al,alpine-msix", alpine_msix_init); 294