xref: /openbmc/linux/drivers/ipack/devices/scc2698.h (revision 75bf465f0bc33e9b776a46d6a1b9b990f5fb7c37)
1*b886d83cSThomas Gleixner /* SPDX-License-Identifier: GPL-2.0-only */
205e5027eSGreg Kroah-Hartman /*
305e5027eSGreg Kroah-Hartman  * scc2698.h
405e5027eSGreg Kroah-Hartman  *
505e5027eSGreg Kroah-Hartman  * driver for the IPOCTAL boards
605e5027eSGreg Kroah-Hartman  *
705e5027eSGreg Kroah-Hartman  * Copyright (C) 2009-2012 CERN (www.cern.ch)
805e5027eSGreg Kroah-Hartman  * Author: Nicolas Serafini, EIC2 SA
905e5027eSGreg Kroah-Hartman  * Author: Samuel Iglesias Gonsalvez <siglesias@igalia.com>
1005e5027eSGreg Kroah-Hartman  */
1105e5027eSGreg Kroah-Hartman 
1205e5027eSGreg Kroah-Hartman #ifndef SCC2698_H_
1305e5027eSGreg Kroah-Hartman #define SCC2698_H_
1405e5027eSGreg Kroah-Hartman 
1505e5027eSGreg Kroah-Hartman /*
1605e5027eSGreg Kroah-Hartman  * union scc2698_channel - Channel access to scc2698 IO
1705e5027eSGreg Kroah-Hartman  *
1805e5027eSGreg Kroah-Hartman  * dn value are only spacer.
1905e5027eSGreg Kroah-Hartman  *
2005e5027eSGreg Kroah-Hartman  */
2105e5027eSGreg Kroah-Hartman union scc2698_channel {
2205e5027eSGreg Kroah-Hartman 	struct {
2305e5027eSGreg Kroah-Hartman 		u8 d0, mr;  /* Mode register 1/2*/
2405e5027eSGreg Kroah-Hartman 		u8 d1, sr;  /* Status register */
2505e5027eSGreg Kroah-Hartman 		u8 d2, r1;  /* reserved */
2605e5027eSGreg Kroah-Hartman 		u8 d3, rhr; /* Receive holding register (R) */
2705e5027eSGreg Kroah-Hartman 		u8 junk[8]; /* other crap for block control */
2805e5027eSGreg Kroah-Hartman 	} __packed r; /* Read access */
2905e5027eSGreg Kroah-Hartman 	struct {
3005e5027eSGreg Kroah-Hartman 		u8 d0, mr;  /* Mode register 1/2 */
3105e5027eSGreg Kroah-Hartman 		u8 d1, csr; /* Clock select register */
3205e5027eSGreg Kroah-Hartman 		u8 d2, cr;  /* Command register */
3305e5027eSGreg Kroah-Hartman 		u8 d3, thr; /* Transmit holding register */
3405e5027eSGreg Kroah-Hartman 		u8 junk[8]; /* other crap for block control */
3505e5027eSGreg Kroah-Hartman 	} __packed w; /* Write access */
3605e5027eSGreg Kroah-Hartman };
3705e5027eSGreg Kroah-Hartman 
3805e5027eSGreg Kroah-Hartman /*
3905e5027eSGreg Kroah-Hartman  * union scc2698_block - Block access to scc2698 IO
4005e5027eSGreg Kroah-Hartman  *
4105e5027eSGreg Kroah-Hartman  * The scc2698 contain 4 block.
4205e5027eSGreg Kroah-Hartman  * Each block containt two channel a and b.
4305e5027eSGreg Kroah-Hartman  * dn value are only spacer.
4405e5027eSGreg Kroah-Hartman  *
4505e5027eSGreg Kroah-Hartman  */
4605e5027eSGreg Kroah-Hartman union scc2698_block {
4705e5027eSGreg Kroah-Hartman 	struct {
4805e5027eSGreg Kroah-Hartman 		u8 d0, mra;  /* Mode register 1/2 (a) */
4905e5027eSGreg Kroah-Hartman 		u8 d1, sra;  /* Status register (a) */
5005e5027eSGreg Kroah-Hartman 		u8 d2, r1;   /* reserved */
5105e5027eSGreg Kroah-Hartman 		u8 d3, rhra; /* Receive holding register (a) */
5205e5027eSGreg Kroah-Hartman 		u8 d4, ipcr; /* Input port change register of block */
5305e5027eSGreg Kroah-Hartman 		u8 d5, isr;  /* Interrupt status register of block */
5405e5027eSGreg Kroah-Hartman 		u8 d6, ctur; /* Counter timer upper register of block */
5505e5027eSGreg Kroah-Hartman 		u8 d7, ctlr; /* Counter timer lower register of block */
5605e5027eSGreg Kroah-Hartman 		u8 d8, mrb;  /* Mode register 1/2 (b) */
5705e5027eSGreg Kroah-Hartman 		u8 d9, srb;  /* Status register (b) */
5805e5027eSGreg Kroah-Hartman 		u8 da, r2;   /* reserved */
5905e5027eSGreg Kroah-Hartman 		u8 db, rhrb; /* Receive holding register (b) */
6005e5027eSGreg Kroah-Hartman 		u8 dc, r3;   /* reserved */
6105e5027eSGreg Kroah-Hartman 		u8 dd, ip;   /* Input port register of block */
6205e5027eSGreg Kroah-Hartman 		u8 de, ctg;  /* Start counter timer of block */
6305e5027eSGreg Kroah-Hartman 		u8 df, cts;  /* Stop counter timer of block */
6405e5027eSGreg Kroah-Hartman 	} __packed r; /* Read access */
6505e5027eSGreg Kroah-Hartman 	struct {
6605e5027eSGreg Kroah-Hartman 		u8 d0, mra;  /* Mode register 1/2 (a) */
6705e5027eSGreg Kroah-Hartman 		u8 d1, csra; /* Clock select register (a) */
6805e5027eSGreg Kroah-Hartman 		u8 d2, cra;  /* Command register (a) */
6905e5027eSGreg Kroah-Hartman 		u8 d3, thra; /* Transmit holding register (a) */
7005e5027eSGreg Kroah-Hartman 		u8 d4, acr;  /* Auxiliary control register of block */
7105e5027eSGreg Kroah-Hartman 		u8 d5, imr;  /* Interrupt mask register of block  */
7205e5027eSGreg Kroah-Hartman 		u8 d6, ctu;  /* Counter timer upper register of block */
7305e5027eSGreg Kroah-Hartman 		u8 d7, ctl;  /* Counter timer lower register of block */
7405e5027eSGreg Kroah-Hartman 		u8 d8, mrb;  /* Mode register 1/2 (b) */
7505e5027eSGreg Kroah-Hartman 		u8 d9, csrb; /* Clock select register (a) */
7605e5027eSGreg Kroah-Hartman 		u8 da, crb;  /* Command register (b) */
7705e5027eSGreg Kroah-Hartman 		u8 db, thrb; /* Transmit holding register (b) */
7805e5027eSGreg Kroah-Hartman 		u8 dc, r1;   /* reserved */
7905e5027eSGreg Kroah-Hartman 		u8 dd, opcr; /* Output port configuration register of block */
8005e5027eSGreg Kroah-Hartman 		u8 de, r2;   /* reserved */
8105e5027eSGreg Kroah-Hartman 		u8 df, r3;   /* reserved */
8205e5027eSGreg Kroah-Hartman 	} __packed w; /* Write access */
8305e5027eSGreg Kroah-Hartman };
8405e5027eSGreg Kroah-Hartman 
8505e5027eSGreg Kroah-Hartman #define MR1_CHRL_5_BITS             (0x0 << 0)
8605e5027eSGreg Kroah-Hartman #define MR1_CHRL_6_BITS             (0x1 << 0)
8705e5027eSGreg Kroah-Hartman #define MR1_CHRL_7_BITS             (0x2 << 0)
8805e5027eSGreg Kroah-Hartman #define MR1_CHRL_8_BITS             (0x3 << 0)
8905e5027eSGreg Kroah-Hartman #define MR1_PARITY_EVEN             (0x1 << 2)
9005e5027eSGreg Kroah-Hartman #define MR1_PARITY_ODD              (0x0 << 2)
9105e5027eSGreg Kroah-Hartman #define MR1_PARITY_ON               (0x0 << 3)
9205e5027eSGreg Kroah-Hartman #define MR1_PARITY_FORCE            (0x1 << 3)
9305e5027eSGreg Kroah-Hartman #define MR1_PARITY_OFF              (0x2 << 3)
9405e5027eSGreg Kroah-Hartman #define MR1_PARITY_SPECIAL          (0x3 << 3)
9505e5027eSGreg Kroah-Hartman #define MR1_ERROR_CHAR              (0x0 << 5)
9605e5027eSGreg Kroah-Hartman #define MR1_ERROR_BLOCK             (0x1 << 5)
9705e5027eSGreg Kroah-Hartman #define MR1_RxINT_RxRDY             (0x0 << 6)
9805e5027eSGreg Kroah-Hartman #define MR1_RxINT_FFULL             (0x1 << 6)
9905e5027eSGreg Kroah-Hartman #define MR1_RxRTS_CONTROL_ON        (0x1 << 7)
10005e5027eSGreg Kroah-Hartman #define MR1_RxRTS_CONTROL_OFF       (0x0 << 7)
10105e5027eSGreg Kroah-Hartman 
10205e5027eSGreg Kroah-Hartman #define MR2_STOP_BITS_LENGTH_1      (0x7 << 0)
10305e5027eSGreg Kroah-Hartman #define MR2_STOP_BITS_LENGTH_2      (0xF << 0)
10405e5027eSGreg Kroah-Hartman #define MR2_CTS_ENABLE_TX_ON        (0x1 << 4)
10505e5027eSGreg Kroah-Hartman #define MR2_CTS_ENABLE_TX_OFF       (0x0 << 4)
10605e5027eSGreg Kroah-Hartman #define MR2_TxRTS_CONTROL_ON        (0x1 << 5)
10705e5027eSGreg Kroah-Hartman #define MR2_TxRTS_CONTROL_OFF       (0x0 << 5)
10805e5027eSGreg Kroah-Hartman #define MR2_CH_MODE_NORMAL          (0x0 << 6)
10905e5027eSGreg Kroah-Hartman #define MR2_CH_MODE_ECHO            (0x1 << 6)
11005e5027eSGreg Kroah-Hartman #define MR2_CH_MODE_LOCAL           (0x2 << 6)
11105e5027eSGreg Kroah-Hartman #define MR2_CH_MODE_REMOTE          (0x3 << 6)
11205e5027eSGreg Kroah-Hartman 
11305e5027eSGreg Kroah-Hartman #define CR_ENABLE_RX                (0x1 << 0)
11405e5027eSGreg Kroah-Hartman #define CR_DISABLE_RX               (0x1 << 1)
11505e5027eSGreg Kroah-Hartman #define CR_ENABLE_TX                (0x1 << 2)
11605e5027eSGreg Kroah-Hartman #define CR_DISABLE_TX               (0x1 << 3)
11705e5027eSGreg Kroah-Hartman #define CR_CMD_RESET_MR             (0x1 << 4)
11805e5027eSGreg Kroah-Hartman #define CR_CMD_RESET_RX             (0x2 << 4)
11905e5027eSGreg Kroah-Hartman #define CR_CMD_RESET_TX             (0x3 << 4)
12005e5027eSGreg Kroah-Hartman #define CR_CMD_RESET_ERR_STATUS     (0x4 << 4)
12105e5027eSGreg Kroah-Hartman #define CR_CMD_RESET_BREAK_CHANGE   (0x5 << 4)
12205e5027eSGreg Kroah-Hartman #define CR_CMD_START_BREAK          (0x6 << 4)
12305e5027eSGreg Kroah-Hartman #define CR_CMD_STOP_BREAK           (0x7 << 4)
12405e5027eSGreg Kroah-Hartman #define CR_CMD_ASSERT_RTSN          (0x8 << 4)
12505e5027eSGreg Kroah-Hartman #define CR_CMD_NEGATE_RTSN          (0x9 << 4)
12605e5027eSGreg Kroah-Hartman #define CR_CMD_SET_TIMEOUT_MODE     (0xA << 4)
12705e5027eSGreg Kroah-Hartman #define CR_CMD_DISABLE_TIMEOUT_MODE (0xC << 4)
12805e5027eSGreg Kroah-Hartman 
12905e5027eSGreg Kroah-Hartman #define SR_RX_READY                 (0x1 << 0)
13005e5027eSGreg Kroah-Hartman #define SR_FIFO_FULL                (0x1 << 1)
13105e5027eSGreg Kroah-Hartman #define SR_TX_READY                 (0x1 << 2)
13205e5027eSGreg Kroah-Hartman #define SR_TX_EMPTY                 (0x1 << 3)
13305e5027eSGreg Kroah-Hartman #define SR_OVERRUN_ERROR            (0x1 << 4)
13405e5027eSGreg Kroah-Hartman #define SR_PARITY_ERROR             (0x1 << 5)
13505e5027eSGreg Kroah-Hartman #define SR_FRAMING_ERROR            (0x1 << 6)
13605e5027eSGreg Kroah-Hartman #define SR_RECEIVED_BREAK           (0x1 << 7)
13705e5027eSGreg Kroah-Hartman 
13805e5027eSGreg Kroah-Hartman #define SR_ERROR                    (0xF0)
13905e5027eSGreg Kroah-Hartman 
14005e5027eSGreg Kroah-Hartman #define ACR_DELTA_IP0_IRQ_EN        (0x1 << 0)
14105e5027eSGreg Kroah-Hartman #define ACR_DELTA_IP1_IRQ_EN        (0x1 << 1)
14205e5027eSGreg Kroah-Hartman #define ACR_DELTA_IP2_IRQ_EN        (0x1 << 2)
14305e5027eSGreg Kroah-Hartman #define ACR_DELTA_IP3_IRQ_EN        (0x1 << 3)
14405e5027eSGreg Kroah-Hartman #define ACR_CT_Mask                 (0x7 << 4)
14505e5027eSGreg Kroah-Hartman #define ACR_CExt                    (0x0 << 4)
14605e5027eSGreg Kroah-Hartman #define ACR_CTxCA                   (0x1 << 4)
14705e5027eSGreg Kroah-Hartman #define ACR_CTxCB                   (0x2 << 4)
14805e5027eSGreg Kroah-Hartman #define ACR_CClk16                  (0x3 << 4)
14905e5027eSGreg Kroah-Hartman #define ACR_TExt                    (0x4 << 4)
15005e5027eSGreg Kroah-Hartman #define ACR_TExt16                  (0x5 << 4)
15105e5027eSGreg Kroah-Hartman #define ACR_TClk                    (0x6 << 4)
15205e5027eSGreg Kroah-Hartman #define ACR_TClk16                  (0x7 << 4)
15305e5027eSGreg Kroah-Hartman #define ACR_BRG_SET1                (0x0 << 7)
15405e5027eSGreg Kroah-Hartman #define ACR_BRG_SET2                (0x1 << 7)
15505e5027eSGreg Kroah-Hartman 
15605e5027eSGreg Kroah-Hartman #define TX_CLK_75                   (0x0 << 0)
15705e5027eSGreg Kroah-Hartman #define TX_CLK_110                  (0x1 << 0)
15805e5027eSGreg Kroah-Hartman #define TX_CLK_38400                (0x2 << 0)
15905e5027eSGreg Kroah-Hartman #define TX_CLK_150                  (0x3 << 0)
16005e5027eSGreg Kroah-Hartman #define TX_CLK_300                  (0x4 << 0)
16105e5027eSGreg Kroah-Hartman #define TX_CLK_600                  (0x5 << 0)
16205e5027eSGreg Kroah-Hartman #define TX_CLK_1200                 (0x6 << 0)
16305e5027eSGreg Kroah-Hartman #define TX_CLK_2000                 (0x7 << 0)
16405e5027eSGreg Kroah-Hartman #define TX_CLK_2400                 (0x8 << 0)
16505e5027eSGreg Kroah-Hartman #define TX_CLK_4800                 (0x9 << 0)
16605e5027eSGreg Kroah-Hartman #define TX_CLK_1800                 (0xA << 0)
16705e5027eSGreg Kroah-Hartman #define TX_CLK_9600                 (0xB << 0)
16805e5027eSGreg Kroah-Hartman #define TX_CLK_19200                (0xC << 0)
16905e5027eSGreg Kroah-Hartman #define RX_CLK_75                   (0x0 << 4)
17005e5027eSGreg Kroah-Hartman #define RX_CLK_110                  (0x1 << 4)
17105e5027eSGreg Kroah-Hartman #define RX_CLK_38400                (0x2 << 4)
17205e5027eSGreg Kroah-Hartman #define RX_CLK_150                  (0x3 << 4)
17305e5027eSGreg Kroah-Hartman #define RX_CLK_300                  (0x4 << 4)
17405e5027eSGreg Kroah-Hartman #define RX_CLK_600                  (0x5 << 4)
17505e5027eSGreg Kroah-Hartman #define RX_CLK_1200                 (0x6 << 4)
17605e5027eSGreg Kroah-Hartman #define RX_CLK_2000                 (0x7 << 4)
17705e5027eSGreg Kroah-Hartman #define RX_CLK_2400                 (0x8 << 4)
17805e5027eSGreg Kroah-Hartman #define RX_CLK_4800                 (0x9 << 4)
17905e5027eSGreg Kroah-Hartman #define RX_CLK_1800                 (0xA << 4)
18005e5027eSGreg Kroah-Hartman #define RX_CLK_9600                 (0xB << 4)
18105e5027eSGreg Kroah-Hartman #define RX_CLK_19200                (0xC << 4)
18205e5027eSGreg Kroah-Hartman 
18305e5027eSGreg Kroah-Hartman #define OPCR_MPOa_RTSN              (0x0 << 0)
18405e5027eSGreg Kroah-Hartman #define OPCR_MPOa_C_TO              (0x1 << 0)
18505e5027eSGreg Kroah-Hartman #define OPCR_MPOa_TxC1X             (0x2 << 0)
18605e5027eSGreg Kroah-Hartman #define OPCR_MPOa_TxC16X            (0x3 << 0)
18705e5027eSGreg Kroah-Hartman #define OPCR_MPOa_RxC1X             (0x4 << 0)
18805e5027eSGreg Kroah-Hartman #define OPCR_MPOa_RxC16X            (0x5 << 0)
18905e5027eSGreg Kroah-Hartman #define OPCR_MPOa_TxRDY             (0x6 << 0)
19005e5027eSGreg Kroah-Hartman #define OPCR_MPOa_RxRDY_FF          (0x7 << 0)
19105e5027eSGreg Kroah-Hartman 
19205e5027eSGreg Kroah-Hartman #define OPCR_MPOb_RTSN              (0x0 << 4)
19305e5027eSGreg Kroah-Hartman #define OPCR_MPOb_C_TO              (0x1 << 4)
19405e5027eSGreg Kroah-Hartman #define OPCR_MPOb_TxC1X             (0x2 << 4)
19505e5027eSGreg Kroah-Hartman #define OPCR_MPOb_TxC16X            (0x3 << 4)
19605e5027eSGreg Kroah-Hartman #define OPCR_MPOb_RxC1X             (0x4 << 4)
19705e5027eSGreg Kroah-Hartman #define OPCR_MPOb_RxC16X            (0x5 << 4)
19805e5027eSGreg Kroah-Hartman #define OPCR_MPOb_TxRDY             (0x6 << 4)
19905e5027eSGreg Kroah-Hartman #define OPCR_MPOb_RxRDY_FF          (0x7 << 4)
20005e5027eSGreg Kroah-Hartman 
20105e5027eSGreg Kroah-Hartman #define OPCR_MPP_INPUT              (0x0 << 7)
20205e5027eSGreg Kroah-Hartman #define OPCR_MPP_OUTPUT             (0x1 << 7)
20305e5027eSGreg Kroah-Hartman 
20405e5027eSGreg Kroah-Hartman #define IMR_TxRDY_A                 (0x1 << 0)
20505e5027eSGreg Kroah-Hartman #define IMR_RxRDY_FFULL_A           (0x1 << 1)
20605e5027eSGreg Kroah-Hartman #define IMR_DELTA_BREAK_A           (0x1 << 2)
20705e5027eSGreg Kroah-Hartman #define IMR_COUNTER_READY           (0x1 << 3)
20805e5027eSGreg Kroah-Hartman #define IMR_TxRDY_B                 (0x1 << 4)
20905e5027eSGreg Kroah-Hartman #define IMR_RxRDY_FFULL_B           (0x1 << 5)
21005e5027eSGreg Kroah-Hartman #define IMR_DELTA_BREAK_B           (0x1 << 6)
21105e5027eSGreg Kroah-Hartman #define IMR_INPUT_PORT_CHANGE       (0x1 << 7)
21205e5027eSGreg Kroah-Hartman 
21305e5027eSGreg Kroah-Hartman #define ISR_TxRDY_A                 (0x1 << 0)
21405e5027eSGreg Kroah-Hartman #define ISR_RxRDY_FFULL_A           (0x1 << 1)
21505e5027eSGreg Kroah-Hartman #define ISR_DELTA_BREAK_A           (0x1 << 2)
21605e5027eSGreg Kroah-Hartman #define ISR_COUNTER_READY           (0x1 << 3)
21705e5027eSGreg Kroah-Hartman #define ISR_TxRDY_B                 (0x1 << 4)
21805e5027eSGreg Kroah-Hartman #define ISR_RxRDY_FFULL_B           (0x1 << 5)
21905e5027eSGreg Kroah-Hartman #define ISR_DELTA_BREAK_B           (0x1 << 6)
22005e5027eSGreg Kroah-Hartman #define ISR_INPUT_PORT_CHANGE       (0x1 << 7)
22105e5027eSGreg Kroah-Hartman 
22205e5027eSGreg Kroah-Hartman #define ACK_INT_REQ0			0
22305e5027eSGreg Kroah-Hartman #define ACK_INT_REQ1			2
22405e5027eSGreg Kroah-Hartman 
22505e5027eSGreg Kroah-Hartman #endif /* SCC2698_H_ */
226